blob: 226b914aa315cbd812d0c22aa904354acbb80d85 [file] [log] [blame]
Emily Dengc6e14f42016-08-08 11:30:50 +08001/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#include "drmP.h"
24#include "amdgpu.h"
25#include "amdgpu_pm.h"
26#include "amdgpu_i2c.h"
27#include "atom.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080028#include "amdgpu_pll.h"
29#include "amdgpu_connectors.h"
Alex Deuchera1d37042016-09-29 23:36:12 -040030#ifdef CONFIG_DRM_AMDGPU_SI
31#include "dce_v6_0.h"
32#endif
Emily Deng83c9b022016-08-08 11:33:11 +080033#ifdef CONFIG_DRM_AMDGPU_CIK
34#include "dce_v8_0.h"
35#endif
36#include "dce_v10_0.h"
37#include "dce_v11_0.h"
Emily Deng46ac3622016-08-08 11:35:39 +080038#include "dce_virtual.h"
Emily Dengc6e14f42016-08-08 11:30:50 +080039
40static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
41static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
Alex Deucher66264ba2016-09-30 12:37:36 -040042static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
43 int index);
Emily Dengc6e14f42016-08-08 11:30:50 +080044
Emily Deng8e6de752016-08-08 11:31:13 +080045/**
46 * dce_virtual_vblank_wait - vblank wait asic callback.
47 *
48 * @adev: amdgpu_device pointer
49 * @crtc: crtc to wait for vblank on
50 *
51 * Wait for vblank on the requested crtc (evergreen+).
52 */
53static void dce_virtual_vblank_wait(struct amdgpu_device *adev, int crtc)
54{
55 return;
56}
57
58static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
59{
Emily Deng041aa652016-08-17 14:59:20 +080060 return 0;
Emily Deng8e6de752016-08-08 11:31:13 +080061}
62
63static void dce_virtual_page_flip(struct amdgpu_device *adev,
64 int crtc_id, u64 crtc_base, bool async)
65{
66 return;
67}
68
69static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
70 u32 *vbl, u32 *position)
71{
Emily Deng8e6de752016-08-08 11:31:13 +080072 *vbl = 0;
73 *position = 0;
74
Emily Deng041aa652016-08-17 14:59:20 +080075 return -EINVAL;
Emily Deng8e6de752016-08-08 11:31:13 +080076}
77
78static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
79 enum amdgpu_hpd_id hpd)
80{
81 return true;
82}
83
84static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
85 enum amdgpu_hpd_id hpd)
86{
87 return;
88}
89
90static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
91{
92 return 0;
93}
94
95static bool dce_virtual_is_display_hung(struct amdgpu_device *adev)
96{
97 return false;
98}
99
Baoyou Xie4d446652016-09-18 22:09:35 +0800100static void dce_virtual_stop_mc_access(struct amdgpu_device *adev,
Emily Deng8e6de752016-08-08 11:31:13 +0800101 struct amdgpu_mode_mc_save *save)
102{
Emily Deng83c9b022016-08-08 11:33:11 +0800103 switch (adev->asic_type) {
Alex Deuchera1d37042016-09-29 23:36:12 -0400104#ifdef CONFIG_DRM_AMDGPU_SI
105 case CHIP_TAHITI:
106 case CHIP_PITCAIRN:
107 case CHIP_VERDE:
108 case CHIP_OLAND:
109 dce_v6_0_disable_dce(adev);
110 break;
111#endif
Alex Deucher8cb619d2016-09-29 23:20:29 -0400112#ifdef CONFIG_DRM_AMDGPU_CIK
Emily Deng83c9b022016-08-08 11:33:11 +0800113 case CHIP_BONAIRE:
114 case CHIP_HAWAII:
115 case CHIP_KAVERI:
116 case CHIP_KABINI:
117 case CHIP_MULLINS:
Emily Deng83c9b022016-08-08 11:33:11 +0800118 dce_v8_0_disable_dce(adev);
Emily Deng83c9b022016-08-08 11:33:11 +0800119 break;
Alex Deucher8cb619d2016-09-29 23:20:29 -0400120#endif
Emily Deng83c9b022016-08-08 11:33:11 +0800121 case CHIP_FIJI:
122 case CHIP_TONGA:
123 dce_v10_0_disable_dce(adev);
124 break;
125 case CHIP_CARRIZO:
126 case CHIP_STONEY:
127 case CHIP_POLARIS11:
128 case CHIP_POLARIS10:
129 dce_v11_0_disable_dce(adev);
130 break;
Alex Deucher2579de42016-08-08 14:40:04 -0400131 case CHIP_TOPAZ:
Alex Deuchera1d37042016-09-29 23:36:12 -0400132#ifdef CONFIG_DRM_AMDGPU_SI
133 case CHIP_HAINAN:
134#endif
Alex Deucher2579de42016-08-08 14:40:04 -0400135 /* no DCE */
136 return;
Emily Deng83c9b022016-08-08 11:33:11 +0800137 default:
Alex Deucher2579de42016-08-08 14:40:04 -0400138 DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
Emily Deng83c9b022016-08-08 11:33:11 +0800139 }
140
Emily Deng8e6de752016-08-08 11:31:13 +0800141 return;
142}
Baoyou Xie4d446652016-09-18 22:09:35 +0800143static void dce_virtual_resume_mc_access(struct amdgpu_device *adev,
Emily Deng8e6de752016-08-08 11:31:13 +0800144 struct amdgpu_mode_mc_save *save)
145{
146 return;
147}
148
Baoyou Xie4d446652016-09-18 22:09:35 +0800149static void dce_virtual_set_vga_render_state(struct amdgpu_device *adev,
Emily Deng8e6de752016-08-08 11:31:13 +0800150 bool render)
151{
152 return;
153}
154
155/**
156 * dce_virtual_bandwidth_update - program display watermarks
157 *
158 * @adev: amdgpu_device pointer
159 *
160 * Calculate and program the display watermarks and line
161 * buffer allocation (CIK).
162 */
163static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
164{
165 return;
166}
167
Emily Deng0d43f3b2016-08-08 11:32:22 +0800168static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
169 u16 *green, u16 *blue, uint32_t size)
170{
171 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
172 int i;
173
174 /* userspace palettes are always correct as is */
175 for (i = 0; i < size; i++) {
176 amdgpu_crtc->lut_r[i] = red[i] >> 6;
177 amdgpu_crtc->lut_g[i] = green[i] >> 6;
178 amdgpu_crtc->lut_b[i] = blue[i] >> 6;
179 }
180
181 return 0;
182}
183
184static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
185{
186 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
187
188 drm_crtc_cleanup(crtc);
189 kfree(amdgpu_crtc);
190}
191
Emily Dengc6e14f42016-08-08 11:30:50 +0800192static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
193 .cursor_set2 = NULL,
194 .cursor_move = NULL,
Emily Deng0d43f3b2016-08-08 11:32:22 +0800195 .gamma_set = dce_virtual_crtc_gamma_set,
196 .set_config = amdgpu_crtc_set_config,
197 .destroy = dce_virtual_crtc_destroy,
Michel Dänzer325cbba2016-08-04 12:39:37 +0900198 .page_flip_target = amdgpu_crtc_page_flip_target,
Emily Dengc6e14f42016-08-08 11:30:50 +0800199};
200
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800201static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
202{
203 struct drm_device *dev = crtc->dev;
204 struct amdgpu_device *adev = dev->dev_private;
205 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
206 unsigned type;
207
208 switch (mode) {
209 case DRM_MODE_DPMS_ON:
210 amdgpu_crtc->enabled = true;
Alex Deucher82b9f812016-09-30 11:19:41 -0400211 /* Make sure VBLANK interrupts are still enabled */
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800212 type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
213 amdgpu_irq_update(adev, &adev->crtc_irq, type);
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800214 drm_vblank_on(dev, amdgpu_crtc->crtc_id);
215 break;
216 case DRM_MODE_DPMS_STANDBY:
217 case DRM_MODE_DPMS_SUSPEND:
218 case DRM_MODE_DPMS_OFF:
219 drm_vblank_off(dev, amdgpu_crtc->crtc_id);
220 amdgpu_crtc->enabled = false;
221 break;
222 }
223}
224
225
226static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
227{
228 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
229}
230
231static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
232{
233 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
234}
235
236static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
237{
238 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
239
240 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
241 if (crtc->primary->fb) {
242 int r;
243 struct amdgpu_framebuffer *amdgpu_fb;
Christian König765e7fb2016-09-15 15:06:50 +0200244 struct amdgpu_bo *abo;
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800245
246 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
Christian König765e7fb2016-09-15 15:06:50 +0200247 abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
248 r = amdgpu_bo_reserve(abo, false);
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800249 if (unlikely(r))
Christian König765e7fb2016-09-15 15:06:50 +0200250 DRM_ERROR("failed to reserve abo before unpin\n");
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800251 else {
Christian König765e7fb2016-09-15 15:06:50 +0200252 amdgpu_bo_unpin(abo);
253 amdgpu_bo_unreserve(abo);
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800254 }
255 }
256
257 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
258 amdgpu_crtc->encoder = NULL;
259 amdgpu_crtc->connector = NULL;
260}
261
262static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
263 struct drm_display_mode *mode,
264 struct drm_display_mode *adjusted_mode,
265 int x, int y, struct drm_framebuffer *old_fb)
266{
267 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
268
269 /* update the hw version fpr dpm */
270 amdgpu_crtc->hw_mode = *adjusted_mode;
271
272 return 0;
273}
274
275static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
276 const struct drm_display_mode *mode,
277 struct drm_display_mode *adjusted_mode)
278{
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800279 return true;
280}
281
282
283static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
284 struct drm_framebuffer *old_fb)
285{
286 return 0;
287}
288
289static void dce_virtual_crtc_load_lut(struct drm_crtc *crtc)
290{
291 return;
292}
293
294static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
295 struct drm_framebuffer *fb,
296 int x, int y, enum mode_set_atomic state)
297{
298 return 0;
299}
300
Emily Dengc6e14f42016-08-08 11:30:50 +0800301static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
Emily Dengf1f5ef9262016-08-08 11:32:00 +0800302 .dpms = dce_virtual_crtc_dpms,
303 .mode_fixup = dce_virtual_crtc_mode_fixup,
304 .mode_set = dce_virtual_crtc_mode_set,
305 .mode_set_base = dce_virtual_crtc_set_base,
306 .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
307 .prepare = dce_virtual_crtc_prepare,
308 .commit = dce_virtual_crtc_commit,
309 .load_lut = dce_virtual_crtc_load_lut,
310 .disable = dce_virtual_crtc_disable,
Emily Dengc6e14f42016-08-08 11:30:50 +0800311};
312
313static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
314{
315 struct amdgpu_crtc *amdgpu_crtc;
316 int i;
317
318 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
319 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
320 if (amdgpu_crtc == NULL)
321 return -ENOMEM;
322
323 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
324
325 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
326 amdgpu_crtc->crtc_id = index;
327 adev->mode_info.crtcs[index] = amdgpu_crtc;
328
329 for (i = 0; i < 256; i++) {
330 amdgpu_crtc->lut_r[i] = i << 2;
331 amdgpu_crtc->lut_g[i] = i << 2;
332 amdgpu_crtc->lut_b[i] = i << 2;
333 }
334
335 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
336 amdgpu_crtc->encoder = NULL;
337 amdgpu_crtc->connector = NULL;
Emily Deng0f663562016-09-30 13:02:18 -0400338 amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
Emily Dengc6e14f42016-08-08 11:30:50 +0800339 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
340
341 return 0;
342}
343
344static int dce_virtual_early_init(void *handle)
345{
346 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
347
348 dce_virtual_set_display_funcs(adev);
349 dce_virtual_set_irq_funcs(adev);
350
Emily Dengc6e14f42016-08-08 11:30:50 +0800351 adev->mode_info.num_hpd = 1;
352 adev->mode_info.num_dig = 1;
353 return 0;
354}
355
Alex Deucher66264ba2016-09-30 12:37:36 -0400356static struct drm_encoder *
357dce_virtual_encoder(struct drm_connector *connector)
Emily Dengc6e14f42016-08-08 11:30:50 +0800358{
Alex Deucher66264ba2016-09-30 12:37:36 -0400359 int enc_id = connector->encoder_ids[0];
360 struct drm_encoder *encoder;
361 int i;
Emily Dengc6e14f42016-08-08 11:30:50 +0800362
Alex Deucher66264ba2016-09-30 12:37:36 -0400363 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
364 if (connector->encoder_ids[i] == 0)
365 break;
Emily Dengc6e14f42016-08-08 11:30:50 +0800366
Alex Deucher66264ba2016-09-30 12:37:36 -0400367 encoder = drm_encoder_find(connector->dev, connector->encoder_ids[i]);
368 if (!encoder)
369 continue;
Emily Dengc6e14f42016-08-08 11:30:50 +0800370
Alex Deucher66264ba2016-09-30 12:37:36 -0400371 if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
372 return encoder;
373 }
Emily Dengc6e14f42016-08-08 11:30:50 +0800374
Alex Deucher66264ba2016-09-30 12:37:36 -0400375 /* pick the first one */
376 if (enc_id)
377 return drm_encoder_find(connector->dev, enc_id);
378 return NULL;
Emily Dengc6e14f42016-08-08 11:30:50 +0800379}
380
Alex Deucher66264ba2016-09-30 12:37:36 -0400381static int dce_virtual_get_modes(struct drm_connector *connector)
382{
383 struct drm_device *dev = connector->dev;
384 struct drm_display_mode *mode = NULL;
385 unsigned i;
386 static const struct mode_size {
387 int w;
388 int h;
389 } common_modes[17] = {
390 { 640, 480},
391 { 720, 480},
392 { 800, 600},
393 { 848, 480},
394 {1024, 768},
395 {1152, 768},
396 {1280, 720},
397 {1280, 800},
398 {1280, 854},
399 {1280, 960},
400 {1280, 1024},
401 {1440, 900},
402 {1400, 1050},
403 {1680, 1050},
404 {1600, 1200},
405 {1920, 1080},
406 {1920, 1200}
407 };
408
409 for (i = 0; i < 17; i++) {
410 mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
411 drm_mode_probed_add(connector, mode);
412 }
413
414 return 0;
415}
416
417static int dce_virtual_mode_valid(struct drm_connector *connector,
418 struct drm_display_mode *mode)
419{
420 return MODE_OK;
421}
422
423static int
424dce_virtual_dpms(struct drm_connector *connector, int mode)
425{
426 return 0;
427}
428
429static enum drm_connector_status
430dce_virtual_detect(struct drm_connector *connector, bool force)
431{
432 return connector_status_connected;
433}
434
435static int
436dce_virtual_set_property(struct drm_connector *connector,
437 struct drm_property *property,
438 uint64_t val)
439{
440 return 0;
441}
442
443static void dce_virtual_destroy(struct drm_connector *connector)
444{
445 drm_connector_unregister(connector);
446 drm_connector_cleanup(connector);
447 kfree(connector);
448}
449
450static void dce_virtual_force(struct drm_connector *connector)
451{
452 return;
453}
454
455static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
456 .get_modes = dce_virtual_get_modes,
457 .mode_valid = dce_virtual_mode_valid,
458 .best_encoder = dce_virtual_encoder,
459};
460
461static const struct drm_connector_funcs dce_virtual_connector_funcs = {
462 .dpms = dce_virtual_dpms,
463 .detect = dce_virtual_detect,
464 .fill_modes = drm_helper_probe_single_connector_modes,
465 .set_property = dce_virtual_set_property,
466 .destroy = dce_virtual_destroy,
467 .force = dce_virtual_force,
468};
469
Emily Dengc6e14f42016-08-08 11:30:50 +0800470static int dce_virtual_sw_init(void *handle)
471{
472 int r, i;
473 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
474
475 r = amdgpu_irq_add_id(adev, 229, &adev->crtc_irq);
476 if (r)
477 return r;
478
Emily Deng041aa652016-08-17 14:59:20 +0800479 adev->ddev->max_vblank_count = 0;
480
Emily Dengc6e14f42016-08-08 11:30:50 +0800481 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
482
483 adev->ddev->mode_config.max_width = 16384;
484 adev->ddev->mode_config.max_height = 16384;
485
486 adev->ddev->mode_config.preferred_depth = 24;
487 adev->ddev->mode_config.prefer_shadow = 1;
488
489 adev->ddev->mode_config.fb_base = adev->mc.aper_base;
490
491 r = amdgpu_modeset_create_props(adev);
492 if (r)
493 return r;
494
495 adev->ddev->mode_config.max_width = 16384;
496 adev->ddev->mode_config.max_height = 16384;
497
Alex Deucher66264ba2016-09-30 12:37:36 -0400498 /* allocate crtcs, encoders, connectors */
Emily Dengc6e14f42016-08-08 11:30:50 +0800499 for (i = 0; i < adev->mode_info.num_crtc; i++) {
500 r = dce_virtual_crtc_init(adev, i);
501 if (r)
502 return r;
Alex Deucher66264ba2016-09-30 12:37:36 -0400503 r = dce_virtual_connector_encoder_init(adev, i);
504 if (r)
505 return r;
Emily Dengc6e14f42016-08-08 11:30:50 +0800506 }
507
Emily Dengc6e14f42016-08-08 11:30:50 +0800508 drm_kms_helper_poll_init(adev->ddev);
509
510 adev->mode_info.mode_config_initialized = true;
511 return 0;
512}
513
514static int dce_virtual_sw_fini(void *handle)
515{
516 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
517
518 kfree(adev->mode_info.bios_hardcoded_edid);
519
520 drm_kms_helper_poll_fini(adev->ddev);
521
522 drm_mode_config_cleanup(adev->ddev);
523 adev->mode_info.mode_config_initialized = false;
524 return 0;
525}
526
527static int dce_virtual_hw_init(void *handle)
528{
529 return 0;
530}
531
532static int dce_virtual_hw_fini(void *handle)
533{
534 return 0;
535}
536
537static int dce_virtual_suspend(void *handle)
538{
539 return dce_virtual_hw_fini(handle);
540}
541
542static int dce_virtual_resume(void *handle)
543{
Masahiro Yamadad912ade2016-09-14 23:39:08 +0900544 return dce_virtual_hw_init(handle);
Emily Dengc6e14f42016-08-08 11:30:50 +0800545}
546
547static bool dce_virtual_is_idle(void *handle)
548{
549 return true;
550}
551
552static int dce_virtual_wait_for_idle(void *handle)
553{
554 return 0;
555}
556
557static int dce_virtual_soft_reset(void *handle)
558{
559 return 0;
560}
561
562static int dce_virtual_set_clockgating_state(void *handle,
563 enum amd_clockgating_state state)
564{
565 return 0;
566}
567
568static int dce_virtual_set_powergating_state(void *handle,
569 enum amd_powergating_state state)
570{
571 return 0;
572}
573
574const struct amd_ip_funcs dce_virtual_ip_funcs = {
575 .name = "dce_virtual",
576 .early_init = dce_virtual_early_init,
577 .late_init = NULL,
578 .sw_init = dce_virtual_sw_init,
579 .sw_fini = dce_virtual_sw_fini,
580 .hw_init = dce_virtual_hw_init,
581 .hw_fini = dce_virtual_hw_fini,
582 .suspend = dce_virtual_suspend,
583 .resume = dce_virtual_resume,
584 .is_idle = dce_virtual_is_idle,
585 .wait_for_idle = dce_virtual_wait_for_idle,
586 .soft_reset = dce_virtual_soft_reset,
587 .set_clockgating_state = dce_virtual_set_clockgating_state,
588 .set_powergating_state = dce_virtual_set_powergating_state,
589};
590
Emily Deng8e6de752016-08-08 11:31:13 +0800591/* these are handled by the primary encoders */
592static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
593{
594 return;
595}
596
597static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
598{
599 return;
600}
601
602static void
603dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
Alex Deucher66264ba2016-09-30 12:37:36 -0400604 struct drm_display_mode *mode,
605 struct drm_display_mode *adjusted_mode)
Emily Deng8e6de752016-08-08 11:31:13 +0800606{
607 return;
608}
609
610static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
611{
612 return;
613}
614
615static void
616dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
617{
618 return;
619}
620
621static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
622 const struct drm_display_mode *mode,
623 struct drm_display_mode *adjusted_mode)
624{
Emily Deng8e6de752016-08-08 11:31:13 +0800625 return true;
626}
627
628static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
629 .dpms = dce_virtual_encoder_dpms,
630 .mode_fixup = dce_virtual_encoder_mode_fixup,
631 .prepare = dce_virtual_encoder_prepare,
632 .mode_set = dce_virtual_encoder_mode_set,
633 .commit = dce_virtual_encoder_commit,
634 .disable = dce_virtual_encoder_disable,
635};
636
637static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
638{
639 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
640
641 kfree(amdgpu_encoder->enc_priv);
642 drm_encoder_cleanup(encoder);
643 kfree(amdgpu_encoder);
644}
645
646static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
647 .destroy = dce_virtual_encoder_destroy,
648};
649
Alex Deucher66264ba2016-09-30 12:37:36 -0400650static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
651 int index)
Emily Deng8e6de752016-08-08 11:31:13 +0800652{
Emily Deng8e6de752016-08-08 11:31:13 +0800653 struct drm_encoder *encoder;
Alex Deucher66264ba2016-09-30 12:37:36 -0400654 struct drm_connector *connector;
Emily Deng8e6de752016-08-08 11:31:13 +0800655
Alex Deucher66264ba2016-09-30 12:37:36 -0400656 /* add a new encoder */
657 encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
658 if (!encoder)
659 return -ENOMEM;
660 encoder->possible_crtcs = 1 << index;
661 drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
662 DRM_MODE_ENCODER_VIRTUAL, NULL);
663 drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
Emily Deng8e6de752016-08-08 11:31:13 +0800664
Alex Deucher66264ba2016-09-30 12:37:36 -0400665 connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
666 if (!connector) {
667 kfree(encoder);
668 return -ENOMEM;
Emily Deng8e6de752016-08-08 11:31:13 +0800669 }
670
Alex Deucher66264ba2016-09-30 12:37:36 -0400671 /* add a new connector */
672 drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
673 DRM_MODE_CONNECTOR_VIRTUAL);
674 drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
675 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
676 connector->interlace_allowed = false;
677 connector->doublescan_allowed = false;
678 drm_connector_register(connector);
Emily Deng8e6de752016-08-08 11:31:13 +0800679
Alex Deucher66264ba2016-09-30 12:37:36 -0400680 /* link them */
681 drm_mode_connector_attach_encoder(connector, encoder);
Emily Deng8e6de752016-08-08 11:31:13 +0800682
Alex Deucher66264ba2016-09-30 12:37:36 -0400683 return 0;
Emily Deng8e6de752016-08-08 11:31:13 +0800684}
685
Emily Dengc6e14f42016-08-08 11:30:50 +0800686static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
Emily Deng8e6de752016-08-08 11:31:13 +0800687 .set_vga_render_state = &dce_virtual_set_vga_render_state,
688 .bandwidth_update = &dce_virtual_bandwidth_update,
689 .vblank_get_counter = &dce_virtual_vblank_get_counter,
690 .vblank_wait = &dce_virtual_vblank_wait,
691 .is_display_hung = &dce_virtual_is_display_hung,
Emily Dengc6e14f42016-08-08 11:30:50 +0800692 .backlight_set_level = NULL,
693 .backlight_get_level = NULL,
Emily Deng8e6de752016-08-08 11:31:13 +0800694 .hpd_sense = &dce_virtual_hpd_sense,
695 .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
696 .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
697 .page_flip = &dce_virtual_page_flip,
698 .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
Alex Deucher66264ba2016-09-30 12:37:36 -0400699 .add_encoder = NULL,
700 .add_connector = NULL,
Emily Deng8e6de752016-08-08 11:31:13 +0800701 .stop_mc_access = &dce_virtual_stop_mc_access,
702 .resume_mc_access = &dce_virtual_resume_mc_access,
Emily Dengc6e14f42016-08-08 11:30:50 +0800703};
704
705static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
706{
707 if (adev->mode_info.funcs == NULL)
708 adev->mode_info.funcs = &dce_virtual_display_funcs;
709}
710
Alex Deucher9405e472016-09-30 11:41:37 -0400711static int dce_virtual_pageflip(struct amdgpu_device *adev,
712 unsigned crtc_id)
713{
714 unsigned long flags;
715 struct amdgpu_crtc *amdgpu_crtc;
716 struct amdgpu_flip_work *works;
717
718 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
719
720 if (crtc_id >= adev->mode_info.num_crtc) {
721 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
722 return -EINVAL;
723 }
724
725 /* IRQ could occur when in initial stage */
726 if (amdgpu_crtc == NULL)
727 return 0;
728
729 spin_lock_irqsave(&adev->ddev->event_lock, flags);
730 works = amdgpu_crtc->pflip_works;
731 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
732 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
733 "AMDGPU_FLIP_SUBMITTED(%d)\n",
734 amdgpu_crtc->pflip_status,
735 AMDGPU_FLIP_SUBMITTED);
736 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
737 return 0;
738 }
739
740 /* page flip completed. clean up */
741 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
742 amdgpu_crtc->pflip_works = NULL;
743
744 /* wakeup usersapce */
745 if (works->event)
746 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
747
748 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
749
750 drm_crtc_vblank_put(&amdgpu_crtc->base);
751 schedule_work(&works->unpin_work);
752
753 return 0;
754}
755
Emily Deng46ac3622016-08-08 11:35:39 +0800756static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
757{
Emily Deng0f663562016-09-30 13:02:18 -0400758 struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
759 struct amdgpu_crtc, vblank_timer);
760 struct drm_device *ddev = amdgpu_crtc->base.dev;
761 struct amdgpu_device *adev = ddev->dev_private;
Alex Deucher9405e472016-09-30 11:41:37 -0400762
Emily Deng0f663562016-09-30 13:02:18 -0400763 drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
764 dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
Alex Deucher9405e472016-09-30 11:41:37 -0400765 hrtimer_start(vblank_timer, ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD),
766 HRTIMER_MODE_REL);
767
Emily Deng46ac3622016-08-08 11:35:39 +0800768 return HRTIMER_NORESTART;
769}
770
Emily Denge13273d2016-08-08 11:31:37 +0800771static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
Alex Deucher82b9f812016-09-30 11:19:41 -0400772 int crtc,
773 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800774{
775 if (crtc >= adev->mode_info.num_crtc) {
776 DRM_DEBUG("invalid crtc %d\n", crtc);
777 return;
778 }
Emily Deng46ac3622016-08-08 11:35:39 +0800779
Emily Deng0f663562016-09-30 13:02:18 -0400780 if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
Emily Deng46ac3622016-08-08 11:35:39 +0800781 DRM_DEBUG("Enable software vsync timer\n");
Emily Deng0f663562016-09-30 13:02:18 -0400782 hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
783 CLOCK_MONOTONIC, HRTIMER_MODE_REL);
784 hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
785 ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD));
786 adev->mode_info.crtcs[crtc]->vblank_timer.function =
787 dce_virtual_vblank_timer_handle;
788 hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
789 ktime_set(0, DCE_VIRTUAL_VBLANK_PERIOD), HRTIMER_MODE_REL);
790 } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
Emily Deng46ac3622016-08-08 11:35:39 +0800791 DRM_DEBUG("Disable software vsync timer\n");
Emily Deng0f663562016-09-30 13:02:18 -0400792 hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
Emily Deng46ac3622016-08-08 11:35:39 +0800793 }
794
Emily Deng0f663562016-09-30 13:02:18 -0400795 adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
Emily Deng46ac3622016-08-08 11:35:39 +0800796 DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
Emily Denge13273d2016-08-08 11:31:37 +0800797}
798
Emily Deng46ac3622016-08-08 11:35:39 +0800799
Emily Denge13273d2016-08-08 11:31:37 +0800800static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
Alex Deucher82b9f812016-09-30 11:19:41 -0400801 struct amdgpu_irq_src *source,
802 unsigned type,
803 enum amdgpu_interrupt_state state)
Emily Denge13273d2016-08-08 11:31:37 +0800804{
Emily Deng0f663562016-09-30 13:02:18 -0400805 if (type > AMDGPU_CRTC_IRQ_VBLANK6)
806 return -EINVAL;
807
808 dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
809
Emily Denge13273d2016-08-08 11:31:37 +0800810 return 0;
811}
812
Emily Dengc6e14f42016-08-08 11:30:50 +0800813static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
Emily Denge13273d2016-08-08 11:31:37 +0800814 .set = dce_virtual_set_crtc_irq_state,
Alex Deucherbf2335a2016-09-30 11:23:30 -0400815 .process = NULL,
Emily Dengc6e14f42016-08-08 11:30:50 +0800816};
817
Emily Dengc6e14f42016-08-08 11:30:50 +0800818static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
819{
820 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
821 adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
Emily Dengc6e14f42016-08-08 11:30:50 +0800822}
823