Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Broadcom NetXtreme-E RoCE driver. |
| 3 | * |
| 4 | * Copyright (c) 2016 - 2017, Broadcom. All rights reserved. The term |
| 5 | * Broadcom refers to Broadcom Limited and/or its subsidiaries. |
| 6 | * |
| 7 | * This software is available to you under a choice of one of two |
| 8 | * licenses. You may choose to be licensed under the terms of the GNU |
| 9 | * General Public License (GPL) Version 2, available from the file |
| 10 | * COPYING in the main directory of this source tree, or the |
| 11 | * BSD license below: |
| 12 | * |
| 13 | * Redistribution and use in source and binary forms, with or without |
| 14 | * modification, are permitted provided that the following conditions |
| 15 | * are met: |
| 16 | * |
| 17 | * 1. Redistributions of source code must retain the above copyright |
| 18 | * notice, this list of conditions and the following disclaimer. |
| 19 | * 2. Redistributions in binary form must reproduce the above copyright |
| 20 | * notice, this list of conditions and the following disclaimer in |
| 21 | * the documentation and/or other materials provided with the |
| 22 | * distribution. |
| 23 | * |
| 24 | * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' |
| 25 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, |
| 26 | * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR |
| 27 | * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS |
| 28 | * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 29 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 30 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR |
| 31 | * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, |
| 32 | * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE |
| 33 | * OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN |
| 34 | * IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| 35 | * |
| 36 | * Description: RDMA Controller HW interface (header) |
| 37 | */ |
| 38 | |
| 39 | #ifndef __BNXT_QPLIB_RCFW_H__ |
| 40 | #define __BNXT_QPLIB_RCFW_H__ |
| 41 | |
| 42 | #define RCFW_CMDQ_TRIG_VAL 1 |
| 43 | #define RCFW_COMM_PCI_BAR_REGION 0 |
| 44 | #define RCFW_COMM_CONS_PCI_BAR_REGION 2 |
| 45 | #define RCFW_COMM_BASE_OFFSET 0x600 |
| 46 | #define RCFW_PF_COMM_PROD_OFFSET 0xc |
| 47 | #define RCFW_VF_COMM_PROD_OFFSET 0xc |
| 48 | #define RCFW_COMM_TRIG_OFFSET 0x100 |
| 49 | #define RCFW_COMM_SIZE 0x104 |
| 50 | |
| 51 | #define RCFW_DBR_PCI_BAR_REGION 2 |
| 52 | |
| 53 | #define RCFW_CMD_PREP(req, CMD, cmd_flags) \ |
| 54 | do { \ |
| 55 | memset(&(req), 0, sizeof((req))); \ |
| 56 | (req).opcode = CMDQ_BASE_OPCODE_##CMD; \ |
| 57 | (req).cmd_size = (sizeof((req)) + \ |
| 58 | BNXT_QPLIB_CMDQE_UNITS - 1) / \ |
| 59 | BNXT_QPLIB_CMDQE_UNITS; \ |
| 60 | (req).flags = cpu_to_le16(cmd_flags); \ |
| 61 | } while (0) |
| 62 | |
| 63 | #define RCFW_CMD_WAIT_TIME_MS 20000 /* 20 Seconds timeout */ |
| 64 | |
| 65 | /* CMDQ elements */ |
| 66 | #define BNXT_QPLIB_CMDQE_MAX_CNT 256 |
| 67 | #define BNXT_QPLIB_CMDQE_UNITS sizeof(struct bnxt_qplib_cmdqe) |
| 68 | #define BNXT_QPLIB_CMDQE_CNT_PER_PG (PAGE_SIZE / BNXT_QPLIB_CMDQE_UNITS) |
| 69 | |
| 70 | #define MAX_CMDQ_IDX (BNXT_QPLIB_CMDQE_MAX_CNT - 1) |
| 71 | #define MAX_CMDQ_IDX_PER_PG (BNXT_QPLIB_CMDQE_CNT_PER_PG - 1) |
| 72 | |
| 73 | #define RCFW_MAX_OUTSTANDING_CMD BNXT_QPLIB_CMDQE_MAX_CNT |
| 74 | #define RCFW_MAX_COOKIE_VALUE 0x7FFF |
| 75 | #define RCFW_CMD_IS_BLOCKING 0x8000 |
Devesh Sharma | cc1ec76 | 2017-05-22 03:15:31 -0700 | [diff] [blame] | 76 | #define RCFW_BLOCKED_CMD_WAIT_COUNT 0x4E20 |
Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 77 | |
| 78 | /* Cmdq contains a fix number of a 16-Byte slots */ |
| 79 | struct bnxt_qplib_cmdqe { |
| 80 | u8 data[16]; |
| 81 | }; |
| 82 | |
| 83 | static inline u32 get_cmdq_pg(u32 val) |
| 84 | { |
| 85 | return (val & ~MAX_CMDQ_IDX_PER_PG) / BNXT_QPLIB_CMDQE_CNT_PER_PG; |
| 86 | } |
| 87 | |
| 88 | static inline u32 get_cmdq_idx(u32 val) |
| 89 | { |
| 90 | return val & MAX_CMDQ_IDX_PER_PG; |
| 91 | } |
| 92 | |
| 93 | /* Crsq buf is 1024-Byte */ |
| 94 | struct bnxt_qplib_crsbe { |
| 95 | u8 data[1024]; |
| 96 | }; |
| 97 | |
Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 98 | /* CREQ */ |
| 99 | /* Allocate 1 per QP for async error notification for now */ |
| 100 | #define BNXT_QPLIB_CREQE_MAX_CNT (64 * 1024) |
| 101 | #define BNXT_QPLIB_CREQE_UNITS 16 /* 16-Bytes per prod unit */ |
| 102 | #define BNXT_QPLIB_CREQE_CNT_PER_PG (PAGE_SIZE / BNXT_QPLIB_CREQE_UNITS) |
| 103 | |
| 104 | #define MAX_CREQ_IDX (BNXT_QPLIB_CREQE_MAX_CNT - 1) |
| 105 | #define MAX_CREQ_IDX_PER_PG (BNXT_QPLIB_CREQE_CNT_PER_PG - 1) |
| 106 | |
| 107 | static inline u32 get_creq_pg(u32 val) |
| 108 | { |
| 109 | return (val & ~MAX_CREQ_IDX_PER_PG) / BNXT_QPLIB_CREQE_CNT_PER_PG; |
| 110 | } |
| 111 | |
| 112 | static inline u32 get_creq_idx(u32 val) |
| 113 | { |
| 114 | return val & MAX_CREQ_IDX_PER_PG; |
| 115 | } |
| 116 | |
| 117 | #define BNXT_QPLIB_CREQE_PER_PG (PAGE_SIZE / sizeof(struct creq_base)) |
| 118 | |
| 119 | #define CREQ_CMP_VALID(hdr, raw_cons, cp_bit) \ |
| 120 | (!!((hdr)->v & CREQ_BASE_V) == \ |
| 121 | !((raw_cons) & (cp_bit))) |
| 122 | |
| 123 | #define CREQ_DB_KEY_CP (0x2 << CMPL_DOORBELL_KEY_SFT) |
| 124 | #define CREQ_DB_IDX_VALID CMPL_DOORBELL_IDX_VALID |
| 125 | #define CREQ_DB_IRQ_DIS CMPL_DOORBELL_MASK |
| 126 | #define CREQ_DB_CP_FLAGS_REARM (CREQ_DB_KEY_CP | \ |
| 127 | CREQ_DB_IDX_VALID) |
| 128 | #define CREQ_DB_CP_FLAGS (CREQ_DB_KEY_CP | \ |
| 129 | CREQ_DB_IDX_VALID | \ |
| 130 | CREQ_DB_IRQ_DIS) |
| 131 | #define CREQ_DB_REARM(db, raw_cons, cp_bit) \ |
| 132 | writel(CREQ_DB_CP_FLAGS_REARM | ((raw_cons) & ((cp_bit) - 1)), db) |
| 133 | #define CREQ_DB(db, raw_cons, cp_bit) \ |
| 134 | writel(CREQ_DB_CP_FLAGS | ((raw_cons) & ((cp_bit) - 1)), db) |
| 135 | |
Devesh Sharma | cc1ec76 | 2017-05-22 03:15:31 -0700 | [diff] [blame] | 136 | #define CREQ_ENTRY_POLL_BUDGET 0x100 |
| 137 | |
Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 138 | /* HWQ */ |
Devesh Sharma | cc1ec76 | 2017-05-22 03:15:31 -0700 | [diff] [blame] | 139 | |
| 140 | struct bnxt_qplib_crsq { |
| 141 | struct creq_qp_event *resp; |
Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 142 | u32 req_size; |
| 143 | }; |
| 144 | |
Devesh Sharma | cc1ec76 | 2017-05-22 03:15:31 -0700 | [diff] [blame] | 145 | struct bnxt_qplib_rcfw_sbuf { |
| 146 | void *sb; |
| 147 | dma_addr_t dma_addr; |
| 148 | u32 size; |
Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 149 | }; |
| 150 | |
| 151 | /* RCFW Communication Channels */ |
| 152 | struct bnxt_qplib_rcfw { |
| 153 | struct pci_dev *pdev; |
| 154 | int vector; |
| 155 | struct tasklet_struct worker; |
| 156 | bool requested; |
| 157 | unsigned long *cmdq_bitmap; |
| 158 | u32 bmap_size; |
| 159 | unsigned long flags; |
| 160 | #define FIRMWARE_INITIALIZED_FLAG 1 |
| 161 | #define FIRMWARE_FIRST_FLAG BIT(31) |
| 162 | wait_queue_head_t waitq; |
| 163 | int (*aeq_handler)(struct bnxt_qplib_rcfw *, |
| 164 | struct creq_func_event *); |
Devesh Sharma | cc1ec76 | 2017-05-22 03:15:31 -0700 | [diff] [blame] | 165 | u32 seq_num; |
Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 166 | |
| 167 | /* Bar region info */ |
| 168 | void __iomem *cmdq_bar_reg_iomem; |
| 169 | u16 cmdq_bar_reg; |
| 170 | u16 cmdq_bar_reg_prod_off; |
| 171 | u16 cmdq_bar_reg_trig_off; |
| 172 | u16 creq_ring_id; |
| 173 | u16 creq_bar_reg; |
| 174 | void __iomem *creq_bar_reg_iomem; |
| 175 | |
| 176 | /* Cmd-Resp and Async Event notification queue */ |
| 177 | struct bnxt_qplib_hwq creq; |
| 178 | u64 creq_qp_event_processed; |
| 179 | u64 creq_func_event_processed; |
| 180 | |
| 181 | /* Actual Cmd and Resp Queues */ |
| 182 | struct bnxt_qplib_hwq cmdq; |
Devesh Sharma | cc1ec76 | 2017-05-22 03:15:31 -0700 | [diff] [blame] | 183 | struct bnxt_qplib_crsq *crsqe_tbl; |
Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 184 | }; |
| 185 | |
| 186 | void bnxt_qplib_free_rcfw_channel(struct bnxt_qplib_rcfw *rcfw); |
| 187 | int bnxt_qplib_alloc_rcfw_channel(struct pci_dev *pdev, |
| 188 | struct bnxt_qplib_rcfw *rcfw); |
| 189 | void bnxt_qplib_disable_rcfw_channel(struct bnxt_qplib_rcfw *rcfw); |
| 190 | int bnxt_qplib_enable_rcfw_channel(struct pci_dev *pdev, |
| 191 | struct bnxt_qplib_rcfw *rcfw, |
| 192 | int msix_vector, |
| 193 | int cp_bar_reg_off, int virt_fn, |
| 194 | int (*aeq_handler) |
| 195 | (struct bnxt_qplib_rcfw *, |
| 196 | struct creq_func_event *)); |
| 197 | |
Devesh Sharma | cc1ec76 | 2017-05-22 03:15:31 -0700 | [diff] [blame] | 198 | struct bnxt_qplib_rcfw_sbuf *bnxt_qplib_rcfw_alloc_sbuf( |
| 199 | struct bnxt_qplib_rcfw *rcfw, |
| 200 | u32 size); |
| 201 | void bnxt_qplib_rcfw_free_sbuf(struct bnxt_qplib_rcfw *rcfw, |
| 202 | struct bnxt_qplib_rcfw_sbuf *sbuf); |
| 203 | int bnxt_qplib_rcfw_send_message(struct bnxt_qplib_rcfw *rcfw, |
| 204 | struct cmdq_base *req, struct creq_base *resp, |
| 205 | void *sbuf, u8 is_block); |
Selvin Xavier | 1ac5a40 | 2017-02-10 03:19:33 -0800 | [diff] [blame] | 206 | |
| 207 | int bnxt_qplib_deinit_rcfw(struct bnxt_qplib_rcfw *rcfw); |
| 208 | int bnxt_qplib_init_rcfw(struct bnxt_qplib_rcfw *rcfw, |
| 209 | struct bnxt_qplib_ctx *ctx, int is_virtfn); |
| 210 | #endif /* __BNXT_QPLIB_RCFW_H__ */ |