blob: 4e978e7aa1b85c4bb3a06da6e867daab7cc9e282 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 * Christian König
28 */
29#include <linux/seq_file.h>
30#include <linux/slab.h>
31#include <drm/drmP.h>
32#include <drm/amdgpu_drm.h>
33#include "amdgpu.h"
34#include "atom.h"
35
36/*
37 * IB
38 * IBs (Indirect Buffers) and areas of GPU accessible memory where
39 * commands are stored. You can put a pointer to the IB in the
40 * command ring and the hw will fetch the commands from the IB
41 * and execute them. Generally userspace acceleration drivers
42 * produce command buffers which are send to the kernel and
43 * put in IBs for execution by the requested ring.
44 */
45static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
46
47/**
48 * amdgpu_ib_get - request an IB (Indirect Buffer)
49 *
50 * @ring: ring index the IB is associated with
51 * @size: requested IB size
52 * @ib: IB object returned
53 *
54 * Request an IB (all asics). IBs are allocated using the
55 * suballocator.
56 * Returns 0 on success, error on failure.
57 */
Christian Königb07c60c2016-01-31 12:29:04 +010058int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040059 unsigned size, struct amdgpu_ib *ib)
60{
Alex Deucherd38ceaf2015-04-20 16:55:21 -040061 int r;
62
63 if (size) {
Junwei Zhangbbf0b342015-09-06 14:00:46 +080064 r = amdgpu_sa_bo_new(&adev->ring_tmp_bo,
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065 &ib->sa_bo, size, 256);
66 if (r) {
67 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
68 return r;
69 }
70
71 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
72
73 if (!vm)
74 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040075 }
76
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077 ib->vm = vm;
Christian König4ff37a82016-02-26 16:18:26 +010078 ib->vm_id = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040079
80 return 0;
81}
82
83/**
84 * amdgpu_ib_free - free an IB (Indirect Buffer)
85 *
86 * @adev: amdgpu_device pointer
87 * @ib: IB object to free
88 *
89 * Free an IB (all asics).
90 */
91void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib)
92{
Chunming Zhou4ce98912015-08-19 16:41:19 +080093 amdgpu_sa_bo_free(adev, &ib->sa_bo, &ib->fence->base);
Christian König6ef68c12015-10-22 15:16:22 +020094 if (ib->fence)
95 fence_put(&ib->fence->base);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040096}
97
98/**
99 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
100 *
101 * @adev: amdgpu_device pointer
102 * @num_ibs: number of IBs to schedule
103 * @ibs: IB objects to schedule
104 * @owner: owner for creating the fences
Christian Königec72b802016-02-01 11:56:35 +0100105 * @f: fence created during this submission
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 *
107 * Schedule an IB on the associated ring (all asics).
108 * Returns 0 on success, error on failure.
109 *
110 * On SI, there are two parallel engines fed from the primary ring,
111 * the CE (Constant Engine) and the DE (Drawing Engine). Since
112 * resource descriptors have moved to memory, the CE allows you to
113 * prime the caches while the DE is updating register state so that
114 * the resource descriptors will be already in cache when the draw is
115 * processed. To accomplish this, the userspace driver submits two
116 * IBs, one for the CE and one for the DE. If there is a CE IB (called
117 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
118 * to SI there was just a DE IB.
119 */
Christian Königb07c60c2016-01-31 12:29:04 +0100120int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Christian Königec72b802016-02-01 11:56:35 +0100121 struct amdgpu_ib *ibs, void *owner,
Christian Könige86f9ce2016-02-08 12:13:05 +0100122 struct fence *last_vm_update,
Christian Königec72b802016-02-01 11:56:35 +0100123 struct fence **f)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124{
Christian Königb07c60c2016-01-31 12:29:04 +0100125 struct amdgpu_device *adev = ring->adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400126 struct amdgpu_ib *ib = &ibs[0];
Christian König3cb485f2015-05-11 15:34:59 +0200127 struct amdgpu_ctx *ctx, *old_ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200128 struct amdgpu_vm *vm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400129 unsigned i;
130 int r = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400131
132 if (num_ibs == 0)
133 return -EINVAL;
134
Christian König3cb485f2015-05-11 15:34:59 +0200135 ctx = ibs->ctx;
Christian Königd919ad42015-05-11 14:32:17 +0200136 vm = ibs->vm;
137
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400138 if (!ring->ready) {
139 dev_err(adev->dev, "couldn't schedule ib\n");
140 return -EINVAL;
141 }
Chunming Zhoube86c602016-01-15 11:12:42 +0800142
Christian König4ff37a82016-02-26 16:18:26 +0100143 if (vm && !ibs->vm_id) {
Christian König8d0a7ce2015-11-03 20:58:50 +0100144 dev_err(adev->dev, "VM IB without ID\n");
145 return -EINVAL;
146 }
147
Christian König867d0512016-02-03 15:12:58 +0100148 r = amdgpu_ring_alloc(ring, 256 * num_ibs);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400149 if (r) {
150 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
151 return r;
152 }
153
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400154 if (vm) {
155 /* do context switch */
Christian König4ff37a82016-02-26 16:18:26 +0100156 amdgpu_vm_flush(ring, ib->vm_id, ib->vm_pd_addr);
monk.liue722b712015-07-17 17:10:09 +0800157
158 if (ring->funcs->emit_gds_switch)
Christian König4ff37a82016-02-26 16:18:26 +0100159 amdgpu_ring_emit_gds_switch(ring, ib->vm_id,
monk.liue722b712015-07-17 17:10:09 +0800160 ib->gds_base, ib->gds_size,
161 ib->gws_base, ib->gws_size,
162 ib->oa_base, ib->oa_size);
163
164 if (ring->funcs->emit_hdp_flush)
165 amdgpu_ring_emit_hdp_flush(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400166 }
167
Christian König3cb485f2015-05-11 15:34:59 +0200168 old_ctx = ring->current_ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400169 for (i = 0; i < num_ibs; ++i) {
170 ib = &ibs[i];
171
Christian Königb07c60c2016-01-31 12:29:04 +0100172 if (ib->ctx != ctx || ib->vm != vm) {
Christian König3cb485f2015-05-11 15:34:59 +0200173 ring->current_ctx = old_ctx;
Christian Königa27de352016-01-21 11:28:53 +0100174 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400175 return -EINVAL;
176 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400177 amdgpu_ring_emit_ib(ring, ib);
Christian König3cb485f2015-05-11 15:34:59 +0200178 ring->current_ctx = ctx;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400179 }
180
Chunming Zhou11afbde2016-03-03 11:38:48 +0800181 if (vm) {
182 if (ring->funcs->emit_hdp_invalidate)
183 amdgpu_ring_emit_hdp_invalidate(ring);
184 }
185
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400186 r = amdgpu_fence_emit(ring, owner, &ib->fence);
187 if (r) {
188 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
Christian König3cb485f2015-05-11 15:34:59 +0200189 ring->current_ctx = old_ctx;
Christian Königa27de352016-01-21 11:28:53 +0100190 amdgpu_ring_undo(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400191 return r;
192 }
193
194 /* wrap the last IB with fence */
195 if (ib->user) {
196 uint64_t addr = amdgpu_bo_gpu_offset(ib->user->bo);
197 addr += ib->user->offset;
Christian König5430a3f2015-07-21 18:02:21 +0200198 amdgpu_ring_emit_fence(ring, addr, ib->sequence,
Chunming Zhou890ee232015-06-01 14:35:03 +0800199 AMDGPU_FENCE_FLAG_64BIT);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400200 }
201
Christian Königec72b802016-02-01 11:56:35 +0100202 if (f)
203 *f = fence_get(&ib->fence->base);
204
Christian Königa27de352016-01-21 11:28:53 +0100205 amdgpu_ring_commit(ring);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400206 return 0;
207}
208
209/**
210 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
211 *
212 * @adev: amdgpu_device pointer
213 *
214 * Initialize the suballocator to manage a pool of memory
215 * for use as IBs (all asics).
216 * Returns 0 on success, error on failure.
217 */
218int amdgpu_ib_pool_init(struct amdgpu_device *adev)
219{
220 int r;
221
222 if (adev->ib_pool_ready) {
223 return 0;
224 }
225 r = amdgpu_sa_bo_manager_init(adev, &adev->ring_tmp_bo,
226 AMDGPU_IB_POOL_SIZE*64*1024,
227 AMDGPU_GPU_PAGE_SIZE,
228 AMDGPU_GEM_DOMAIN_GTT);
229 if (r) {
230 return r;
231 }
232
233 r = amdgpu_sa_bo_manager_start(adev, &adev->ring_tmp_bo);
234 if (r) {
235 return r;
236 }
237
238 adev->ib_pool_ready = true;
239 if (amdgpu_debugfs_sa_init(adev)) {
240 dev_err(adev->dev, "failed to register debugfs file for SA\n");
241 }
242 return 0;
243}
244
245/**
246 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
247 *
248 * @adev: amdgpu_device pointer
249 *
250 * Tear down the suballocator managing the pool of memory
251 * for use as IBs (all asics).
252 */
253void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
254{
255 if (adev->ib_pool_ready) {
256 amdgpu_sa_bo_manager_suspend(adev, &adev->ring_tmp_bo);
257 amdgpu_sa_bo_manager_fini(adev, &adev->ring_tmp_bo);
258 adev->ib_pool_ready = false;
259 }
260}
261
262/**
263 * amdgpu_ib_ring_tests - test IBs on the rings
264 *
265 * @adev: amdgpu_device pointer
266 *
267 * Test an IB (Indirect Buffer) on each ring.
268 * If the test fails, disable the ring.
269 * Returns 0 on success, error if the primary GFX ring
270 * IB test fails.
271 */
272int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
273{
274 unsigned i;
275 int r;
276
277 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
278 struct amdgpu_ring *ring = adev->rings[i];
279
280 if (!ring || !ring->ready)
281 continue;
282
283 r = amdgpu_ring_test_ib(ring);
284 if (r) {
285 ring->ready = false;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400286
287 if (ring == &adev->gfx.gfx_ring[0]) {
288 /* oh, oh, that's really bad */
289 DRM_ERROR("amdgpu: failed testing IB on GFX ring (%d).\n", r);
290 adev->accel_working = false;
291 return r;
292
293 } else {
294 /* still not good, but we can live with it */
295 DRM_ERROR("amdgpu: failed testing IB on ring %d (%d).\n", i, r);
296 }
297 }
298 }
299 return 0;
300}
301
302/*
303 * Debugfs info
304 */
305#if defined(CONFIG_DEBUG_FS)
306
307static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
308{
309 struct drm_info_node *node = (struct drm_info_node *) m->private;
310 struct drm_device *dev = node->minor->dev;
311 struct amdgpu_device *adev = dev->dev_private;
312
313 amdgpu_sa_bo_dump_debug_info(&adev->ring_tmp_bo, m);
314
315 return 0;
316
317}
318
319static struct drm_info_list amdgpu_debugfs_sa_list[] = {
320 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
321};
322
323#endif
324
325static int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
326{
327#if defined(CONFIG_DEBUG_FS)
328 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list, 1);
329#else
330 return 0;
331#endif
332}