blob: da88de73e899b6266960363e5b58206e6230c936 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chandc187cb2011-03-14 15:00:12 -07003 * Copyright (c) 2004-2011 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Joe Perches3a9c6a42010-02-17 15:01:51 +000012#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
Michael Chanf2a4f052006-03-23 01:13:12 -080013
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16
Michael Chan555069d2012-06-16 15:45:41 +000017#include <linux/stringify.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080018#include <linux/kernel.h>
19#include <linux/timer.h>
20#include <linux/errno.h>
21#include <linux/ioport.h>
22#include <linux/slab.h>
23#include <linux/vmalloc.h>
24#include <linux/interrupt.h>
25#include <linux/pci.h>
26#include <linux/init.h>
27#include <linux/netdevice.h>
28#include <linux/etherdevice.h>
29#include <linux/skbuff.h>
30#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070031#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080032#include <asm/io.h>
33#include <asm/irq.h>
34#include <linux/delay.h>
35#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070036#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080037#include <linux/time.h>
38#include <linux/ethtool.h>
39#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080041#include <linux/if_vlan.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chan57579f72009-04-04 16:51:14 -070049#include <linux/firmware.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
John Feeneycd709aa2010-08-22 17:45:53 +000051#include <linux/aer.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080052
Michael Chan4edd4732009-06-08 18:14:42 -070053#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
54#define BCM_CNIC 1
55#include "cnic_if.h"
56#endif
Michael Chanb6016b72005-05-26 13:03:09 -070057#include "bnx2.h"
58#include "bnx2_fw.h"
Denys Vlasenkob3448b02007-09-30 17:55:51 -070059
Michael Chanb6016b72005-05-26 13:03:09 -070060#define DRV_MODULE_NAME "bnx2"
Michael Chanc2c20ef2011-12-18 18:15:09 +000061#define DRV_MODULE_VERSION "2.2.1"
62#define DRV_MODULE_RELDATE "Dec 18, 2011"
63#define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070064#define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
Michael Chanc2c20ef2011-12-18 18:15:09 +000065#define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
Michael Chan22fa1592010-10-11 16:12:00 -070066#define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
67#define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
Michael Chanb6016b72005-05-26 13:03:09 -070068
69#define RUN_AT(x) (jiffies + (x))
70
71/* Time in jiffies before concluding the transmitter is hung. */
72#define TX_TIMEOUT (5*HZ)
73
Andrew Mortonfefa8642008-02-09 23:17:15 -080074static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070075 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
76
77MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Benjamin Li453a9c62008-09-18 16:39:16 -070078MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070079MODULE_LICENSE("GPL");
80MODULE_VERSION(DRV_MODULE_VERSION);
Michael Chan57579f72009-04-04 16:51:14 -070081MODULE_FIRMWARE(FW_MIPS_FILE_06);
82MODULE_FIRMWARE(FW_RV2P_FILE_06);
83MODULE_FIRMWARE(FW_MIPS_FILE_09);
84MODULE_FIRMWARE(FW_RV2P_FILE_09);
Michael Chan078b0732009-08-29 00:02:46 -070085MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
Michael Chanb6016b72005-05-26 13:03:09 -070086
87static int disable_msi = 0;
88
89module_param(disable_msi, int, 0);
90MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
91
92typedef enum {
93 BCM5706 = 0,
94 NC370T,
95 NC370I,
96 BCM5706S,
97 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080098 BCM5708,
99 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -0800100 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -0700101 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -0700102 BCM5716,
Michael Chan1caacec2008-11-12 16:01:12 -0800103 BCM5716S,
Michael Chanb6016b72005-05-26 13:03:09 -0700104} board_t;
105
106/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -0800107static struct {
Michael Chanb6016b72005-05-26 13:03:09 -0700108 char *name;
109} board_info[] __devinitdata = {
110 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
111 { "HP NC370T Multifunction Gigabit Server Adapter" },
112 { "HP NC370i Multifunction Gigabit Server Adapter" },
113 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
114 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800115 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
116 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800117 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700118 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700119 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chan1caacec2008-11-12 16:01:12 -0800120 { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
Michael Chanb6016b72005-05-26 13:03:09 -0700121 };
122
Michael Chan7bb0a042008-07-14 22:37:47 -0700123static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700124 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
125 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
126 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
127 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
128 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
129 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800130 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
131 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700132 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
133 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
134 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
135 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800136 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
137 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800138 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
139 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700140 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
141 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700142 { PCI_VENDOR_ID_BROADCOM, 0x163b,
143 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chan1caacec2008-11-12 16:01:12 -0800144 { PCI_VENDOR_ID_BROADCOM, 0x163c,
Michael Chan1f2435e2008-12-16 20:28:13 -0800145 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
Michael Chanb6016b72005-05-26 13:03:09 -0700146 { 0, }
147};
148
Michael Chan0ced9d02009-08-21 16:20:49 +0000149static const struct flash_spec flash_table[] =
Michael Chanb6016b72005-05-26 13:03:09 -0700150{
Michael Chane30372c2007-07-16 18:26:23 -0700151#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
152#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700153 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800154 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700155 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700156 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
157 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800158 /* Expansion entry 0001 */
159 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700160 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800161 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
162 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700163 /* Saifun SA25F010 (non-buffered flash) */
164 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800165 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700166 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700167 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
168 "Non-buffered flash (128kB)"},
169 /* Saifun SA25F020 (non-buffered flash) */
170 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800171 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700173 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
174 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800175 /* Expansion entry 0100 */
176 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700177 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800178 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
179 "Entry 0100"},
180 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400181 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700182 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800183 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
184 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
185 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
186 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700187 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800188 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
189 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
190 /* Saifun SA25F005 (non-buffered flash) */
191 /* strap, cfg1, & write1 need updates */
192 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
195 "Non-buffered flash (64kB)"},
196 /* Fast EEPROM */
197 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
200 "EEPROM - fast"},
201 /* Expansion entry 1001 */
202 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1001"},
206 /* Expansion entry 1010 */
207 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1010"},
211 /* ATMEL AT45DB011B (buffered flash) */
212 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
215 "Buffered flash (128kB)"},
216 /* Expansion entry 1100 */
217 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700218 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
220 "Entry 1100"},
221 /* Expansion entry 1101 */
222 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700223 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800224 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
225 "Entry 1101"},
226 /* Ateml Expansion entry 1110 */
227 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700228 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800229 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
230 "Entry 1110 (Atmel)"},
231 /* ATMEL AT45DB021B (buffered flash) */
232 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700233 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800234 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
235 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700236};
237
Michael Chan0ced9d02009-08-21 16:20:49 +0000238static const struct flash_spec flash_5709 = {
Michael Chane30372c2007-07-16 18:26:23 -0700239 .flags = BNX2_NV_BUFFERED,
240 .page_bits = BCM5709_FLASH_PAGE_BITS,
241 .page_size = BCM5709_FLASH_PAGE_SIZE,
242 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
243 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
244 .name = "5709 Buffered flash (256kB)",
245};
246
Michael Chanb6016b72005-05-26 13:03:09 -0700247MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
248
Benjamin Li4327ba42010-03-23 13:13:11 +0000249static void bnx2_init_napi(struct bnx2 *bp);
Michael Chanf048fa92010-06-01 15:05:36 +0000250static void bnx2_del_napi(struct bnx2 *bp);
Benjamin Li4327ba42010-03-23 13:13:11 +0000251
Michael Chan35e90102008-06-19 16:37:42 -0700252static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700253{
Michael Chan2f8af122006-08-15 01:39:10 -0700254 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700255
Michael Chan11848b962010-07-19 14:15:04 +0000256 /* Tell compiler to fetch tx_prod and tx_cons from memory. */
257 barrier();
Michael Chanfaac9c42006-12-14 15:56:32 -0800258
259 /* The ring uses 256 indices for 255 entries, one of them
260 * needs to be skipped.
261 */
Michael Chan35e90102008-06-19 16:37:42 -0700262 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800263 if (unlikely(diff >= TX_DESC_CNT)) {
264 diff &= 0xffff;
265 if (diff == TX_DESC_CNT)
266 diff = MAX_TX_DESC_CNT;
267 }
Eric Dumazet807540b2010-09-23 05:40:09 +0000268 return bp->tx_ring_size - diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700269}
270
Michael Chanb6016b72005-05-26 13:03:09 -0700271static u32
272bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
273{
Michael Chan1b8227c2007-05-03 13:24:05 -0700274 u32 val;
275
276 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700277 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700278 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
279 spin_unlock_bh(&bp->indirect_lock);
280 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700281}
282
283static void
284bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
285{
Michael Chan1b8227c2007-05-03 13:24:05 -0700286 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700287 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
288 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700289 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700290}
291
292static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800293bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
294{
295 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
296}
297
298static u32
299bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
300{
Eric Dumazet807540b2010-09-23 05:40:09 +0000301 return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
Michael Chan2726d6e2008-01-29 21:35:05 -0800302}
303
304static void
Michael Chanb6016b72005-05-26 13:03:09 -0700305bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
306{
307 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700308 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800309 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
310 int i;
311
312 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
313 REG_WR(bp, BNX2_CTX_CTX_CTRL,
314 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
315 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800316 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
317 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
318 break;
319 udelay(5);
320 }
321 } else {
322 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
323 REG_WR(bp, BNX2_CTX_DATA, val);
324 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700325 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700326}
327
Michael Chan4edd4732009-06-08 18:14:42 -0700328#ifdef BCM_CNIC
329static int
330bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
331{
332 struct bnx2 *bp = netdev_priv(dev);
333 struct drv_ctl_io *io = &info->data.io;
334
335 switch (info->cmd) {
336 case DRV_CTL_IO_WR_CMD:
337 bnx2_reg_wr_ind(bp, io->offset, io->data);
338 break;
339 case DRV_CTL_IO_RD_CMD:
340 io->data = bnx2_reg_rd_ind(bp, io->offset);
341 break;
342 case DRV_CTL_CTX_WR_CMD:
343 bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
344 break;
345 default:
346 return -EINVAL;
347 }
348 return 0;
349}
350
351static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
352{
353 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
354 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
355 int sb_id;
356
357 if (bp->flags & BNX2_FLAG_USING_MSIX) {
358 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
359 bnapi->cnic_present = 0;
360 sb_id = bp->irq_nvecs;
361 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
362 } else {
363 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
364 bnapi->cnic_tag = bnapi->last_status_idx;
365 bnapi->cnic_present = 1;
366 sb_id = 0;
367 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
368 }
369
370 cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
371 cp->irq_arr[0].status_blk = (void *)
372 ((unsigned long) bnapi->status_blk.msi +
373 (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
374 cp->irq_arr[0].status_blk_num = sb_id;
375 cp->num_irq = 1;
376}
377
378static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
379 void *data)
380{
381 struct bnx2 *bp = netdev_priv(dev);
382 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
383
384 if (ops == NULL)
385 return -EINVAL;
386
387 if (cp->drv_state & CNIC_DRV_STATE_REGD)
388 return -EBUSY;
389
Michael Chan41c21782011-07-13 17:24:22 +0000390 if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
391 return -ENODEV;
392
Michael Chan4edd4732009-06-08 18:14:42 -0700393 bp->cnic_data = data;
394 rcu_assign_pointer(bp->cnic_ops, ops);
395
396 cp->num_irq = 0;
397 cp->drv_state = CNIC_DRV_STATE_REGD;
398
399 bnx2_setup_cnic_irq_info(bp);
400
401 return 0;
402}
403
404static int bnx2_unregister_cnic(struct net_device *dev)
405{
406 struct bnx2 *bp = netdev_priv(dev);
407 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
408 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
409
Michael Chanc5a88952009-08-14 15:49:45 +0000410 mutex_lock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700411 cp->drv_state = 0;
412 bnapi->cnic_present = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +0000413 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chanc5a88952009-08-14 15:49:45 +0000414 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700415 synchronize_rcu();
416 return 0;
417}
418
419struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
420{
421 struct bnx2 *bp = netdev_priv(dev);
422 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
423
Michael Chan7625eb22011-06-08 19:29:36 +0000424 if (!cp->max_iscsi_conn)
425 return NULL;
426
Michael Chan4edd4732009-06-08 18:14:42 -0700427 cp->drv_owner = THIS_MODULE;
428 cp->chip_id = bp->chip_id;
429 cp->pdev = bp->pdev;
430 cp->io_base = bp->regview;
431 cp->drv_ctl = bnx2_drv_ctl;
432 cp->drv_register_cnic = bnx2_register_cnic;
433 cp->drv_unregister_cnic = bnx2_unregister_cnic;
434
435 return cp;
436}
437EXPORT_SYMBOL(bnx2_cnic_probe);
438
439static void
440bnx2_cnic_stop(struct bnx2 *bp)
441{
442 struct cnic_ops *c_ops;
443 struct cnic_ctl_info info;
444
Michael Chanc5a88952009-08-14 15:49:45 +0000445 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000446 c_ops = rcu_dereference_protected(bp->cnic_ops,
447 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700448 if (c_ops) {
449 info.cmd = CNIC_CTL_STOP_CMD;
450 c_ops->cnic_ctl(bp->cnic_data, &info);
451 }
Michael Chanc5a88952009-08-14 15:49:45 +0000452 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700453}
454
455static void
456bnx2_cnic_start(struct bnx2 *bp)
457{
458 struct cnic_ops *c_ops;
459 struct cnic_ctl_info info;
460
Michael Chanc5a88952009-08-14 15:49:45 +0000461 mutex_lock(&bp->cnic_lock);
Eric Dumazet13707f92011-01-26 19:28:23 +0000462 c_ops = rcu_dereference_protected(bp->cnic_ops,
463 lockdep_is_held(&bp->cnic_lock));
Michael Chan4edd4732009-06-08 18:14:42 -0700464 if (c_ops) {
465 if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
466 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
467
468 bnapi->cnic_tag = bnapi->last_status_idx;
469 }
470 info.cmd = CNIC_CTL_START_CMD;
471 c_ops->cnic_ctl(bp->cnic_data, &info);
472 }
Michael Chanc5a88952009-08-14 15:49:45 +0000473 mutex_unlock(&bp->cnic_lock);
Michael Chan4edd4732009-06-08 18:14:42 -0700474}
475
476#else
477
478static void
479bnx2_cnic_stop(struct bnx2 *bp)
480{
481}
482
483static void
484bnx2_cnic_start(struct bnx2 *bp)
485{
486}
487
488#endif
489
Michael Chanb6016b72005-05-26 13:03:09 -0700490static int
491bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
492{
493 u32 val1;
494 int i, ret;
495
Michael Chan583c28e2008-01-21 19:51:35 -0800496 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700497 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
498 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
499
500 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
501 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
502
503 udelay(40);
504 }
505
506 val1 = (bp->phy_addr << 21) | (reg << 16) |
507 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
508 BNX2_EMAC_MDIO_COMM_START_BUSY;
509 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
510
511 for (i = 0; i < 50; i++) {
512 udelay(10);
513
514 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
515 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
516 udelay(5);
517
518 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
519 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
520
521 break;
522 }
523 }
524
525 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
526 *val = 0x0;
527 ret = -EBUSY;
528 }
529 else {
530 *val = val1;
531 ret = 0;
532 }
533
Michael Chan583c28e2008-01-21 19:51:35 -0800534 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700535 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
536 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
537
538 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
539 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
540
541 udelay(40);
542 }
543
544 return ret;
545}
546
547static int
548bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
549{
550 u32 val1;
551 int i, ret;
552
Michael Chan583c28e2008-01-21 19:51:35 -0800553 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700554 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
555 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
556
557 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
558 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
559
560 udelay(40);
561 }
562
563 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
564 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
565 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
566 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400567
Michael Chanb6016b72005-05-26 13:03:09 -0700568 for (i = 0; i < 50; i++) {
569 udelay(10);
570
571 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
572 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
573 udelay(5);
574 break;
575 }
576 }
577
578 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
579 ret = -EBUSY;
580 else
581 ret = 0;
582
Michael Chan583c28e2008-01-21 19:51:35 -0800583 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700584 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
585 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
586
587 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
588 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
589
590 udelay(40);
591 }
592
593 return ret;
594}
595
596static void
597bnx2_disable_int(struct bnx2 *bp)
598{
Michael Chanb4b36042007-12-20 19:59:30 -0800599 int i;
600 struct bnx2_napi *bnapi;
601
602 for (i = 0; i < bp->irq_nvecs; i++) {
603 bnapi = &bp->bnx2_napi[i];
604 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
605 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
606 }
Michael Chanb6016b72005-05-26 13:03:09 -0700607 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
608}
609
610static void
611bnx2_enable_int(struct bnx2 *bp)
612{
Michael Chanb4b36042007-12-20 19:59:30 -0800613 int i;
614 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800615
Michael Chanb4b36042007-12-20 19:59:30 -0800616 for (i = 0; i < bp->irq_nvecs; i++) {
617 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800618
Michael Chanb4b36042007-12-20 19:59:30 -0800619 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
620 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
621 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
622 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700623
Michael Chanb4b36042007-12-20 19:59:30 -0800624 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
625 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
626 bnapi->last_status_idx);
627 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800628 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700629}
630
631static void
632bnx2_disable_int_sync(struct bnx2 *bp)
633{
Michael Chanb4b36042007-12-20 19:59:30 -0800634 int i;
635
Michael Chanb6016b72005-05-26 13:03:09 -0700636 atomic_inc(&bp->intr_sem);
Michael Chan37675462009-08-21 16:20:44 +0000637 if (!netif_running(bp->dev))
638 return;
639
Michael Chanb6016b72005-05-26 13:03:09 -0700640 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800641 for (i = 0; i < bp->irq_nvecs; i++)
642 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700643}
644
645static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800646bnx2_napi_disable(struct bnx2 *bp)
647{
Michael Chanb4b36042007-12-20 19:59:30 -0800648 int i;
649
650 for (i = 0; i < bp->irq_nvecs; i++)
651 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800652}
653
654static void
655bnx2_napi_enable(struct bnx2 *bp)
656{
Michael Chanb4b36042007-12-20 19:59:30 -0800657 int i;
658
659 for (i = 0; i < bp->irq_nvecs; i++)
660 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800661}
662
663static void
Michael Chan212f9932010-04-27 11:28:10 +0000664bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700665{
Michael Chan212f9932010-04-27 11:28:10 +0000666 if (stop_cnic)
667 bnx2_cnic_stop(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700668 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800669 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700670 netif_tx_disable(bp->dev);
Michael Chanb6016b72005-05-26 13:03:09 -0700671 }
Michael Chanb7466562009-12-20 18:40:18 -0800672 bnx2_disable_int_sync(bp);
Michael Chana0ba6762010-05-17 17:34:43 -0700673 netif_carrier_off(bp->dev); /* prevent tx timeout */
Michael Chanb6016b72005-05-26 13:03:09 -0700674}
675
676static void
Michael Chan212f9932010-04-27 11:28:10 +0000677bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
Michael Chanb6016b72005-05-26 13:03:09 -0700678{
679 if (atomic_dec_and_test(&bp->intr_sem)) {
680 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700681 netif_tx_wake_all_queues(bp->dev);
Michael Chana0ba6762010-05-17 17:34:43 -0700682 spin_lock_bh(&bp->phy_lock);
683 if (bp->link_up)
684 netif_carrier_on(bp->dev);
685 spin_unlock_bh(&bp->phy_lock);
Michael Chan35efa7c2007-12-20 19:56:37 -0800686 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700687 bnx2_enable_int(bp);
Michael Chan212f9932010-04-27 11:28:10 +0000688 if (start_cnic)
689 bnx2_cnic_start(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700690 }
691 }
692}
693
694static void
Michael Chan35e90102008-06-19 16:37:42 -0700695bnx2_free_tx_mem(struct bnx2 *bp)
696{
697 int i;
698
699 for (i = 0; i < bp->num_tx_rings; i++) {
700 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
701 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
702
703 if (txr->tx_desc_ring) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000704 dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
705 txr->tx_desc_ring,
706 txr->tx_desc_mapping);
Michael Chan35e90102008-06-19 16:37:42 -0700707 txr->tx_desc_ring = NULL;
708 }
709 kfree(txr->tx_buf_ring);
710 txr->tx_buf_ring = NULL;
711 }
712}
713
Michael Chanbb4f98a2008-06-19 16:38:19 -0700714static void
715bnx2_free_rx_mem(struct bnx2 *bp)
716{
717 int i;
718
719 for (i = 0; i < bp->num_rx_rings; i++) {
720 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
721 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
722 int j;
723
724 for (j = 0; j < bp->rx_max_ring; j++) {
725 if (rxr->rx_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000726 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
727 rxr->rx_desc_ring[j],
728 rxr->rx_desc_mapping[j]);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700729 rxr->rx_desc_ring[j] = NULL;
730 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000731 vfree(rxr->rx_buf_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700732 rxr->rx_buf_ring = NULL;
733
734 for (j = 0; j < bp->rx_max_pg_ring; j++) {
735 if (rxr->rx_pg_desc_ring[j])
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000736 dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
737 rxr->rx_pg_desc_ring[j],
738 rxr->rx_pg_desc_mapping[j]);
Michael Chan3298a732008-12-17 19:06:08 -0800739 rxr->rx_pg_desc_ring[j] = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -0700740 }
Breno Leitao25b0b992009-06-08 10:30:19 +0000741 vfree(rxr->rx_pg_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700742 rxr->rx_pg_ring = NULL;
743 }
744}
745
Michael Chan35e90102008-06-19 16:37:42 -0700746static int
747bnx2_alloc_tx_mem(struct bnx2 *bp)
748{
749 int i;
750
751 for (i = 0; i < bp->num_tx_rings; i++) {
752 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
753 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
754
755 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
756 if (txr->tx_buf_ring == NULL)
757 return -ENOMEM;
758
759 txr->tx_desc_ring =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000760 dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
761 &txr->tx_desc_mapping, GFP_KERNEL);
Michael Chan35e90102008-06-19 16:37:42 -0700762 if (txr->tx_desc_ring == NULL)
763 return -ENOMEM;
764 }
765 return 0;
766}
767
Michael Chanbb4f98a2008-06-19 16:38:19 -0700768static int
769bnx2_alloc_rx_mem(struct bnx2 *bp)
770{
771 int i;
772
773 for (i = 0; i < bp->num_rx_rings; i++) {
774 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
775 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
776 int j;
777
778 rxr->rx_buf_ring =
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000779 vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700780 if (rxr->rx_buf_ring == NULL)
781 return -ENOMEM;
782
Michael Chanbb4f98a2008-06-19 16:38:19 -0700783 for (j = 0; j < bp->rx_max_ring; j++) {
784 rxr->rx_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000785 dma_alloc_coherent(&bp->pdev->dev,
786 RXBD_RING_SIZE,
787 &rxr->rx_desc_mapping[j],
788 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700789 if (rxr->rx_desc_ring[j] == NULL)
790 return -ENOMEM;
791
792 }
793
794 if (bp->rx_pg_ring_size) {
Eric Dumazet89bf67f2010-11-22 00:15:06 +0000795 rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
Michael Chanbb4f98a2008-06-19 16:38:19 -0700796 bp->rx_max_pg_ring);
797 if (rxr->rx_pg_ring == NULL)
798 return -ENOMEM;
799
Michael Chanbb4f98a2008-06-19 16:38:19 -0700800 }
801
802 for (j = 0; j < bp->rx_max_pg_ring; j++) {
803 rxr->rx_pg_desc_ring[j] =
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000804 dma_alloc_coherent(&bp->pdev->dev,
805 RXBD_RING_SIZE,
806 &rxr->rx_pg_desc_mapping[j],
807 GFP_KERNEL);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700808 if (rxr->rx_pg_desc_ring[j] == NULL)
809 return -ENOMEM;
810
811 }
812 }
813 return 0;
814}
815
Michael Chan35e90102008-06-19 16:37:42 -0700816static void
Michael Chanb6016b72005-05-26 13:03:09 -0700817bnx2_free_mem(struct bnx2 *bp)
818{
Michael Chan13daffa2006-03-20 17:49:20 -0800819 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700820 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800821
Michael Chan35e90102008-06-19 16:37:42 -0700822 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700823 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700824
Michael Chan59b47d82006-11-19 14:10:45 -0800825 for (i = 0; i < bp->ctx_pages; i++) {
826 if (bp->ctx_blk[i]) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000827 dma_free_coherent(&bp->pdev->dev, BCM_PAGE_SIZE,
828 bp->ctx_blk[i],
829 bp->ctx_blk_mapping[i]);
Michael Chan59b47d82006-11-19 14:10:45 -0800830 bp->ctx_blk[i] = NULL;
831 }
832 }
Michael Chan43e80b82008-06-19 16:41:08 -0700833 if (bnapi->status_blk.msi) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000834 dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
835 bnapi->status_blk.msi,
836 bp->status_blk_mapping);
Michael Chan43e80b82008-06-19 16:41:08 -0700837 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800838 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700839 }
Michael Chanb6016b72005-05-26 13:03:09 -0700840}
841
842static int
843bnx2_alloc_mem(struct bnx2 *bp)
844{
Michael Chan35e90102008-06-19 16:37:42 -0700845 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700846 struct bnx2_napi *bnapi;
847 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700848
Michael Chan0f31f992006-03-23 01:12:38 -0800849 /* Combine status and statistics blocks into one allocation. */
850 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800851 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800852 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
853 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800854 bp->status_stats_size = status_blk_size +
855 sizeof(struct statistics_block);
856
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000857 status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
858 &bp->status_blk_mapping, GFP_KERNEL);
Michael Chan43e80b82008-06-19 16:41:08 -0700859 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700860 goto alloc_mem_err;
861
Michael Chan43e80b82008-06-19 16:41:08 -0700862 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700863
Michael Chan43e80b82008-06-19 16:41:08 -0700864 bnapi = &bp->bnx2_napi[0];
865 bnapi->status_blk.msi = status_blk;
866 bnapi->hw_tx_cons_ptr =
867 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
868 bnapi->hw_rx_cons_ptr =
869 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800870 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chan379b39a2010-07-19 14:15:03 +0000871 for (i = 1; i < bp->irq_nvecs; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700872 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800873
Michael Chan43e80b82008-06-19 16:41:08 -0700874 bnapi = &bp->bnx2_napi[i];
875
Joe Perches64699332012-06-04 12:44:16 +0000876 sblk = (status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
Michael Chan43e80b82008-06-19 16:41:08 -0700877 bnapi->status_blk.msix = sblk;
878 bnapi->hw_tx_cons_ptr =
879 &sblk->status_tx_quick_consumer_index;
880 bnapi->hw_rx_cons_ptr =
881 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800882 bnapi->int_num = i << 24;
883 }
884 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800885
Michael Chan43e80b82008-06-19 16:41:08 -0700886 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700887
Michael Chan0f31f992006-03-23 01:12:38 -0800888 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700889
Michael Chan59b47d82006-11-19 14:10:45 -0800890 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
891 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
892 if (bp->ctx_pages == 0)
893 bp->ctx_pages = 1;
894 for (i = 0; i < bp->ctx_pages; i++) {
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000895 bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
Michael Chan59b47d82006-11-19 14:10:45 -0800896 BCM_PAGE_SIZE,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +0000897 &bp->ctx_blk_mapping[i],
898 GFP_KERNEL);
Michael Chan59b47d82006-11-19 14:10:45 -0800899 if (bp->ctx_blk[i] == NULL)
900 goto alloc_mem_err;
901 }
902 }
Michael Chan35e90102008-06-19 16:37:42 -0700903
Michael Chanbb4f98a2008-06-19 16:38:19 -0700904 err = bnx2_alloc_rx_mem(bp);
905 if (err)
906 goto alloc_mem_err;
907
Michael Chan35e90102008-06-19 16:37:42 -0700908 err = bnx2_alloc_tx_mem(bp);
909 if (err)
910 goto alloc_mem_err;
911
Michael Chanb6016b72005-05-26 13:03:09 -0700912 return 0;
913
914alloc_mem_err:
915 bnx2_free_mem(bp);
916 return -ENOMEM;
917}
918
919static void
Michael Chane3648b32005-11-04 08:51:21 -0800920bnx2_report_fw_link(struct bnx2 *bp)
921{
922 u32 fw_link_status = 0;
923
Michael Chan583c28e2008-01-21 19:51:35 -0800924 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700925 return;
926
Michael Chane3648b32005-11-04 08:51:21 -0800927 if (bp->link_up) {
928 u32 bmsr;
929
930 switch (bp->line_speed) {
931 case SPEED_10:
932 if (bp->duplex == DUPLEX_HALF)
933 fw_link_status = BNX2_LINK_STATUS_10HALF;
934 else
935 fw_link_status = BNX2_LINK_STATUS_10FULL;
936 break;
937 case SPEED_100:
938 if (bp->duplex == DUPLEX_HALF)
939 fw_link_status = BNX2_LINK_STATUS_100HALF;
940 else
941 fw_link_status = BNX2_LINK_STATUS_100FULL;
942 break;
943 case SPEED_1000:
944 if (bp->duplex == DUPLEX_HALF)
945 fw_link_status = BNX2_LINK_STATUS_1000HALF;
946 else
947 fw_link_status = BNX2_LINK_STATUS_1000FULL;
948 break;
949 case SPEED_2500:
950 if (bp->duplex == DUPLEX_HALF)
951 fw_link_status = BNX2_LINK_STATUS_2500HALF;
952 else
953 fw_link_status = BNX2_LINK_STATUS_2500FULL;
954 break;
955 }
956
957 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
958
959 if (bp->autoneg) {
960 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
961
Michael Chanca58c3a2007-05-03 13:22:52 -0700962 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
963 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800964
965 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800966 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800967 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
968 else
969 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
970 }
971 }
972 else
973 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
974
Michael Chan2726d6e2008-01-29 21:35:05 -0800975 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800976}
977
Michael Chan9b1084b2007-07-07 22:50:37 -0700978static char *
979bnx2_xceiver_str(struct bnx2 *bp)
980{
Eric Dumazet807540b2010-09-23 05:40:09 +0000981 return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800982 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Eric Dumazet807540b2010-09-23 05:40:09 +0000983 "Copper");
Michael Chan9b1084b2007-07-07 22:50:37 -0700984}
985
Michael Chane3648b32005-11-04 08:51:21 -0800986static void
Michael Chanb6016b72005-05-26 13:03:09 -0700987bnx2_report_link(struct bnx2 *bp)
988{
989 if (bp->link_up) {
990 netif_carrier_on(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +0000991 netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
992 bnx2_xceiver_str(bp),
993 bp->line_speed,
994 bp->duplex == DUPLEX_FULL ? "full" : "half");
Michael Chanb6016b72005-05-26 13:03:09 -0700995
996 if (bp->flow_ctrl) {
997 if (bp->flow_ctrl & FLOW_CTRL_RX) {
Joe Perches3a9c6a42010-02-17 15:01:51 +0000998 pr_cont(", receive ");
Michael Chanb6016b72005-05-26 13:03:09 -0700999 if (bp->flow_ctrl & FLOW_CTRL_TX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00001000 pr_cont("& transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001001 }
1002 else {
Joe Perches3a9c6a42010-02-17 15:01:51 +00001003 pr_cont(", transmit ");
Michael Chanb6016b72005-05-26 13:03:09 -07001004 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001005 pr_cont("flow control ON");
Michael Chanb6016b72005-05-26 13:03:09 -07001006 }
Joe Perches3a9c6a42010-02-17 15:01:51 +00001007 pr_cont("\n");
1008 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07001009 netif_carrier_off(bp->dev);
Joe Perches3a9c6a42010-02-17 15:01:51 +00001010 netdev_err(bp->dev, "NIC %s Link is Down\n",
1011 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -07001012 }
Michael Chane3648b32005-11-04 08:51:21 -08001013
1014 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001015}
1016
1017static void
1018bnx2_resolve_flow_ctrl(struct bnx2 *bp)
1019{
1020 u32 local_adv, remote_adv;
1021
1022 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001023 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -07001024 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1025
1026 if (bp->duplex == DUPLEX_FULL) {
1027 bp->flow_ctrl = bp->req_flow_ctrl;
1028 }
1029 return;
1030 }
1031
1032 if (bp->duplex != DUPLEX_FULL) {
1033 return;
1034 }
1035
Michael Chan583c28e2008-01-21 19:51:35 -08001036 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -08001037 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
1038 u32 val;
1039
1040 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1041 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
1042 bp->flow_ctrl |= FLOW_CTRL_TX;
1043 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
1044 bp->flow_ctrl |= FLOW_CTRL_RX;
1045 return;
1046 }
1047
Michael Chanca58c3a2007-05-03 13:22:52 -07001048 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1049 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001050
Michael Chan583c28e2008-01-21 19:51:35 -08001051 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001052 u32 new_local_adv = 0;
1053 u32 new_remote_adv = 0;
1054
1055 if (local_adv & ADVERTISE_1000XPAUSE)
1056 new_local_adv |= ADVERTISE_PAUSE_CAP;
1057 if (local_adv & ADVERTISE_1000XPSE_ASYM)
1058 new_local_adv |= ADVERTISE_PAUSE_ASYM;
1059 if (remote_adv & ADVERTISE_1000XPAUSE)
1060 new_remote_adv |= ADVERTISE_PAUSE_CAP;
1061 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
1062 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
1063
1064 local_adv = new_local_adv;
1065 remote_adv = new_remote_adv;
1066 }
1067
1068 /* See Table 28B-3 of 802.3ab-1999 spec. */
1069 if (local_adv & ADVERTISE_PAUSE_CAP) {
1070 if(local_adv & ADVERTISE_PAUSE_ASYM) {
1071 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1072 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1073 }
1074 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
1075 bp->flow_ctrl = FLOW_CTRL_RX;
1076 }
1077 }
1078 else {
1079 if (remote_adv & ADVERTISE_PAUSE_CAP) {
1080 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
1081 }
1082 }
1083 }
1084 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
1085 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
1086 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
1087
1088 bp->flow_ctrl = FLOW_CTRL_TX;
1089 }
1090 }
1091}
1092
1093static int
Michael Chan27a005b2007-05-03 13:23:41 -07001094bnx2_5709s_linkup(struct bnx2 *bp)
1095{
1096 u32 val, speed;
1097
1098 bp->link_up = 1;
1099
1100 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
1101 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
1102 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1103
1104 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
1105 bp->line_speed = bp->req_line_speed;
1106 bp->duplex = bp->req_duplex;
1107 return 0;
1108 }
1109 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
1110 switch (speed) {
1111 case MII_BNX2_GP_TOP_AN_SPEED_10:
1112 bp->line_speed = SPEED_10;
1113 break;
1114 case MII_BNX2_GP_TOP_AN_SPEED_100:
1115 bp->line_speed = SPEED_100;
1116 break;
1117 case MII_BNX2_GP_TOP_AN_SPEED_1G:
1118 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
1119 bp->line_speed = SPEED_1000;
1120 break;
1121 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
1122 bp->line_speed = SPEED_2500;
1123 break;
1124 }
1125 if (val & MII_BNX2_GP_TOP_AN_FD)
1126 bp->duplex = DUPLEX_FULL;
1127 else
1128 bp->duplex = DUPLEX_HALF;
1129 return 0;
1130}
1131
1132static int
Michael Chan5b0c76a2005-11-04 08:45:49 -08001133bnx2_5708s_linkup(struct bnx2 *bp)
1134{
1135 u32 val;
1136
1137 bp->link_up = 1;
1138 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
1139 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
1140 case BCM5708S_1000X_STAT1_SPEED_10:
1141 bp->line_speed = SPEED_10;
1142 break;
1143 case BCM5708S_1000X_STAT1_SPEED_100:
1144 bp->line_speed = SPEED_100;
1145 break;
1146 case BCM5708S_1000X_STAT1_SPEED_1G:
1147 bp->line_speed = SPEED_1000;
1148 break;
1149 case BCM5708S_1000X_STAT1_SPEED_2G5:
1150 bp->line_speed = SPEED_2500;
1151 break;
1152 }
1153 if (val & BCM5708S_1000X_STAT1_FD)
1154 bp->duplex = DUPLEX_FULL;
1155 else
1156 bp->duplex = DUPLEX_HALF;
1157
1158 return 0;
1159}
1160
1161static int
1162bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -07001163{
1164 u32 bmcr, local_adv, remote_adv, common;
1165
1166 bp->link_up = 1;
1167 bp->line_speed = SPEED_1000;
1168
Michael Chanca58c3a2007-05-03 13:22:52 -07001169 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001170 if (bmcr & BMCR_FULLDPLX) {
1171 bp->duplex = DUPLEX_FULL;
1172 }
1173 else {
1174 bp->duplex = DUPLEX_HALF;
1175 }
1176
1177 if (!(bmcr & BMCR_ANENABLE)) {
1178 return 0;
1179 }
1180
Michael Chanca58c3a2007-05-03 13:22:52 -07001181 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1182 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001183
1184 common = local_adv & remote_adv;
1185 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1186
1187 if (common & ADVERTISE_1000XFULL) {
1188 bp->duplex = DUPLEX_FULL;
1189 }
1190 else {
1191 bp->duplex = DUPLEX_HALF;
1192 }
1193 }
1194
1195 return 0;
1196}
1197
1198static int
1199bnx2_copper_linkup(struct bnx2 *bp)
1200{
1201 u32 bmcr;
1202
Michael Chanca58c3a2007-05-03 13:22:52 -07001203 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001204 if (bmcr & BMCR_ANENABLE) {
1205 u32 local_adv, remote_adv, common;
1206
1207 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1208 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1209
1210 common = local_adv & (remote_adv >> 2);
1211 if (common & ADVERTISE_1000FULL) {
1212 bp->line_speed = SPEED_1000;
1213 bp->duplex = DUPLEX_FULL;
1214 }
1215 else if (common & ADVERTISE_1000HALF) {
1216 bp->line_speed = SPEED_1000;
1217 bp->duplex = DUPLEX_HALF;
1218 }
1219 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001220 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1221 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001222
1223 common = local_adv & remote_adv;
1224 if (common & ADVERTISE_100FULL) {
1225 bp->line_speed = SPEED_100;
1226 bp->duplex = DUPLEX_FULL;
1227 }
1228 else if (common & ADVERTISE_100HALF) {
1229 bp->line_speed = SPEED_100;
1230 bp->duplex = DUPLEX_HALF;
1231 }
1232 else if (common & ADVERTISE_10FULL) {
1233 bp->line_speed = SPEED_10;
1234 bp->duplex = DUPLEX_FULL;
1235 }
1236 else if (common & ADVERTISE_10HALF) {
1237 bp->line_speed = SPEED_10;
1238 bp->duplex = DUPLEX_HALF;
1239 }
1240 else {
1241 bp->line_speed = 0;
1242 bp->link_up = 0;
1243 }
1244 }
1245 }
1246 else {
1247 if (bmcr & BMCR_SPEED100) {
1248 bp->line_speed = SPEED_100;
1249 }
1250 else {
1251 bp->line_speed = SPEED_10;
1252 }
1253 if (bmcr & BMCR_FULLDPLX) {
1254 bp->duplex = DUPLEX_FULL;
1255 }
1256 else {
1257 bp->duplex = DUPLEX_HALF;
1258 }
1259 }
1260
1261 return 0;
1262}
1263
Michael Chan83e3fc82008-01-29 21:37:17 -08001264static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001265bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001266{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001267 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001268
1269 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1270 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1271 val |= 0x02 << 8;
1272
Michael Chan22fa1592010-10-11 16:12:00 -07001273 if (bp->flow_ctrl & FLOW_CTRL_TX)
1274 val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
Michael Chan83e3fc82008-01-29 21:37:17 -08001275
Michael Chan83e3fc82008-01-29 21:37:17 -08001276 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1277}
1278
Michael Chanbb4f98a2008-06-19 16:38:19 -07001279static void
1280bnx2_init_all_rx_contexts(struct bnx2 *bp)
1281{
1282 int i;
1283 u32 cid;
1284
1285 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1286 if (i == 1)
1287 cid = RX_RSS_CID;
1288 bnx2_init_rx_context(bp, cid);
1289 }
1290}
1291
Benjamin Li344478d2008-09-18 16:38:24 -07001292static void
Michael Chanb6016b72005-05-26 13:03:09 -07001293bnx2_set_mac_link(struct bnx2 *bp)
1294{
1295 u32 val;
1296
1297 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1298 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1299 (bp->duplex == DUPLEX_HALF)) {
1300 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1301 }
1302
1303 /* Configure the EMAC mode register. */
1304 val = REG_RD(bp, BNX2_EMAC_MODE);
1305
1306 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001307 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001308 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001309
1310 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001311 switch (bp->line_speed) {
1312 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001313 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1314 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001315 break;
1316 }
1317 /* fall through */
1318 case SPEED_100:
1319 val |= BNX2_EMAC_MODE_PORT_MII;
1320 break;
1321 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001322 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001323 /* fall through */
1324 case SPEED_1000:
1325 val |= BNX2_EMAC_MODE_PORT_GMII;
1326 break;
1327 }
Michael Chanb6016b72005-05-26 13:03:09 -07001328 }
1329 else {
1330 val |= BNX2_EMAC_MODE_PORT_GMII;
1331 }
1332
1333 /* Set the MAC to operate in the appropriate duplex mode. */
1334 if (bp->duplex == DUPLEX_HALF)
1335 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1336 REG_WR(bp, BNX2_EMAC_MODE, val);
1337
1338 /* Enable/disable rx PAUSE. */
1339 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1340
1341 if (bp->flow_ctrl & FLOW_CTRL_RX)
1342 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1343 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1344
1345 /* Enable/disable tx PAUSE. */
1346 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1347 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1348
1349 if (bp->flow_ctrl & FLOW_CTRL_TX)
1350 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1351 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1352
1353 /* Acknowledge the interrupt. */
1354 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1355
Michael Chan22fa1592010-10-11 16:12:00 -07001356 bnx2_init_all_rx_contexts(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001357}
1358
Michael Chan27a005b2007-05-03 13:23:41 -07001359static void
1360bnx2_enable_bmsr1(struct bnx2 *bp)
1361{
Michael Chan583c28e2008-01-21 19:51:35 -08001362 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001363 (CHIP_NUM(bp) == CHIP_NUM_5709))
1364 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1365 MII_BNX2_BLK_ADDR_GP_STATUS);
1366}
1367
1368static void
1369bnx2_disable_bmsr1(struct bnx2 *bp)
1370{
Michael Chan583c28e2008-01-21 19:51:35 -08001371 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001372 (CHIP_NUM(bp) == CHIP_NUM_5709))
1373 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1374 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1375}
1376
Michael Chanb6016b72005-05-26 13:03:09 -07001377static int
Michael Chan605a9e22007-05-03 13:23:13 -07001378bnx2_test_and_enable_2g5(struct bnx2 *bp)
1379{
1380 u32 up1;
1381 int ret = 1;
1382
Michael Chan583c28e2008-01-21 19:51:35 -08001383 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001384 return 0;
1385
1386 if (bp->autoneg & AUTONEG_SPEED)
1387 bp->advertising |= ADVERTISED_2500baseX_Full;
1388
Michael Chan27a005b2007-05-03 13:23:41 -07001389 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1390 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1391
Michael Chan605a9e22007-05-03 13:23:13 -07001392 bnx2_read_phy(bp, bp->mii_up1, &up1);
1393 if (!(up1 & BCM5708S_UP1_2G5)) {
1394 up1 |= BCM5708S_UP1_2G5;
1395 bnx2_write_phy(bp, bp->mii_up1, up1);
1396 ret = 0;
1397 }
1398
Michael Chan27a005b2007-05-03 13:23:41 -07001399 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1400 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1401 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1402
Michael Chan605a9e22007-05-03 13:23:13 -07001403 return ret;
1404}
1405
1406static int
1407bnx2_test_and_disable_2g5(struct bnx2 *bp)
1408{
1409 u32 up1;
1410 int ret = 0;
1411
Michael Chan583c28e2008-01-21 19:51:35 -08001412 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001413 return 0;
1414
Michael Chan27a005b2007-05-03 13:23:41 -07001415 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1416 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1417
Michael Chan605a9e22007-05-03 13:23:13 -07001418 bnx2_read_phy(bp, bp->mii_up1, &up1);
1419 if (up1 & BCM5708S_UP1_2G5) {
1420 up1 &= ~BCM5708S_UP1_2G5;
1421 bnx2_write_phy(bp, bp->mii_up1, up1);
1422 ret = 1;
1423 }
1424
Michael Chan27a005b2007-05-03 13:23:41 -07001425 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1426 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1427 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1428
Michael Chan605a9e22007-05-03 13:23:13 -07001429 return ret;
1430}
1431
1432static void
1433bnx2_enable_forced_2g5(struct bnx2 *bp)
1434{
Michael Chancbd68902010-06-08 07:21:30 +00001435 u32 uninitialized_var(bmcr);
1436 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001437
Michael Chan583c28e2008-01-21 19:51:35 -08001438 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001439 return;
1440
Michael Chan27a005b2007-05-03 13:23:41 -07001441 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1442 u32 val;
1443
1444 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1445 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001446 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1447 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1448 val |= MII_BNX2_SD_MISC1_FORCE |
1449 MII_BNX2_SD_MISC1_FORCE_2_5G;
1450 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1451 }
Michael Chan27a005b2007-05-03 13:23:41 -07001452
1453 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1454 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001455 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001456
1457 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001458 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1459 if (!err)
1460 bmcr |= BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001461 } else {
1462 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001463 }
1464
Michael Chancbd68902010-06-08 07:21:30 +00001465 if (err)
1466 return;
1467
Michael Chan605a9e22007-05-03 13:23:13 -07001468 if (bp->autoneg & AUTONEG_SPEED) {
1469 bmcr &= ~BMCR_ANENABLE;
1470 if (bp->req_duplex == DUPLEX_FULL)
1471 bmcr |= BMCR_FULLDPLX;
1472 }
1473 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1474}
1475
1476static void
1477bnx2_disable_forced_2g5(struct bnx2 *bp)
1478{
Michael Chancbd68902010-06-08 07:21:30 +00001479 u32 uninitialized_var(bmcr);
1480 int err;
Michael Chan605a9e22007-05-03 13:23:13 -07001481
Michael Chan583c28e2008-01-21 19:51:35 -08001482 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001483 return;
1484
Michael Chan27a005b2007-05-03 13:23:41 -07001485 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1486 u32 val;
1487
1488 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1489 MII_BNX2_BLK_ADDR_SERDES_DIG);
Michael Chancbd68902010-06-08 07:21:30 +00001490 if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
1491 val &= ~MII_BNX2_SD_MISC1_FORCE;
1492 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1493 }
Michael Chan27a005b2007-05-03 13:23:41 -07001494
1495 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1496 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chancbd68902010-06-08 07:21:30 +00001497 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan27a005b2007-05-03 13:23:41 -07001498
1499 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chancbd68902010-06-08 07:21:30 +00001500 err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1501 if (!err)
1502 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
Eric Dumazetc70798572009-11-02 23:17:42 +00001503 } else {
1504 return;
Michael Chan605a9e22007-05-03 13:23:13 -07001505 }
1506
Michael Chancbd68902010-06-08 07:21:30 +00001507 if (err)
1508 return;
1509
Michael Chan605a9e22007-05-03 13:23:13 -07001510 if (bp->autoneg & AUTONEG_SPEED)
1511 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1512 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1513}
1514
Michael Chanb2fadea2008-01-21 17:07:06 -08001515static void
1516bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1517{
1518 u32 val;
1519
1520 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1521 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1522 if (start)
1523 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1524 else
1525 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1526}
1527
Michael Chan605a9e22007-05-03 13:23:13 -07001528static int
Michael Chanb6016b72005-05-26 13:03:09 -07001529bnx2_set_link(struct bnx2 *bp)
1530{
1531 u32 bmsr;
1532 u8 link_up;
1533
Michael Chan80be4432006-11-19 14:07:28 -08001534 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001535 bp->link_up = 1;
1536 return 0;
1537 }
1538
Michael Chan583c28e2008-01-21 19:51:35 -08001539 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001540 return 0;
1541
Michael Chanb6016b72005-05-26 13:03:09 -07001542 link_up = bp->link_up;
1543
Michael Chan27a005b2007-05-03 13:23:41 -07001544 bnx2_enable_bmsr1(bp);
1545 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1546 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1547 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001548
Michael Chan583c28e2008-01-21 19:51:35 -08001549 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001550 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001551 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001552
Michael Chan583c28e2008-01-21 19:51:35 -08001553 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001554 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001555 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001556 }
Michael Chanb6016b72005-05-26 13:03:09 -07001557 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001558
1559 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1560 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1561 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1562
1563 if ((val & BNX2_EMAC_STATUS_LINK) &&
1564 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001565 bmsr |= BMSR_LSTATUS;
1566 else
1567 bmsr &= ~BMSR_LSTATUS;
1568 }
1569
1570 if (bmsr & BMSR_LSTATUS) {
1571 bp->link_up = 1;
1572
Michael Chan583c28e2008-01-21 19:51:35 -08001573 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001574 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1575 bnx2_5706s_linkup(bp);
1576 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1577 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001578 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1579 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001580 }
1581 else {
1582 bnx2_copper_linkup(bp);
1583 }
1584 bnx2_resolve_flow_ctrl(bp);
1585 }
1586 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001587 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001588 (bp->autoneg & AUTONEG_SPEED))
1589 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001590
Michael Chan583c28e2008-01-21 19:51:35 -08001591 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001592 u32 bmcr;
1593
1594 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1595 bmcr |= BMCR_ANENABLE;
1596 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1597
Michael Chan583c28e2008-01-21 19:51:35 -08001598 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001599 }
Michael Chanb6016b72005-05-26 13:03:09 -07001600 bp->link_up = 0;
1601 }
1602
1603 if (bp->link_up != link_up) {
1604 bnx2_report_link(bp);
1605 }
1606
1607 bnx2_set_mac_link(bp);
1608
1609 return 0;
1610}
1611
1612static int
1613bnx2_reset_phy(struct bnx2 *bp)
1614{
1615 int i;
1616 u32 reg;
1617
Michael Chanca58c3a2007-05-03 13:22:52 -07001618 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001619
1620#define PHY_RESET_MAX_WAIT 100
1621 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1622 udelay(10);
1623
Michael Chanca58c3a2007-05-03 13:22:52 -07001624 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001625 if (!(reg & BMCR_RESET)) {
1626 udelay(20);
1627 break;
1628 }
1629 }
1630 if (i == PHY_RESET_MAX_WAIT) {
1631 return -EBUSY;
1632 }
1633 return 0;
1634}
1635
1636static u32
1637bnx2_phy_get_pause_adv(struct bnx2 *bp)
1638{
1639 u32 adv = 0;
1640
1641 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1642 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1643
Michael Chan583c28e2008-01-21 19:51:35 -08001644 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001645 adv = ADVERTISE_1000XPAUSE;
1646 }
1647 else {
1648 adv = ADVERTISE_PAUSE_CAP;
1649 }
1650 }
1651 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001652 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001653 adv = ADVERTISE_1000XPSE_ASYM;
1654 }
1655 else {
1656 adv = ADVERTISE_PAUSE_ASYM;
1657 }
1658 }
1659 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001660 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001661 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1662 }
1663 else {
1664 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1665 }
1666 }
1667 return adv;
1668}
1669
Michael Chana2f13892008-07-14 22:38:23 -07001670static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001671
Michael Chanb6016b72005-05-26 13:03:09 -07001672static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001673bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001674__releases(&bp->phy_lock)
1675__acquires(&bp->phy_lock)
Michael Chan0d8a6572007-07-07 22:49:43 -07001676{
1677 u32 speed_arg = 0, pause_adv;
1678
1679 pause_adv = bnx2_phy_get_pause_adv(bp);
1680
1681 if (bp->autoneg & AUTONEG_SPEED) {
1682 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1683 if (bp->advertising & ADVERTISED_10baseT_Half)
1684 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1685 if (bp->advertising & ADVERTISED_10baseT_Full)
1686 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1687 if (bp->advertising & ADVERTISED_100baseT_Half)
1688 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1689 if (bp->advertising & ADVERTISED_100baseT_Full)
1690 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1691 if (bp->advertising & ADVERTISED_1000baseT_Full)
1692 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1693 if (bp->advertising & ADVERTISED_2500baseX_Full)
1694 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1695 } else {
1696 if (bp->req_line_speed == SPEED_2500)
1697 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1698 else if (bp->req_line_speed == SPEED_1000)
1699 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1700 else if (bp->req_line_speed == SPEED_100) {
1701 if (bp->req_duplex == DUPLEX_FULL)
1702 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1703 else
1704 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1705 } else if (bp->req_line_speed == SPEED_10) {
1706 if (bp->req_duplex == DUPLEX_FULL)
1707 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1708 else
1709 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1710 }
1711 }
1712
1713 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1714 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001715 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001716 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1717
1718 if (port == PORT_TP)
1719 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1720 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1721
Michael Chan2726d6e2008-01-29 21:35:05 -08001722 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001723
1724 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001725 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001726 spin_lock_bh(&bp->phy_lock);
1727
1728 return 0;
1729}
1730
1731static int
1732bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08001733__releases(&bp->phy_lock)
1734__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07001735{
Michael Chan605a9e22007-05-03 13:23:13 -07001736 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001737 u32 new_adv = 0;
1738
Michael Chan583c28e2008-01-21 19:51:35 -08001739 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Eric Dumazet807540b2010-09-23 05:40:09 +00001740 return bnx2_setup_remote_phy(bp, port);
Michael Chan0d8a6572007-07-07 22:49:43 -07001741
Michael Chanb6016b72005-05-26 13:03:09 -07001742 if (!(bp->autoneg & AUTONEG_SPEED)) {
1743 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001744 int force_link_down = 0;
1745
Michael Chan605a9e22007-05-03 13:23:13 -07001746 if (bp->req_line_speed == SPEED_2500) {
1747 if (!bnx2_test_and_enable_2g5(bp))
1748 force_link_down = 1;
1749 } else if (bp->req_line_speed == SPEED_1000) {
1750 if (bnx2_test_and_disable_2g5(bp))
1751 force_link_down = 1;
1752 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001753 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001754 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1755
Michael Chanca58c3a2007-05-03 13:22:52 -07001756 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001757 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001758 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001759
Michael Chan27a005b2007-05-03 13:23:41 -07001760 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1761 if (bp->req_line_speed == SPEED_2500)
1762 bnx2_enable_forced_2g5(bp);
1763 else if (bp->req_line_speed == SPEED_1000) {
1764 bnx2_disable_forced_2g5(bp);
1765 new_bmcr &= ~0x2000;
1766 }
1767
1768 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001769 if (bp->req_line_speed == SPEED_2500)
1770 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1771 else
1772 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001773 }
1774
Michael Chanb6016b72005-05-26 13:03:09 -07001775 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001776 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001777 new_bmcr |= BMCR_FULLDPLX;
1778 }
1779 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001780 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001781 new_bmcr &= ~BMCR_FULLDPLX;
1782 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001783 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001784 /* Force a link down visible on the other side */
1785 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001786 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001787 ~(ADVERTISE_1000XFULL |
1788 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001789 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001790 BMCR_ANRESTART | BMCR_ANENABLE);
1791
1792 bp->link_up = 0;
1793 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001794 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001795 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001796 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001797 bnx2_write_phy(bp, bp->mii_adv, adv);
1798 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001799 } else {
1800 bnx2_resolve_flow_ctrl(bp);
1801 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001802 }
1803 return 0;
1804 }
1805
Michael Chan605a9e22007-05-03 13:23:13 -07001806 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001807
Michael Chanb6016b72005-05-26 13:03:09 -07001808 if (bp->advertising & ADVERTISED_1000baseT_Full)
1809 new_adv |= ADVERTISE_1000XFULL;
1810
1811 new_adv |= bnx2_phy_get_pause_adv(bp);
1812
Michael Chanca58c3a2007-05-03 13:22:52 -07001813 bnx2_read_phy(bp, bp->mii_adv, &adv);
1814 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001815
1816 bp->serdes_an_pending = 0;
1817 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1818 /* Force a link down visible on the other side */
1819 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001820 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001821 spin_unlock_bh(&bp->phy_lock);
1822 msleep(20);
1823 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001824 }
1825
Michael Chanca58c3a2007-05-03 13:22:52 -07001826 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1827 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001828 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001829 /* Speed up link-up time when the link partner
1830 * does not autonegotiate which is very common
1831 * in blade servers. Some blade servers use
1832 * IPMI for kerboard input and it's important
1833 * to minimize link disruptions. Autoneg. involves
1834 * exchanging base pages plus 3 next pages and
1835 * normally completes in about 120 msec.
1836 */
Michael Chan40105c02008-11-12 16:02:45 -08001837 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08001838 bp->serdes_an_pending = 1;
1839 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001840 } else {
1841 bnx2_resolve_flow_ctrl(bp);
1842 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001843 }
1844
1845 return 0;
1846}
1847
1848#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001849 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001850 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1851 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001852
1853#define ETHTOOL_ALL_COPPER_SPEED \
1854 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1855 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1856 ADVERTISED_1000baseT_Full)
1857
1858#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1859 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001860
Michael Chanb6016b72005-05-26 13:03:09 -07001861#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1862
Michael Chandeaf3912007-07-07 22:48:00 -07001863static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001864bnx2_set_default_remote_link(struct bnx2 *bp)
1865{
1866 u32 link;
1867
1868 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001869 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001870 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001871 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001872
1873 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1874 bp->req_line_speed = 0;
1875 bp->autoneg |= AUTONEG_SPEED;
1876 bp->advertising = ADVERTISED_Autoneg;
1877 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1878 bp->advertising |= ADVERTISED_10baseT_Half;
1879 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1880 bp->advertising |= ADVERTISED_10baseT_Full;
1881 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1882 bp->advertising |= ADVERTISED_100baseT_Half;
1883 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1884 bp->advertising |= ADVERTISED_100baseT_Full;
1885 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1886 bp->advertising |= ADVERTISED_1000baseT_Full;
1887 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1888 bp->advertising |= ADVERTISED_2500baseX_Full;
1889 } else {
1890 bp->autoneg = 0;
1891 bp->advertising = 0;
1892 bp->req_duplex = DUPLEX_FULL;
1893 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1894 bp->req_line_speed = SPEED_10;
1895 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1896 bp->req_duplex = DUPLEX_HALF;
1897 }
1898 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1899 bp->req_line_speed = SPEED_100;
1900 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1901 bp->req_duplex = DUPLEX_HALF;
1902 }
1903 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1904 bp->req_line_speed = SPEED_1000;
1905 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1906 bp->req_line_speed = SPEED_2500;
1907 }
1908}
1909
1910static void
Michael Chandeaf3912007-07-07 22:48:00 -07001911bnx2_set_default_link(struct bnx2 *bp)
1912{
Harvey Harrisonab598592008-05-01 02:47:38 -07001913 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1914 bnx2_set_default_remote_link(bp);
1915 return;
1916 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001917
Michael Chandeaf3912007-07-07 22:48:00 -07001918 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1919 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001920 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001921 u32 reg;
1922
1923 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1924
Michael Chan2726d6e2008-01-29 21:35:05 -08001925 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001926 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1927 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1928 bp->autoneg = 0;
1929 bp->req_line_speed = bp->line_speed = SPEED_1000;
1930 bp->req_duplex = DUPLEX_FULL;
1931 }
1932 } else
1933 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1934}
1935
Michael Chan0d8a6572007-07-07 22:49:43 -07001936static void
Michael Chandf149d72007-07-07 22:51:36 -07001937bnx2_send_heart_beat(struct bnx2 *bp)
1938{
1939 u32 msg;
1940 u32 addr;
1941
1942 spin_lock(&bp->indirect_lock);
1943 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1944 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1945 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1946 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1947 spin_unlock(&bp->indirect_lock);
1948}
1949
1950static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001951bnx2_remote_phy_event(struct bnx2 *bp)
1952{
1953 u32 msg;
1954 u8 link_up = bp->link_up;
1955 u8 old_port;
1956
Michael Chan2726d6e2008-01-29 21:35:05 -08001957 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001958
Michael Chandf149d72007-07-07 22:51:36 -07001959 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1960 bnx2_send_heart_beat(bp);
1961
1962 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1963
Michael Chan0d8a6572007-07-07 22:49:43 -07001964 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1965 bp->link_up = 0;
1966 else {
1967 u32 speed;
1968
1969 bp->link_up = 1;
1970 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1971 bp->duplex = DUPLEX_FULL;
1972 switch (speed) {
1973 case BNX2_LINK_STATUS_10HALF:
1974 bp->duplex = DUPLEX_HALF;
1975 case BNX2_LINK_STATUS_10FULL:
1976 bp->line_speed = SPEED_10;
1977 break;
1978 case BNX2_LINK_STATUS_100HALF:
1979 bp->duplex = DUPLEX_HALF;
1980 case BNX2_LINK_STATUS_100BASE_T4:
1981 case BNX2_LINK_STATUS_100FULL:
1982 bp->line_speed = SPEED_100;
1983 break;
1984 case BNX2_LINK_STATUS_1000HALF:
1985 bp->duplex = DUPLEX_HALF;
1986 case BNX2_LINK_STATUS_1000FULL:
1987 bp->line_speed = SPEED_1000;
1988 break;
1989 case BNX2_LINK_STATUS_2500HALF:
1990 bp->duplex = DUPLEX_HALF;
1991 case BNX2_LINK_STATUS_2500FULL:
1992 bp->line_speed = SPEED_2500;
1993 break;
1994 default:
1995 bp->line_speed = 0;
1996 break;
1997 }
1998
Michael Chan0d8a6572007-07-07 22:49:43 -07001999 bp->flow_ctrl = 0;
2000 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
2001 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
2002 if (bp->duplex == DUPLEX_FULL)
2003 bp->flow_ctrl = bp->req_flow_ctrl;
2004 } else {
2005 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
2006 bp->flow_ctrl |= FLOW_CTRL_TX;
2007 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
2008 bp->flow_ctrl |= FLOW_CTRL_RX;
2009 }
2010
2011 old_port = bp->phy_port;
2012 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
2013 bp->phy_port = PORT_FIBRE;
2014 else
2015 bp->phy_port = PORT_TP;
2016
2017 if (old_port != bp->phy_port)
2018 bnx2_set_default_link(bp);
2019
Michael Chan0d8a6572007-07-07 22:49:43 -07002020 }
2021 if (bp->link_up != link_up)
2022 bnx2_report_link(bp);
2023
2024 bnx2_set_mac_link(bp);
2025}
2026
2027static int
2028bnx2_set_remote_link(struct bnx2 *bp)
2029{
2030 u32 evt_code;
2031
Michael Chan2726d6e2008-01-29 21:35:05 -08002032 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07002033 switch (evt_code) {
2034 case BNX2_FW_EVT_CODE_LINK_EVENT:
2035 bnx2_remote_phy_event(bp);
2036 break;
2037 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
2038 default:
Michael Chandf149d72007-07-07 22:51:36 -07002039 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07002040 break;
2041 }
2042 return 0;
2043}
2044
Michael Chanb6016b72005-05-26 13:03:09 -07002045static int
2046bnx2_setup_copper_phy(struct bnx2 *bp)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002047__releases(&bp->phy_lock)
2048__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002049{
2050 u32 bmcr;
2051 u32 new_bmcr;
2052
Michael Chanca58c3a2007-05-03 13:22:52 -07002053 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002054
2055 if (bp->autoneg & AUTONEG_SPEED) {
2056 u32 adv_reg, adv1000_reg;
Matt Carlson37f07022011-11-17 14:30:55 +00002057 u32 new_adv = 0;
2058 u32 new_adv1000 = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002059
Michael Chanca58c3a2007-05-03 13:22:52 -07002060 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07002061 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
2062 ADVERTISE_PAUSE_ASYM);
2063
2064 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
2065 adv1000_reg &= PHY_ALL_1000_SPEED;
2066
Matt Carlson37f07022011-11-17 14:30:55 +00002067 new_adv = ethtool_adv_to_mii_adv_t(bp->advertising);
2068 new_adv |= ADVERTISE_CSMA;
2069 new_adv |= bnx2_phy_get_pause_adv(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002070
Matt Carlson37f07022011-11-17 14:30:55 +00002071 new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
Matt Carlson28011cf2011-11-16 18:36:59 -05002072
Matt Carlson37f07022011-11-17 14:30:55 +00002073 if ((adv1000_reg != new_adv1000) ||
2074 (adv_reg != new_adv) ||
Michael Chanb6016b72005-05-26 13:03:09 -07002075 ((bmcr & BMCR_ANENABLE) == 0)) {
2076
Matt Carlson37f07022011-11-17 14:30:55 +00002077 bnx2_write_phy(bp, bp->mii_adv, new_adv);
2078 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
Michael Chanca58c3a2007-05-03 13:22:52 -07002079 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07002080 BMCR_ANENABLE);
2081 }
2082 else if (bp->link_up) {
2083 /* Flow ctrl may have changed from auto to forced */
2084 /* or vice-versa. */
2085
2086 bnx2_resolve_flow_ctrl(bp);
2087 bnx2_set_mac_link(bp);
2088 }
2089 return 0;
2090 }
2091
2092 new_bmcr = 0;
2093 if (bp->req_line_speed == SPEED_100) {
2094 new_bmcr |= BMCR_SPEED100;
2095 }
2096 if (bp->req_duplex == DUPLEX_FULL) {
2097 new_bmcr |= BMCR_FULLDPLX;
2098 }
2099 if (new_bmcr != bmcr) {
2100 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07002101
Michael Chanca58c3a2007-05-03 13:22:52 -07002102 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2103 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002104
Michael Chanb6016b72005-05-26 13:03:09 -07002105 if (bmsr & BMSR_LSTATUS) {
2106 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07002107 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08002108 spin_unlock_bh(&bp->phy_lock);
2109 msleep(50);
2110 spin_lock_bh(&bp->phy_lock);
2111
Michael Chanca58c3a2007-05-03 13:22:52 -07002112 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
2113 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07002114 }
2115
Michael Chanca58c3a2007-05-03 13:22:52 -07002116 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07002117
2118 /* Normally, the new speed is setup after the link has
2119 * gone down and up again. In some cases, link will not go
2120 * down so we need to set up the new speed here.
2121 */
2122 if (bmsr & BMSR_LSTATUS) {
2123 bp->line_speed = bp->req_line_speed;
2124 bp->duplex = bp->req_duplex;
2125 bnx2_resolve_flow_ctrl(bp);
2126 bnx2_set_mac_link(bp);
2127 }
Michael Chan27a005b2007-05-03 13:23:41 -07002128 } else {
2129 bnx2_resolve_flow_ctrl(bp);
2130 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002131 }
2132 return 0;
2133}
2134
2135static int
Michael Chan0d8a6572007-07-07 22:49:43 -07002136bnx2_setup_phy(struct bnx2 *bp, u8 port)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002137__releases(&bp->phy_lock)
2138__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002139{
2140 if (bp->loopback == MAC_LOOPBACK)
2141 return 0;
2142
Michael Chan583c28e2008-01-21 19:51:35 -08002143 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Eric Dumazet807540b2010-09-23 05:40:09 +00002144 return bnx2_setup_serdes_phy(bp, port);
Michael Chanb6016b72005-05-26 13:03:09 -07002145 }
2146 else {
Eric Dumazet807540b2010-09-23 05:40:09 +00002147 return bnx2_setup_copper_phy(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07002148 }
2149}
2150
2151static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002152bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07002153{
2154 u32 val;
2155
2156 bp->mii_bmcr = MII_BMCR + 0x10;
2157 bp->mii_bmsr = MII_BMSR + 0x10;
2158 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
2159 bp->mii_adv = MII_ADVERTISE + 0x10;
2160 bp->mii_lpa = MII_LPA + 0x10;
2161 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
2162
2163 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
2164 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
2165
2166 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07002167 if (reset_phy)
2168 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002169
2170 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
2171
2172 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
2173 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
2174 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2175 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2176
2177 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2178 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002179 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002180 val |= BCM5708S_UP1_2G5;
2181 else
2182 val &= ~BCM5708S_UP1_2G5;
2183 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2184
2185 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2186 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2187 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2188 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2189
2190 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2191
2192 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2193 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2194 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2195
2196 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2197
2198 return 0;
2199}
2200
2201static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002202bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002203{
2204 u32 val;
2205
Michael Chan9a120bc2008-05-16 22:17:45 -07002206 if (reset_phy)
2207 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002208
2209 bp->mii_up1 = BCM5708S_UP1;
2210
Michael Chan5b0c76a2005-11-04 08:45:49 -08002211 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2212 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2213 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2214
2215 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2216 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2217 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2218
2219 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2220 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2221 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2222
Michael Chan583c28e2008-01-21 19:51:35 -08002223 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002224 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2225 val |= BCM5708S_UP1_2G5;
2226 bnx2_write_phy(bp, BCM5708S_UP1, val);
2227 }
2228
2229 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002230 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2231 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002232 /* increase tx signal amplitude */
2233 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2234 BCM5708S_BLK_ADDR_TX_MISC);
2235 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2236 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2237 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2238 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2239 }
2240
Michael Chan2726d6e2008-01-29 21:35:05 -08002241 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002242 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2243
2244 if (val) {
2245 u32 is_backplane;
2246
Michael Chan2726d6e2008-01-29 21:35:05 -08002247 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002248 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2249 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2250 BCM5708S_BLK_ADDR_TX_MISC);
2251 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2252 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2253 BCM5708S_BLK_ADDR_DIG);
2254 }
2255 }
2256 return 0;
2257}
2258
2259static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002260bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002261{
Michael Chan9a120bc2008-05-16 22:17:45 -07002262 if (reset_phy)
2263 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002264
Michael Chan583c28e2008-01-21 19:51:35 -08002265 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002266
Michael Chan59b47d82006-11-19 14:10:45 -08002267 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2268 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002269
2270 if (bp->dev->mtu > 1500) {
2271 u32 val;
2272
2273 /* Set extended packet length bit */
2274 bnx2_write_phy(bp, 0x18, 0x7);
2275 bnx2_read_phy(bp, 0x18, &val);
2276 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2277
2278 bnx2_write_phy(bp, 0x1c, 0x6c00);
2279 bnx2_read_phy(bp, 0x1c, &val);
2280 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2281 }
2282 else {
2283 u32 val;
2284
2285 bnx2_write_phy(bp, 0x18, 0x7);
2286 bnx2_read_phy(bp, 0x18, &val);
2287 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2288
2289 bnx2_write_phy(bp, 0x1c, 0x6c00);
2290 bnx2_read_phy(bp, 0x1c, &val);
2291 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2292 }
2293
2294 return 0;
2295}
2296
2297static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002298bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002299{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002300 u32 val;
2301
Michael Chan9a120bc2008-05-16 22:17:45 -07002302 if (reset_phy)
2303 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002304
Michael Chan583c28e2008-01-21 19:51:35 -08002305 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002306 bnx2_write_phy(bp, 0x18, 0x0c00);
2307 bnx2_write_phy(bp, 0x17, 0x000a);
2308 bnx2_write_phy(bp, 0x15, 0x310b);
2309 bnx2_write_phy(bp, 0x17, 0x201f);
2310 bnx2_write_phy(bp, 0x15, 0x9506);
2311 bnx2_write_phy(bp, 0x17, 0x401f);
2312 bnx2_write_phy(bp, 0x15, 0x14e2);
2313 bnx2_write_phy(bp, 0x18, 0x0400);
2314 }
2315
Michael Chan583c28e2008-01-21 19:51:35 -08002316 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002317 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2318 MII_BNX2_DSP_EXPAND_REG | 0x8);
2319 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2320 val &= ~(1 << 8);
2321 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2322 }
2323
Michael Chanb6016b72005-05-26 13:03:09 -07002324 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002325 /* Set extended packet length bit */
2326 bnx2_write_phy(bp, 0x18, 0x7);
2327 bnx2_read_phy(bp, 0x18, &val);
2328 bnx2_write_phy(bp, 0x18, val | 0x4000);
2329
2330 bnx2_read_phy(bp, 0x10, &val);
2331 bnx2_write_phy(bp, 0x10, val | 0x1);
2332 }
2333 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002334 bnx2_write_phy(bp, 0x18, 0x7);
2335 bnx2_read_phy(bp, 0x18, &val);
2336 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2337
2338 bnx2_read_phy(bp, 0x10, &val);
2339 bnx2_write_phy(bp, 0x10, val & ~0x1);
2340 }
2341
Michael Chan5b0c76a2005-11-04 08:45:49 -08002342 /* ethernet@wirespeed */
2343 bnx2_write_phy(bp, 0x18, 0x7007);
2344 bnx2_read_phy(bp, 0x18, &val);
2345 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002346 return 0;
2347}
2348
2349
2350static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002351bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Harvey Harrison52d07b12009-01-19 17:27:06 -08002352__releases(&bp->phy_lock)
2353__acquires(&bp->phy_lock)
Michael Chanb6016b72005-05-26 13:03:09 -07002354{
2355 u32 val;
2356 int rc = 0;
2357
Michael Chan583c28e2008-01-21 19:51:35 -08002358 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2359 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002360
Michael Chanca58c3a2007-05-03 13:22:52 -07002361 bp->mii_bmcr = MII_BMCR;
2362 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002363 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002364 bp->mii_adv = MII_ADVERTISE;
2365 bp->mii_lpa = MII_LPA;
2366
Michael Chanb6016b72005-05-26 13:03:09 -07002367 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2368
Michael Chan583c28e2008-01-21 19:51:35 -08002369 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002370 goto setup_phy;
2371
Michael Chanb6016b72005-05-26 13:03:09 -07002372 bnx2_read_phy(bp, MII_PHYSID1, &val);
2373 bp->phy_id = val << 16;
2374 bnx2_read_phy(bp, MII_PHYSID2, &val);
2375 bp->phy_id |= val & 0xffff;
2376
Michael Chan583c28e2008-01-21 19:51:35 -08002377 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002378 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002379 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002380 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002381 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002382 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002383 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002384 }
2385 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002386 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002387 }
2388
Michael Chan0d8a6572007-07-07 22:49:43 -07002389setup_phy:
2390 if (!rc)
2391 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002392
2393 return rc;
2394}
2395
2396static int
2397bnx2_set_mac_loopback(struct bnx2 *bp)
2398{
2399 u32 mac_mode;
2400
2401 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2402 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2403 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2404 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2405 bp->link_up = 1;
2406 return 0;
2407}
2408
Michael Chanbc5a0692006-01-23 16:13:22 -08002409static int bnx2_test_link(struct bnx2 *);
2410
2411static int
2412bnx2_set_phy_loopback(struct bnx2 *bp)
2413{
2414 u32 mac_mode;
2415 int rc, i;
2416
2417 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002418 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002419 BMCR_SPEED1000);
2420 spin_unlock_bh(&bp->phy_lock);
2421 if (rc)
2422 return rc;
2423
2424 for (i = 0; i < 10; i++) {
2425 if (bnx2_test_link(bp) == 0)
2426 break;
Michael Chan80be4432006-11-19 14:07:28 -08002427 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002428 }
2429
2430 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2431 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2432 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002433 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002434
2435 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2436 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2437 bp->link_up = 1;
2438 return 0;
2439}
2440
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002441static void
2442bnx2_dump_mcp_state(struct bnx2 *bp)
2443{
2444 struct net_device *dev = bp->dev;
2445 u32 mcp_p0, mcp_p1;
2446
2447 netdev_err(dev, "<--- start MCP states dump --->\n");
2448 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
2449 mcp_p0 = BNX2_MCP_STATE_P0;
2450 mcp_p1 = BNX2_MCP_STATE_P1;
2451 } else {
2452 mcp_p0 = BNX2_MCP_STATE_P0_5708;
2453 mcp_p1 = BNX2_MCP_STATE_P1_5708;
2454 }
2455 netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
2456 bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
2457 netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
2458 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
2459 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
2460 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
2461 netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
2462 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2463 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
2464 bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
2465 netdev_err(dev, "DEBUG: shmem states:\n");
2466 netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
2467 bnx2_shmem_rd(bp, BNX2_DRV_MB),
2468 bnx2_shmem_rd(bp, BNX2_FW_MB),
2469 bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
2470 pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
2471 netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
2472 bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
2473 bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
2474 pr_cont(" condition[%08x]\n",
2475 bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
Michael Chan13e63512012-06-16 15:45:42 +00002476 DP_SHMEM_LINE(bp, BNX2_BC_RESET_TYPE);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002477 DP_SHMEM_LINE(bp, 0x3cc);
2478 DP_SHMEM_LINE(bp, 0x3dc);
2479 DP_SHMEM_LINE(bp, 0x3ec);
2480 netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
2481 netdev_err(dev, "<--- end MCP states dump --->\n");
2482}
2483
Michael Chanb6016b72005-05-26 13:03:09 -07002484static int
Michael Chana2f13892008-07-14 22:38:23 -07002485bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002486{
2487 int i;
2488 u32 val;
2489
Michael Chanb6016b72005-05-26 13:03:09 -07002490 bp->fw_wr_seq++;
2491 msg_data |= bp->fw_wr_seq;
2492
Michael Chan2726d6e2008-01-29 21:35:05 -08002493 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002494
Michael Chana2f13892008-07-14 22:38:23 -07002495 if (!ack)
2496 return 0;
2497
Michael Chanb6016b72005-05-26 13:03:09 -07002498 /* wait for an acknowledgement. */
Michael Chan40105c02008-11-12 16:02:45 -08002499 for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
Michael Chanb090ae22006-01-23 16:07:10 -08002500 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002501
Michael Chan2726d6e2008-01-29 21:35:05 -08002502 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002503
2504 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2505 break;
2506 }
Michael Chanb090ae22006-01-23 16:07:10 -08002507 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2508 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002509
2510 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002511 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002512 msg_data &= ~BNX2_DRV_MSG_CODE;
2513 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2514
Michael Chan2726d6e2008-01-29 21:35:05 -08002515 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00002516 if (!silent) {
2517 pr_err("fw sync timeout, reset code = %x\n", msg_data);
2518 bnx2_dump_mcp_state(bp);
2519 }
Michael Chanb6016b72005-05-26 13:03:09 -07002520
Michael Chanb6016b72005-05-26 13:03:09 -07002521 return -EBUSY;
2522 }
2523
Michael Chanb090ae22006-01-23 16:07:10 -08002524 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2525 return -EIO;
2526
Michael Chanb6016b72005-05-26 13:03:09 -07002527 return 0;
2528}
2529
Michael Chan59b47d82006-11-19 14:10:45 -08002530static int
2531bnx2_init_5709_context(struct bnx2 *bp)
2532{
2533 int i, ret = 0;
2534 u32 val;
2535
2536 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2537 val |= (BCM_PAGE_BITS - 8) << 16;
2538 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002539 for (i = 0; i < 10; i++) {
2540 val = REG_RD(bp, BNX2_CTX_COMMAND);
2541 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2542 break;
2543 udelay(2);
2544 }
2545 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2546 return -EBUSY;
2547
Michael Chan59b47d82006-11-19 14:10:45 -08002548 for (i = 0; i < bp->ctx_pages; i++) {
2549 int j;
2550
Michael Chan352f7682008-05-02 16:57:26 -07002551 if (bp->ctx_blk[i])
2552 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2553 else
2554 return -ENOMEM;
2555
Michael Chan59b47d82006-11-19 14:10:45 -08002556 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2557 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2558 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2559 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2560 (u64) bp->ctx_blk_mapping[i] >> 32);
2561 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2562 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2563 for (j = 0; j < 10; j++) {
2564
2565 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2566 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2567 break;
2568 udelay(5);
2569 }
2570 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2571 ret = -EBUSY;
2572 break;
2573 }
2574 }
2575 return ret;
2576}
2577
Michael Chanb6016b72005-05-26 13:03:09 -07002578static void
2579bnx2_init_context(struct bnx2 *bp)
2580{
2581 u32 vcid;
2582
2583 vcid = 96;
2584 while (vcid) {
2585 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002586 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002587
2588 vcid--;
2589
2590 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2591 u32 new_vcid;
2592
2593 vcid_addr = GET_PCID_ADDR(vcid);
2594 if (vcid & 0x8) {
2595 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2596 }
2597 else {
2598 new_vcid = vcid;
2599 }
2600 pcid_addr = GET_PCID_ADDR(new_vcid);
2601 }
2602 else {
2603 vcid_addr = GET_CID_ADDR(vcid);
2604 pcid_addr = vcid_addr;
2605 }
2606
Michael Chan7947b202007-06-04 21:17:10 -07002607 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2608 vcid_addr += (i << PHY_CTX_SHIFT);
2609 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002610
Michael Chan5d5d0012007-12-12 11:17:43 -08002611 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002612 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2613
2614 /* Zero out the context. */
2615 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002616 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002617 }
Michael Chanb6016b72005-05-26 13:03:09 -07002618 }
2619}
2620
2621static int
2622bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2623{
2624 u16 *good_mbuf;
2625 u32 good_mbuf_cnt;
2626 u32 val;
2627
2628 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
Joe Perchese404dec2012-01-29 12:56:23 +00002629 if (good_mbuf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07002630 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002631
2632 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2633 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2634
2635 good_mbuf_cnt = 0;
2636
2637 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002638 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002639 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002640 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2641 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002642
Michael Chan2726d6e2008-01-29 21:35:05 -08002643 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002644
2645 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2646
2647 /* The addresses with Bit 9 set are bad memory blocks. */
2648 if (!(val & (1 << 9))) {
2649 good_mbuf[good_mbuf_cnt] = (u16) val;
2650 good_mbuf_cnt++;
2651 }
2652
Michael Chan2726d6e2008-01-29 21:35:05 -08002653 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002654 }
2655
2656 /* Free the good ones back to the mbuf pool thus discarding
2657 * all the bad ones. */
2658 while (good_mbuf_cnt) {
2659 good_mbuf_cnt--;
2660
2661 val = good_mbuf[good_mbuf_cnt];
2662 val = (val << 9) | val | 1;
2663
Michael Chan2726d6e2008-01-29 21:35:05 -08002664 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002665 }
2666 kfree(good_mbuf);
2667 return 0;
2668}
2669
2670static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002671bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002672{
2673 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002674
2675 val = (mac_addr[0] << 8) | mac_addr[1];
2676
Benjamin Li5fcaed02008-07-14 22:39:52 -07002677 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002678
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002679 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002680 (mac_addr[4] << 8) | mac_addr[5];
2681
Benjamin Li5fcaed02008-07-14 22:39:52 -07002682 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002683}
2684
2685static inline int
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002686bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chan47bf4242007-12-12 11:19:12 -08002687{
2688 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002689 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002690 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002691 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00002692 struct page *page = alloc_page(gfp);
Michael Chan47bf4242007-12-12 11:19:12 -08002693
2694 if (!page)
2695 return -ENOMEM;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002696 mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
Michael Chan47bf4242007-12-12 11:19:12 -08002697 PCI_DMA_FROMDEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002698 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002699 __free_page(page);
2700 return -EIO;
2701 }
2702
Michael Chan47bf4242007-12-12 11:19:12 -08002703 rx_pg->page = page;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002704 dma_unmap_addr_set(rx_pg, mapping, mapping);
Michael Chan47bf4242007-12-12 11:19:12 -08002705 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2706 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2707 return 0;
2708}
2709
2710static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002711bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002712{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002713 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002714 struct page *page = rx_pg->page;
2715
2716 if (!page)
2717 return;
2718
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002719 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
2720 PAGE_SIZE, PCI_DMA_FROMDEVICE);
Michael Chan47bf4242007-12-12 11:19:12 -08002721
2722 __free_page(page);
2723 rx_pg->page = NULL;
2724}
2725
2726static inline int
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002727bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
Michael Chanb6016b72005-05-26 13:03:09 -07002728{
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002729 u8 *data;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002730 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002731 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002732 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002733
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002734 data = kmalloc(bp->rx_buf_size, gfp);
2735 if (!data)
Michael Chanb6016b72005-05-26 13:03:09 -07002736 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07002737
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002738 mapping = dma_map_single(&bp->pdev->dev,
2739 get_l2_fhdr(data),
2740 bp->rx_buf_use_size,
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002741 PCI_DMA_FROMDEVICE);
2742 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002743 kfree(data);
Benjamin Li3d16af82008-10-09 12:26:41 -07002744 return -EIO;
2745 }
Michael Chanb6016b72005-05-26 13:03:09 -07002746
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002747 rx_buf->data = data;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002748 dma_unmap_addr_set(rx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07002749
2750 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2751 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2752
Michael Chanbb4f98a2008-06-19 16:38:19 -07002753 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002754
2755 return 0;
2756}
2757
Michael Chanda3e4fb2007-05-03 13:24:23 -07002758static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002759bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002760{
Michael Chan43e80b82008-06-19 16:41:08 -07002761 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002762 u32 new_link_state, old_link_state;
2763 int is_set = 1;
2764
2765 new_link_state = sblk->status_attn_bits & event;
2766 old_link_state = sblk->status_attn_bits_ack & event;
2767 if (new_link_state != old_link_state) {
2768 if (new_link_state)
2769 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2770 else
2771 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2772 } else
2773 is_set = 0;
2774
2775 return is_set;
2776}
2777
Michael Chanb6016b72005-05-26 13:03:09 -07002778static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002779bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002780{
Michael Chan74ecc622008-05-02 16:56:16 -07002781 spin_lock(&bp->phy_lock);
2782
2783 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002784 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002785 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002786 bnx2_set_remote_link(bp);
2787
Michael Chan74ecc622008-05-02 16:56:16 -07002788 spin_unlock(&bp->phy_lock);
2789
Michael Chanb6016b72005-05-26 13:03:09 -07002790}
2791
Michael Chanead72702007-12-20 19:55:39 -08002792static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002793bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002794{
2795 u16 cons;
2796
Michael Chan43e80b82008-06-19 16:41:08 -07002797 /* Tell compiler that status block fields can change. */
2798 barrier();
2799 cons = *bnapi->hw_tx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07002800 barrier();
Michael Chanead72702007-12-20 19:55:39 -08002801 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2802 cons++;
2803 return cons;
2804}
2805
Michael Chan57851d82007-12-20 20:01:44 -08002806static int
2807bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002808{
Michael Chan35e90102008-06-19 16:37:42 -07002809 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002810 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002811 int tx_pkt = 0, index;
Eric Dumazete9831902011-11-29 11:53:05 +00002812 unsigned int tx_bytes = 0;
Benjamin Li706bf242008-07-18 17:55:11 -07002813 struct netdev_queue *txq;
2814
2815 index = (bnapi - bp->bnx2_napi);
2816 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002817
Michael Chan35efa7c2007-12-20 19:56:37 -08002818 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002819 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002820
2821 while (sw_cons != hw_cons) {
Benjamin Li3d16af82008-10-09 12:26:41 -07002822 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07002823 struct sk_buff *skb;
2824 int i, last;
2825
2826 sw_ring_cons = TX_RING_IDX(sw_cons);
2827
Michael Chan35e90102008-06-19 16:37:42 -07002828 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002829 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002830
Eric Dumazetd62fda02009-05-12 20:48:02 +00002831 /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
2832 prefetch(&skb->end);
2833
Michael Chanb6016b72005-05-26 13:03:09 -07002834 /* partial BD completions possible with TSO packets */
Eric Dumazetd62fda02009-05-12 20:48:02 +00002835 if (tx_buf->is_gso) {
Michael Chanb6016b72005-05-26 13:03:09 -07002836 u16 last_idx, last_ring_idx;
2837
Eric Dumazetd62fda02009-05-12 20:48:02 +00002838 last_idx = sw_cons + tx_buf->nr_frags + 1;
2839 last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07002840 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2841 last_idx++;
2842 }
2843 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2844 break;
2845 }
2846 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002847
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002848 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00002849 skb_headlen(skb), PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002850
2851 tx_buf->skb = NULL;
Eric Dumazetd62fda02009-05-12 20:48:02 +00002852 last = tx_buf->nr_frags;
Michael Chanb6016b72005-05-26 13:03:09 -07002853
2854 for (i = 0; i < last; i++) {
2855 sw_cons = NEXT_TX_BD(sw_cons);
Alexander Duycke95524a2009-12-02 16:47:57 +00002856
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002857 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002858 dma_unmap_addr(
Alexander Duycke95524a2009-12-02 16:47:57 +00002859 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
2860 mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00002861 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00002862 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002863 }
2864
2865 sw_cons = NEXT_TX_BD(sw_cons);
2866
Eric Dumazete9831902011-11-29 11:53:05 +00002867 tx_bytes += skb->len;
Michael Chan745720e2006-06-29 12:37:41 -07002868 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002869 tx_pkt++;
2870 if (tx_pkt == budget)
2871 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002872
Eric Dumazetd62fda02009-05-12 20:48:02 +00002873 if (hw_cons == sw_cons)
2874 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002875 }
2876
Eric Dumazete9831902011-11-29 11:53:05 +00002877 netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
Michael Chan35e90102008-06-19 16:37:42 -07002878 txr->hw_tx_cons = hw_cons;
2879 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002880
Michael Chan2f8af122006-08-15 01:39:10 -07002881 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002882 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002883 * memory barrier, there is a small possibility that bnx2_start_xmit()
2884 * will miss it and cause the queue to be stopped forever.
2885 */
2886 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002887
Benjamin Li706bf242008-07-18 17:55:11 -07002888 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002889 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002890 __netif_tx_lock(txq, smp_processor_id());
2891 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002892 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002893 netif_tx_wake_queue(txq);
2894 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002895 }
Benjamin Li706bf242008-07-18 17:55:11 -07002896
Michael Chan57851d82007-12-20 20:01:44 -08002897 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002898}
2899
Michael Chan1db82f22007-12-12 11:19:35 -08002900static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002901bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002902 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002903{
2904 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2905 struct rx_bd *cons_bd, *prod_bd;
Michael Chan1db82f22007-12-12 11:19:35 -08002906 int i;
Benjamin Li3d16af82008-10-09 12:26:41 -07002907 u16 hw_prod, prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002908 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002909
Benjamin Li3d16af82008-10-09 12:26:41 -07002910 cons_rx_pg = &rxr->rx_pg_ring[cons];
2911
2912 /* The caller was unable to allocate a new page to replace the
2913 * last one in the frags array, so we need to recycle that page
2914 * and then free the skb.
2915 */
2916 if (skb) {
2917 struct page *page;
2918 struct skb_shared_info *shinfo;
2919
2920 shinfo = skb_shinfo(skb);
2921 shinfo->nr_frags--;
Ian Campbellb7b6a682011-08-24 22:28:12 +00002922 page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
2923 __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
Benjamin Li3d16af82008-10-09 12:26:41 -07002924
2925 cons_rx_pg->page = page;
2926 dev_kfree_skb(skb);
2927 }
2928
2929 hw_prod = rxr->rx_pg_prod;
2930
Michael Chan1db82f22007-12-12 11:19:35 -08002931 for (i = 0; i < count; i++) {
2932 prod = RX_PG_RING_IDX(hw_prod);
2933
Michael Chanbb4f98a2008-06-19 16:38:19 -07002934 prod_rx_pg = &rxr->rx_pg_ring[prod];
2935 cons_rx_pg = &rxr->rx_pg_ring[cons];
2936 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2937 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002938
Michael Chan1db82f22007-12-12 11:19:35 -08002939 if (prod != cons) {
2940 prod_rx_pg->page = cons_rx_pg->page;
2941 cons_rx_pg->page = NULL;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002942 dma_unmap_addr_set(prod_rx_pg, mapping,
2943 dma_unmap_addr(cons_rx_pg, mapping));
Michael Chan1db82f22007-12-12 11:19:35 -08002944
2945 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2946 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2947
2948 }
2949 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2950 hw_prod = NEXT_RX_BD(hw_prod);
2951 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002952 rxr->rx_pg_prod = hw_prod;
2953 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002954}
2955
Michael Chanb6016b72005-05-26 13:03:09 -07002956static inline void
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002957bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2958 u8 *data, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002959{
Michael Chan236b6392006-03-20 17:49:02 -08002960 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2961 struct rx_bd *cons_bd, *prod_bd;
2962
Michael Chanbb4f98a2008-06-19 16:38:19 -07002963 cons_rx_buf = &rxr->rx_buf_ring[cons];
2964 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002965
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00002966 dma_sync_single_for_device(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002967 dma_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002968 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002969
Michael Chanbb4f98a2008-06-19 16:38:19 -07002970 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002971
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002972 prod_rx_buf->data = data;
Michael Chan236b6392006-03-20 17:49:02 -08002973
2974 if (cons == prod)
2975 return;
2976
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00002977 dma_unmap_addr_set(prod_rx_buf, mapping,
2978 dma_unmap_addr(cons_rx_buf, mapping));
Michael Chanb6016b72005-05-26 13:03:09 -07002979
Michael Chanbb4f98a2008-06-19 16:38:19 -07002980 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2981 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002982 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2983 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002984}
2985
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002986static struct sk_buff *
2987bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
Michael Chana1f60192007-12-20 19:57:19 -08002988 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2989 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002990{
2991 int err;
2992 u16 prod = ring_idx & 0xffff;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002993 struct sk_buff *skb;
Michael Chan85833c62007-12-12 11:17:01 -08002994
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002995 err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
Michael Chan85833c62007-12-12 11:17:01 -08002996 if (unlikely(err)) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00002997 bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
2998error:
Michael Chan1db82f22007-12-12 11:19:35 -08002999 if (hdr_len) {
3000 unsigned int raw_len = len + 4;
3001 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
3002
Michael Chanbb4f98a2008-06-19 16:38:19 -07003003 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08003004 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003005 return NULL;
Michael Chan85833c62007-12-12 11:17:01 -08003006 }
3007
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003008 dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
Michael Chan85833c62007-12-12 11:17:01 -08003009 PCI_DMA_FROMDEVICE);
Eric Dumazetd3836f22012-04-27 00:33:38 +00003010 skb = build_skb(data, 0);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003011 if (!skb) {
3012 kfree(data);
3013 goto error;
3014 }
3015 skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
Michael Chan1db82f22007-12-12 11:19:35 -08003016 if (hdr_len == 0) {
3017 skb_put(skb, len);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003018 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003019 } else {
3020 unsigned int i, frag_len, frag_size, pages;
3021 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07003022 u16 pg_cons = rxr->rx_pg_cons;
3023 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08003024
3025 frag_size = len + 4 - hdr_len;
3026 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
3027 skb_put(skb, hdr_len);
3028
3029 for (i = 0; i < pages; i++) {
Benjamin Li3d16af82008-10-09 12:26:41 -07003030 dma_addr_t mapping_old;
3031
Michael Chan1db82f22007-12-12 11:19:35 -08003032 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
3033 if (unlikely(frag_len <= 4)) {
3034 unsigned int tail = 4 - frag_len;
3035
Michael Chanbb4f98a2008-06-19 16:38:19 -07003036 rxr->rx_pg_cons = pg_cons;
3037 rxr->rx_pg_prod = pg_prod;
3038 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08003039 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08003040 skb->len -= tail;
3041 if (i == 0) {
3042 skb->tail -= tail;
3043 } else {
3044 skb_frag_t *frag =
3045 &skb_shinfo(skb)->frags[i - 1];
Eric Dumazet9e903e02011-10-18 21:00:24 +00003046 skb_frag_size_sub(frag, tail);
Michael Chan1db82f22007-12-12 11:19:35 -08003047 skb->data_len -= tail;
Michael Chan1db82f22007-12-12 11:19:35 -08003048 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003049 return skb;
Michael Chan1db82f22007-12-12 11:19:35 -08003050 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003051 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08003052
Benjamin Li3d16af82008-10-09 12:26:41 -07003053 /* Don't unmap yet. If we're unable to allocate a new
3054 * page, we need to recycle the page and the DMA addr.
3055 */
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003056 mapping_old = dma_unmap_addr(rx_pg, mapping);
Michael Chan1db82f22007-12-12 11:19:35 -08003057 if (i == pages - 1)
3058 frag_len -= 4;
3059
3060 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
3061 rx_pg->page = NULL;
3062
Michael Chanbb4f98a2008-06-19 16:38:19 -07003063 err = bnx2_alloc_rx_page(bp, rxr,
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00003064 RX_PG_RING_IDX(pg_prod),
3065 GFP_ATOMIC);
Michael Chan1db82f22007-12-12 11:19:35 -08003066 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07003067 rxr->rx_pg_cons = pg_cons;
3068 rxr->rx_pg_prod = pg_prod;
3069 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08003070 pages - i);
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003071 return NULL;
Michael Chan1db82f22007-12-12 11:19:35 -08003072 }
3073
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003074 dma_unmap_page(&bp->pdev->dev, mapping_old,
Benjamin Li3d16af82008-10-09 12:26:41 -07003075 PAGE_SIZE, PCI_DMA_FROMDEVICE);
3076
Michael Chan1db82f22007-12-12 11:19:35 -08003077 frag_size -= frag_len;
3078 skb->data_len += frag_len;
Eric Dumazeta1f4e8b2011-10-13 07:50:19 +00003079 skb->truesize += PAGE_SIZE;
Michael Chan1db82f22007-12-12 11:19:35 -08003080 skb->len += frag_len;
3081
3082 pg_prod = NEXT_RX_BD(pg_prod);
3083 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
3084 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003085 rxr->rx_pg_prod = pg_prod;
3086 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08003087 }
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003088 return skb;
Michael Chan85833c62007-12-12 11:17:01 -08003089}
3090
Michael Chanc09c2622007-12-10 17:18:37 -08003091static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08003092bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08003093{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003094 u16 cons;
3095
Michael Chan43e80b82008-06-19 16:41:08 -07003096 /* Tell compiler that status block fields can change. */
3097 barrier();
3098 cons = *bnapi->hw_rx_cons_ptr;
Michael Chan581daf72009-05-06 16:46:47 -07003099 barrier();
Michael Chanc09c2622007-12-10 17:18:37 -08003100 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
3101 cons++;
3102 return cons;
3103}
3104
Michael Chanb6016b72005-05-26 13:03:09 -07003105static int
Michael Chan35efa7c2007-12-20 19:56:37 -08003106bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07003107{
Michael Chanbb4f98a2008-06-19 16:38:19 -07003108 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003109 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
3110 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08003111 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003112
Michael Chan35efa7c2007-12-20 19:56:37 -08003113 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07003114 sw_cons = rxr->rx_cons;
3115 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003116
3117 /* Memory barrier necessary as speculative reads of the rx
3118 * buffer can be ahead of the index in the status block
3119 */
3120 rmb();
3121 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08003122 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08003123 u32 status;
Michael Chana33fa662010-05-06 08:58:13 +00003124 struct sw_bd *rx_buf, *next_rx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07003125 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08003126 dma_addr_t dma_addr;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003127 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003128
3129 sw_ring_cons = RX_RING_IDX(sw_cons);
3130 sw_ring_prod = RX_RING_IDX(sw_prod);
3131
Michael Chanbb4f98a2008-06-19 16:38:19 -07003132 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003133 data = rx_buf->data;
3134 rx_buf->data = NULL;
Michael Chan236b6392006-03-20 17:49:02 -08003135
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003136 rx_hdr = get_l2_fhdr(data);
3137 prefetch(rx_hdr);
Michael Chan236b6392006-03-20 17:49:02 -08003138
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00003139 dma_addr = dma_unmap_addr(rx_buf, mapping);
Michael Chan236b6392006-03-20 17:49:02 -08003140
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00003141 dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07003142 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
3143 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07003144
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003145 next_rx_buf =
3146 &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
3147 prefetch(get_l2_fhdr(next_rx_buf->data));
3148
Michael Chan1db82f22007-12-12 11:19:35 -08003149 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chan990ec382009-02-12 16:54:13 -08003150 status = rx_hdr->l2_fhdr_status;
Michael Chanb6016b72005-05-26 13:03:09 -07003151
Michael Chan1db82f22007-12-12 11:19:35 -08003152 hdr_len = 0;
3153 if (status & L2_FHDR_STATUS_SPLIT) {
3154 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
3155 pg_ring_used = 1;
3156 } else if (len > bp->rx_jumbo_thresh) {
3157 hdr_len = bp->rx_jumbo_thresh;
3158 pg_ring_used = 1;
3159 }
3160
Michael Chan990ec382009-02-12 16:54:13 -08003161 if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
3162 L2_FHDR_ERRORS_PHY_DECODE |
3163 L2_FHDR_ERRORS_ALIGNMENT |
3164 L2_FHDR_ERRORS_TOO_SHORT |
3165 L2_FHDR_ERRORS_GIANT_FRAME))) {
3166
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003167 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan990ec382009-02-12 16:54:13 -08003168 sw_ring_prod);
3169 if (pg_ring_used) {
3170 int pages;
3171
3172 pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
3173
3174 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
3175 }
3176 goto next_rx;
3177 }
3178
Michael Chan1db82f22007-12-12 11:19:35 -08003179 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07003180
Michael Chan5d5d0012007-12-12 11:17:43 -08003181 if (len <= bp->rx_copy_thresh) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003182 skb = netdev_alloc_skb(bp->dev, len + 6);
3183 if (skb == NULL) {
3184 bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08003185 sw_ring_prod);
3186 goto next_rx;
3187 }
Michael Chanb6016b72005-05-26 13:03:09 -07003188
3189 /* aligned copy */
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003190 memcpy(skb->data,
3191 (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
3192 len + 6);
3193 skb_reserve(skb, 6);
3194 skb_put(skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07003195
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003196 bnx2_reuse_rx_data(bp, rxr, data,
Michael Chanb6016b72005-05-26 13:03:09 -07003197 sw_ring_cons, sw_ring_prod);
3198
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00003199 } else {
3200 skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
3201 (sw_ring_cons << 16) | sw_ring_prod);
3202 if (!skb)
3203 goto next_rx;
3204 }
Michael Chanf22828e2008-08-14 15:30:14 -07003205 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
Jesse Gross7d0fd212010-10-20 13:56:09 +00003206 !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
3207 __vlan_hwaccel_put_tag(skb, rx_hdr->l2_fhdr_vlan_tag);
Michael Chanf22828e2008-08-14 15:30:14 -07003208
Michael Chanb6016b72005-05-26 13:03:09 -07003209 skb->protocol = eth_type_trans(skb, bp->dev);
3210
3211 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07003212 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003213
Michael Chan745720e2006-06-29 12:37:41 -07003214 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003215 goto next_rx;
3216
3217 }
3218
Eric Dumazetbc8acf22010-09-02 13:07:41 -07003219 skb_checksum_none_assert(skb);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00003220 if ((bp->dev->features & NETIF_F_RXCSUM) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003221 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
3222 L2_FHDR_STATUS_UDP_DATAGRAM))) {
3223
Michael Chanade2bfe2006-01-23 16:09:51 -08003224 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
3225 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07003226 skb->ip_summed = CHECKSUM_UNNECESSARY;
3227 }
Michael Chanfdc85412010-07-03 20:42:16 +00003228 if ((bp->dev->features & NETIF_F_RXHASH) &&
3229 ((status & L2_FHDR_STATUS_USE_RXHASH) ==
3230 L2_FHDR_STATUS_USE_RXHASH))
3231 skb->rxhash = rx_hdr->l2_fhdr_hash;
Michael Chanb6016b72005-05-26 13:03:09 -07003232
David S. Miller0c8dfc82009-01-27 16:22:32 -08003233 skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
Jesse Gross7d0fd212010-10-20 13:56:09 +00003234 napi_gro_receive(&bnapi->napi, skb);
Michael Chanb6016b72005-05-26 13:03:09 -07003235 rx_pkt++;
3236
3237next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07003238 sw_cons = NEXT_RX_BD(sw_cons);
3239 sw_prod = NEXT_RX_BD(sw_prod);
3240
3241 if ((rx_pkt == budget))
3242 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08003243
3244 /* Refresh hw_cons to see if there is new work */
3245 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003246 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08003247 rmb();
3248 }
Michael Chanb6016b72005-05-26 13:03:09 -07003249 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07003250 rxr->rx_cons = sw_cons;
3251 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07003252
Michael Chan1db82f22007-12-12 11:19:35 -08003253 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07003254 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08003255
Michael Chanbb4f98a2008-06-19 16:38:19 -07003256 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07003257
Michael Chanbb4f98a2008-06-19 16:38:19 -07003258 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07003259
3260 mmiowb();
3261
3262 return rx_pkt;
3263
3264}
3265
3266/* MSI ISR - The only difference between this and the INTx ISR
3267 * is that the MSI interrupt is always serviced.
3268 */
3269static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003270bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003271{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003272 struct bnx2_napi *bnapi = dev_instance;
3273 struct bnx2 *bp = bnapi->bp;
Michael Chanb6016b72005-05-26 13:03:09 -07003274
Michael Chan43e80b82008-06-19 16:41:08 -07003275 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003276 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3277 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3278 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3279
3280 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003281 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3282 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003283
Ben Hutchings288379f2009-01-19 16:43:59 -08003284 napi_schedule(&bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003285
Michael Chan73eef4c2005-08-25 15:39:15 -07003286 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003287}
3288
3289static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003290bnx2_msi_1shot(int irq, void *dev_instance)
3291{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003292 struct bnx2_napi *bnapi = dev_instance;
3293 struct bnx2 *bp = bnapi->bp;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003294
Michael Chan43e80b82008-06-19 16:41:08 -07003295 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003296
3297 /* Return here if interrupt is disabled. */
3298 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3299 return IRQ_HANDLED;
3300
Ben Hutchings288379f2009-01-19 16:43:59 -08003301 napi_schedule(&bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003302
3303 return IRQ_HANDLED;
3304}
3305
3306static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003307bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003308{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003309 struct bnx2_napi *bnapi = dev_instance;
3310 struct bnx2 *bp = bnapi->bp;
Michael Chan43e80b82008-06-19 16:41:08 -07003311 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003312
3313 /* When using INTx, it is possible for the interrupt to arrive
3314 * at the CPU before the status block posted prior to the
3315 * interrupt. Reading a register will flush the status block.
3316 * When using MSI, the MSI message will always complete after
3317 * the status block write.
3318 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003319 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003320 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3321 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003322 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003323
3324 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3325 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3326 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3327
Michael Chanb8a7ce72007-07-07 22:51:03 -07003328 /* Read back to deassert IRQ immediately to avoid too many
3329 * spurious interrupts.
3330 */
3331 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3332
Michael Chanb6016b72005-05-26 13:03:09 -07003333 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003334 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3335 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003336
Ben Hutchings288379f2009-01-19 16:43:59 -08003337 if (napi_schedule_prep(&bnapi->napi)) {
Michael Chan35efa7c2007-12-20 19:56:37 -08003338 bnapi->last_status_idx = sblk->status_idx;
Ben Hutchings288379f2009-01-19 16:43:59 -08003339 __napi_schedule(&bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003340 }
Michael Chanb6016b72005-05-26 13:03:09 -07003341
Michael Chan73eef4c2005-08-25 15:39:15 -07003342 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003343}
3344
Michael Chan43e80b82008-06-19 16:41:08 -07003345static inline int
3346bnx2_has_fast_work(struct bnx2_napi *bnapi)
3347{
3348 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3349 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3350
3351 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3352 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3353 return 1;
3354 return 0;
3355}
3356
Michael Chan0d8a6572007-07-07 22:49:43 -07003357#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3358 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003359
Michael Chanf4e418f2005-11-04 08:53:48 -08003360static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003361bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003362{
Michael Chan43e80b82008-06-19 16:41:08 -07003363 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003364
Michael Chan43e80b82008-06-19 16:41:08 -07003365 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003366 return 1;
3367
Michael Chan4edd4732009-06-08 18:14:42 -07003368#ifdef BCM_CNIC
3369 if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
3370 return 1;
3371#endif
3372
Michael Chanda3e4fb2007-05-03 13:24:23 -07003373 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3374 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003375 return 1;
3376
3377 return 0;
3378}
3379
Michael Chanefba0182008-12-03 00:36:15 -08003380static void
3381bnx2_chk_missed_msi(struct bnx2 *bp)
3382{
3383 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
3384 u32 msi_ctrl;
3385
3386 if (bnx2_has_work(bnapi)) {
3387 msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
3388 if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
3389 return;
3390
3391 if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
3392 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
3393 ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
3394 REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
3395 bnx2_msi(bp->irq_tbl[0].vector, bnapi);
3396 }
3397 }
3398
3399 bp->idle_chk_status_idx = bnapi->last_status_idx;
3400}
3401
Michael Chan4edd4732009-06-08 18:14:42 -07003402#ifdef BCM_CNIC
3403static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
3404{
3405 struct cnic_ops *c_ops;
3406
3407 if (!bnapi->cnic_present)
3408 return;
3409
3410 rcu_read_lock();
3411 c_ops = rcu_dereference(bp->cnic_ops);
3412 if (c_ops)
3413 bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
3414 bnapi->status_blk.msi);
3415 rcu_read_unlock();
3416}
3417#endif
3418
Michael Chan43e80b82008-06-19 16:41:08 -07003419static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003420{
Michael Chan43e80b82008-06-19 16:41:08 -07003421 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003422 u32 status_attn_bits = sblk->status_attn_bits;
3423 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003424
Michael Chanda3e4fb2007-05-03 13:24:23 -07003425 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3426 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003427
Michael Chan35efa7c2007-12-20 19:56:37 -08003428 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003429
3430 /* This is needed to take care of transient status
3431 * during link changes.
3432 */
3433 REG_WR(bp, BNX2_HC_COMMAND,
3434 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3435 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003436 }
Michael Chan43e80b82008-06-19 16:41:08 -07003437}
3438
3439static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3440 int work_done, int budget)
3441{
3442 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3443 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003444
Michael Chan35e90102008-06-19 16:37:42 -07003445 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003446 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003447
Michael Chanbb4f98a2008-06-19 16:38:19 -07003448 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003449 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003450
David S. Miller6f535762007-10-11 18:08:29 -07003451 return work_done;
3452}
Michael Chanf4e418f2005-11-04 08:53:48 -08003453
Michael Chanf0ea2e62008-06-19 16:41:57 -07003454static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3455{
3456 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3457 struct bnx2 *bp = bnapi->bp;
3458 int work_done = 0;
3459 struct status_block_msix *sblk = bnapi->status_blk.msix;
3460
3461 while (1) {
3462 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3463 if (unlikely(work_done >= budget))
3464 break;
3465
3466 bnapi->last_status_idx = sblk->status_idx;
3467 /* status idx must be read before checking for more work. */
3468 rmb();
3469 if (likely(!bnx2_has_fast_work(bnapi))) {
3470
Ben Hutchings288379f2009-01-19 16:43:59 -08003471 napi_complete(napi);
Michael Chanf0ea2e62008-06-19 16:41:57 -07003472 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3473 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3474 bnapi->last_status_idx);
3475 break;
3476 }
3477 }
3478 return work_done;
3479}
3480
David S. Miller6f535762007-10-11 18:08:29 -07003481static int bnx2_poll(struct napi_struct *napi, int budget)
3482{
Michael Chan35efa7c2007-12-20 19:56:37 -08003483 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3484 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003485 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003486 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003487
3488 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003489 bnx2_poll_link(bp, bnapi);
3490
Michael Chan35efa7c2007-12-20 19:56:37 -08003491 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003492
Michael Chan4edd4732009-06-08 18:14:42 -07003493#ifdef BCM_CNIC
3494 bnx2_poll_cnic(bp, bnapi);
3495#endif
3496
Michael Chan35efa7c2007-12-20 19:56:37 -08003497 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003498 * much work has been processed, so we must read it before
3499 * checking for more work.
3500 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003501 bnapi->last_status_idx = sblk->status_idx;
Michael Chanefba0182008-12-03 00:36:15 -08003502
3503 if (unlikely(work_done >= budget))
3504 break;
3505
Michael Chan6dee6422007-10-12 01:40:38 -07003506 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003507 if (likely(!bnx2_has_work(bnapi))) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003508 napi_complete(napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003509 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003510 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3511 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003512 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003513 break;
David S. Miller6f535762007-10-11 18:08:29 -07003514 }
3515 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3516 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3517 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003518 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003519
Michael Chan1269a8a2006-01-23 16:11:03 -08003520 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3521 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003522 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003523 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003524 }
Michael Chanb6016b72005-05-26 13:03:09 -07003525 }
3526
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003527 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003528}
3529
Herbert Xu932ff272006-06-09 12:20:56 -07003530/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003531 * from set_multicast.
3532 */
3533static void
3534bnx2_set_rx_mode(struct net_device *dev)
3535{
Michael Chan972ec0d2006-01-23 16:12:43 -08003536 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003537 u32 rx_mode, sort_mode;
Jiri Pirkoccffad252009-05-22 23:22:17 +00003538 struct netdev_hw_addr *ha;
Michael Chanb6016b72005-05-26 13:03:09 -07003539 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003540
Michael Chan9f52b562008-10-09 12:21:46 -07003541 if (!netif_running(dev))
3542 return;
3543
Michael Chanc770a652005-08-25 15:38:39 -07003544 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003545
3546 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3547 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3548 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
Jesse Gross7d0fd212010-10-20 13:56:09 +00003549 if (!(dev->features & NETIF_F_HW_VLAN_RX) &&
3550 (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003551 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003552 if (dev->flags & IFF_PROMISC) {
3553 /* Promiscuous mode. */
3554 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003555 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3556 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003557 }
3558 else if (dev->flags & IFF_ALLMULTI) {
3559 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3560 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3561 0xffffffff);
3562 }
3563 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3564 }
3565 else {
3566 /* Accept one or more multicast(s). */
Michael Chanb6016b72005-05-26 13:03:09 -07003567 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3568 u32 regidx;
3569 u32 bit;
3570 u32 crc;
3571
3572 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3573
Jiri Pirko22bedad32010-04-01 21:22:57 +00003574 netdev_for_each_mc_addr(ha, dev) {
3575 crc = ether_crc_le(ETH_ALEN, ha->addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003576 bit = crc & 0xff;
3577 regidx = (bit & 0xe0) >> 5;
3578 bit &= 0x1f;
3579 mc_filter[regidx] |= (1 << bit);
3580 }
3581
3582 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3583 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3584 mc_filter[i]);
3585 }
3586
3587 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3588 }
3589
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003590 if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003591 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3592 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3593 BNX2_RPM_SORT_USER0_PROM_VLAN;
3594 } else if (!(dev->flags & IFF_PROMISC)) {
Benjamin Li5fcaed02008-07-14 22:39:52 -07003595 /* Add all entries into to the match filter list */
Jiri Pirkoccffad252009-05-22 23:22:17 +00003596 i = 0;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003597 netdev_for_each_uc_addr(ha, dev) {
Jiri Pirkoccffad252009-05-22 23:22:17 +00003598 bnx2_set_mac_addr(bp, ha->addr,
Benjamin Li5fcaed02008-07-14 22:39:52 -07003599 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3600 sort_mode |= (1 <<
3601 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
Jiri Pirkoccffad252009-05-22 23:22:17 +00003602 i++;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003603 }
3604
3605 }
3606
Michael Chanb6016b72005-05-26 13:03:09 -07003607 if (rx_mode != bp->rx_mode) {
3608 bp->rx_mode = rx_mode;
3609 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3610 }
3611
3612 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3613 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3614 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3615
Michael Chanc770a652005-08-25 15:38:39 -07003616 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003617}
3618
françois romieu7880b722011-09-30 00:36:52 +00003619static int
Michael Chan57579f72009-04-04 16:51:14 -07003620check_fw_section(const struct firmware *fw,
3621 const struct bnx2_fw_file_section *section,
3622 u32 alignment, bool non_empty)
Michael Chanb6016b72005-05-26 13:03:09 -07003623{
Michael Chan57579f72009-04-04 16:51:14 -07003624 u32 offset = be32_to_cpu(section->offset);
3625 u32 len = be32_to_cpu(section->len);
Michael Chanb6016b72005-05-26 13:03:09 -07003626
Michael Chan57579f72009-04-04 16:51:14 -07003627 if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
3628 return -EINVAL;
3629 if ((non_empty && len == 0) || len > fw->size - offset ||
3630 len & (alignment - 1))
3631 return -EINVAL;
3632 return 0;
3633}
3634
françois romieu7880b722011-09-30 00:36:52 +00003635static int
Michael Chan57579f72009-04-04 16:51:14 -07003636check_mips_fw_entry(const struct firmware *fw,
3637 const struct bnx2_mips_fw_file_entry *entry)
3638{
3639 if (check_fw_section(fw, &entry->text, 4, true) ||
3640 check_fw_section(fw, &entry->data, 4, false) ||
3641 check_fw_section(fw, &entry->rodata, 4, false))
3642 return -EINVAL;
3643 return 0;
3644}
3645
françois romieu7880b722011-09-30 00:36:52 +00003646static void bnx2_release_firmware(struct bnx2 *bp)
3647{
3648 if (bp->rv2p_firmware) {
3649 release_firmware(bp->mips_firmware);
3650 release_firmware(bp->rv2p_firmware);
3651 bp->rv2p_firmware = NULL;
3652 }
3653}
3654
3655static int bnx2_request_uncached_firmware(struct bnx2 *bp)
Michael Chan57579f72009-04-04 16:51:14 -07003656{
3657 const char *mips_fw_file, *rv2p_fw_file;
Bastian Blank5ee1c322009-04-08 15:50:07 -07003658 const struct bnx2_mips_fw_file *mips_fw;
3659 const struct bnx2_rv2p_fw_file *rv2p_fw;
Michael Chan57579f72009-04-04 16:51:14 -07003660 int rc;
3661
3662 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3663 mips_fw_file = FW_MIPS_FILE_09;
Michael Chan078b0732009-08-29 00:02:46 -07003664 if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
3665 (CHIP_ID(bp) == CHIP_ID_5709_A1))
3666 rv2p_fw_file = FW_RV2P_FILE_09_Ax;
3667 else
3668 rv2p_fw_file = FW_RV2P_FILE_09;
Michael Chan57579f72009-04-04 16:51:14 -07003669 } else {
3670 mips_fw_file = FW_MIPS_FILE_06;
3671 rv2p_fw_file = FW_RV2P_FILE_06;
3672 }
3673
3674 rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
3675 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003676 pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003677 goto out;
Michael Chan57579f72009-04-04 16:51:14 -07003678 }
3679
3680 rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
3681 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003682 pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003683 goto err_release_mips_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003684 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003685 mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3686 rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3687 if (bp->mips_firmware->size < sizeof(*mips_fw) ||
3688 check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
3689 check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
3690 check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
3691 check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
3692 check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003693 pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003694 rc = -EINVAL;
3695 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003696 }
Bastian Blank5ee1c322009-04-08 15:50:07 -07003697 if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
3698 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
3699 check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00003700 pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
françois romieu7880b722011-09-30 00:36:52 +00003701 rc = -EINVAL;
3702 goto err_release_firmware;
Michael Chan57579f72009-04-04 16:51:14 -07003703 }
françois romieu7880b722011-09-30 00:36:52 +00003704out:
3705 return rc;
Michael Chan57579f72009-04-04 16:51:14 -07003706
françois romieu7880b722011-09-30 00:36:52 +00003707err_release_firmware:
3708 release_firmware(bp->rv2p_firmware);
3709 bp->rv2p_firmware = NULL;
3710err_release_mips_firmware:
3711 release_firmware(bp->mips_firmware);
3712 goto out;
3713}
3714
3715static int bnx2_request_firmware(struct bnx2 *bp)
3716{
3717 return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
Michael Chan57579f72009-04-04 16:51:14 -07003718}
3719
3720static u32
3721rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
3722{
3723 switch (idx) {
3724 case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
3725 rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
3726 rv2p_code |= RV2P_BD_PAGE_SIZE;
3727 break;
3728 }
3729 return rv2p_code;
3730}
3731
3732static int
3733load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
3734 const struct bnx2_rv2p_fw_file_entry *fw_entry)
3735{
3736 u32 rv2p_code_len, file_offset;
3737 __be32 *rv2p_code;
3738 int i;
3739 u32 val, cmd, addr;
3740
3741 rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
3742 file_offset = be32_to_cpu(fw_entry->rv2p.offset);
3743
3744 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3745
3746 if (rv2p_proc == RV2P_PROC1) {
3747 cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3748 addr = BNX2_RV2P_PROC1_ADDR_CMD;
3749 } else {
3750 cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3751 addr = BNX2_RV2P_PROC2_ADDR_CMD;
Michael Chand25be1d2008-05-02 16:57:59 -07003752 }
Michael Chanb6016b72005-05-26 13:03:09 -07003753
3754 for (i = 0; i < rv2p_code_len; i += 8) {
Michael Chan57579f72009-04-04 16:51:14 -07003755 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003756 rv2p_code++;
Michael Chan57579f72009-04-04 16:51:14 -07003757 REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003758 rv2p_code++;
3759
Michael Chan57579f72009-04-04 16:51:14 -07003760 val = (i / 8) | cmd;
3761 REG_WR(bp, addr, val);
3762 }
3763
3764 rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
3765 for (i = 0; i < 8; i++) {
3766 u32 loc, code;
3767
3768 loc = be32_to_cpu(fw_entry->fixup[i]);
3769 if (loc && ((loc * 4) < rv2p_code_len)) {
3770 code = be32_to_cpu(*(rv2p_code + loc - 1));
3771 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
3772 code = be32_to_cpu(*(rv2p_code + loc));
3773 code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
3774 REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
3775
3776 val = (loc / 2) | cmd;
3777 REG_WR(bp, addr, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003778 }
3779 }
3780
3781 /* Reset the processor, un-stall is done later. */
3782 if (rv2p_proc == RV2P_PROC1) {
3783 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3784 }
3785 else {
3786 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3787 }
Michael Chan57579f72009-04-04 16:51:14 -07003788
3789 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003790}
3791
Michael Chanaf3ee512006-11-19 14:09:25 -08003792static int
Michael Chan57579f72009-04-04 16:51:14 -07003793load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
3794 const struct bnx2_mips_fw_file_entry *fw_entry)
Michael Chanb6016b72005-05-26 13:03:09 -07003795{
Michael Chan57579f72009-04-04 16:51:14 -07003796 u32 addr, len, file_offset;
3797 __be32 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07003798 u32 offset;
3799 u32 val;
3800
3801 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003802 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003803 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003804 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3805 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003806
3807 /* Load the Text area. */
Michael Chan57579f72009-04-04 16:51:14 -07003808 addr = be32_to_cpu(fw_entry->text.addr);
3809 len = be32_to_cpu(fw_entry->text.len);
3810 file_offset = be32_to_cpu(fw_entry->text.offset);
3811 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3812
3813 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3814 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003815 int j;
3816
Michael Chan57579f72009-04-04 16:51:14 -07003817 for (j = 0; j < (len / 4); j++, offset += 4)
3818 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003819 }
3820
3821 /* Load the Data area. */
Michael Chan57579f72009-04-04 16:51:14 -07003822 addr = be32_to_cpu(fw_entry->data.addr);
3823 len = be32_to_cpu(fw_entry->data.len);
3824 file_offset = be32_to_cpu(fw_entry->data.offset);
3825 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3826
3827 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3828 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003829 int j;
3830
Michael Chan57579f72009-04-04 16:51:14 -07003831 for (j = 0; j < (len / 4); j++, offset += 4)
3832 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003833 }
3834
3835 /* Load the Read-Only area. */
Michael Chan57579f72009-04-04 16:51:14 -07003836 addr = be32_to_cpu(fw_entry->rodata.addr);
3837 len = be32_to_cpu(fw_entry->rodata.len);
3838 file_offset = be32_to_cpu(fw_entry->rodata.offset);
3839 data = (__be32 *)(bp->mips_firmware->data + file_offset);
3840
3841 offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
3842 if (len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003843 int j;
3844
Michael Chan57579f72009-04-04 16:51:14 -07003845 for (j = 0; j < (len / 4); j++, offset += 4)
3846 bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003847 }
3848
3849 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003850 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
Michael Chan57579f72009-04-04 16:51:14 -07003851
3852 val = be32_to_cpu(fw_entry->start_addr);
3853 bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
Michael Chanb6016b72005-05-26 13:03:09 -07003854
3855 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003856 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003857 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003858 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3859 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003860
3861 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003862}
3863
Michael Chanfba9fe92006-06-12 22:21:25 -07003864static int
Michael Chanb6016b72005-05-26 13:03:09 -07003865bnx2_init_cpus(struct bnx2 *bp)
3866{
Michael Chan57579f72009-04-04 16:51:14 -07003867 const struct bnx2_mips_fw_file *mips_fw =
3868 (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
3869 const struct bnx2_rv2p_fw_file *rv2p_fw =
3870 (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
3871 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003872
3873 /* Initialize the RV2P processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003874 load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
3875 load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
Michael Chanb6016b72005-05-26 13:03:09 -07003876
3877 /* Initialize the RX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003878 rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003879 if (rc)
3880 goto init_cpu_err;
3881
Michael Chanb6016b72005-05-26 13:03:09 -07003882 /* Initialize the TX Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003883 rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
Michael Chanfba9fe92006-06-12 22:21:25 -07003884 if (rc)
3885 goto init_cpu_err;
3886
Michael Chanb6016b72005-05-26 13:03:09 -07003887 /* Initialize the TX Patch-up Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003888 rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
Michael Chanfba9fe92006-06-12 22:21:25 -07003889 if (rc)
3890 goto init_cpu_err;
3891
Michael Chanb6016b72005-05-26 13:03:09 -07003892 /* Initialize the Completion Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003893 rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
Michael Chanfba9fe92006-06-12 22:21:25 -07003894 if (rc)
3895 goto init_cpu_err;
3896
Michael Chand43584c2006-11-19 14:14:35 -08003897 /* Initialize the Command Processor. */
Michael Chan57579f72009-04-04 16:51:14 -07003898 rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
Michael Chan110d0ef2007-12-12 11:18:34 -08003899
Michael Chanfba9fe92006-06-12 22:21:25 -07003900init_cpu_err:
Michael Chanfba9fe92006-06-12 22:21:25 -07003901 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003902}
3903
3904static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003905bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003906{
3907 u16 pmcsr;
3908
3909 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3910
3911 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003912 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003913 u32 val;
3914
3915 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3916 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3917 PCI_PM_CTRL_PME_STATUS);
3918
3919 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3920 /* delay required during transition out of D3hot */
3921 msleep(20);
3922
3923 val = REG_RD(bp, BNX2_EMAC_MODE);
3924 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3925 val &= ~BNX2_EMAC_MODE_MPKT;
3926 REG_WR(bp, BNX2_EMAC_MODE, val);
3927
3928 val = REG_RD(bp, BNX2_RPM_CONFIG);
3929 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3930 REG_WR(bp, BNX2_RPM_CONFIG, val);
3931 break;
3932 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003933 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003934 int i;
3935 u32 val, wol_msg;
3936
3937 if (bp->wol) {
3938 u32 advertising;
3939 u8 autoneg;
3940
3941 autoneg = bp->autoneg;
3942 advertising = bp->advertising;
3943
Michael Chan239cd342007-10-17 19:26:15 -07003944 if (bp->phy_port == PORT_TP) {
3945 bp->autoneg = AUTONEG_SPEED;
3946 bp->advertising = ADVERTISED_10baseT_Half |
3947 ADVERTISED_10baseT_Full |
3948 ADVERTISED_100baseT_Half |
3949 ADVERTISED_100baseT_Full |
3950 ADVERTISED_Autoneg;
3951 }
Michael Chanb6016b72005-05-26 13:03:09 -07003952
Michael Chan239cd342007-10-17 19:26:15 -07003953 spin_lock_bh(&bp->phy_lock);
3954 bnx2_setup_phy(bp, bp->phy_port);
3955 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003956
3957 bp->autoneg = autoneg;
3958 bp->advertising = advertising;
3959
Benjamin Li5fcaed02008-07-14 22:39:52 -07003960 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003961
3962 val = REG_RD(bp, BNX2_EMAC_MODE);
3963
3964 /* Enable port mode. */
3965 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003966 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003967 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003968 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003969 if (bp->phy_port == PORT_TP)
3970 val |= BNX2_EMAC_MODE_PORT_MII;
3971 else {
3972 val |= BNX2_EMAC_MODE_PORT_GMII;
3973 if (bp->line_speed == SPEED_2500)
3974 val |= BNX2_EMAC_MODE_25G_MODE;
3975 }
Michael Chanb6016b72005-05-26 13:03:09 -07003976
3977 REG_WR(bp, BNX2_EMAC_MODE, val);
3978
3979 /* receive all multicast */
3980 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3981 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3982 0xffffffff);
3983 }
3984 REG_WR(bp, BNX2_EMAC_RX_MODE,
3985 BNX2_EMAC_RX_MODE_SORT_MODE);
3986
3987 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3988 BNX2_RPM_SORT_USER0_MC_EN;
3989 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3990 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3991 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3992 BNX2_RPM_SORT_USER0_ENA);
3993
3994 /* Need to enable EMAC and RPM for WOL. */
3995 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3996 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3997 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3998 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3999
4000 val = REG_RD(bp, BNX2_RPM_CONFIG);
4001 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
4002 REG_WR(bp, BNX2_RPM_CONFIG, val);
4003
4004 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
4005 }
4006 else {
4007 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
4008 }
4009
David S. Millerf86e82f2008-01-21 17:15:40 -08004010 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07004011 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
4012 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004013
4014 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
4015 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
4016 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
4017
4018 if (bp->wol)
4019 pmcsr |= 3;
4020 }
4021 else {
4022 pmcsr |= 3;
4023 }
4024 if (bp->wol) {
4025 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
4026 }
4027 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
4028 pmcsr);
4029
4030 /* No more memory access after this point until
4031 * device is brought back to D0.
4032 */
4033 udelay(50);
4034 break;
4035 }
4036 default:
4037 return -EINVAL;
4038 }
4039 return 0;
4040}
4041
4042static int
4043bnx2_acquire_nvram_lock(struct bnx2 *bp)
4044{
4045 u32 val;
4046 int j;
4047
4048 /* Request access to the flash interface. */
4049 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
4050 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4051 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4052 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
4053 break;
4054
4055 udelay(5);
4056 }
4057
4058 if (j >= NVRAM_TIMEOUT_COUNT)
4059 return -EBUSY;
4060
4061 return 0;
4062}
4063
4064static int
4065bnx2_release_nvram_lock(struct bnx2 *bp)
4066{
4067 int j;
4068 u32 val;
4069
4070 /* Relinquish nvram interface. */
4071 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
4072
4073 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4074 val = REG_RD(bp, BNX2_NVM_SW_ARB);
4075 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
4076 break;
4077
4078 udelay(5);
4079 }
4080
4081 if (j >= NVRAM_TIMEOUT_COUNT)
4082 return -EBUSY;
4083
4084 return 0;
4085}
4086
4087
4088static int
4089bnx2_enable_nvram_write(struct bnx2 *bp)
4090{
4091 u32 val;
4092
4093 val = REG_RD(bp, BNX2_MISC_CFG);
4094 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
4095
Michael Chane30372c2007-07-16 18:26:23 -07004096 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07004097 int j;
4098
4099 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4100 REG_WR(bp, BNX2_NVM_COMMAND,
4101 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
4102
4103 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4104 udelay(5);
4105
4106 val = REG_RD(bp, BNX2_NVM_COMMAND);
4107 if (val & BNX2_NVM_COMMAND_DONE)
4108 break;
4109 }
4110
4111 if (j >= NVRAM_TIMEOUT_COUNT)
4112 return -EBUSY;
4113 }
4114 return 0;
4115}
4116
4117static void
4118bnx2_disable_nvram_write(struct bnx2 *bp)
4119{
4120 u32 val;
4121
4122 val = REG_RD(bp, BNX2_MISC_CFG);
4123 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
4124}
4125
4126
4127static void
4128bnx2_enable_nvram_access(struct bnx2 *bp)
4129{
4130 u32 val;
4131
4132 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4133 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004134 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004135 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
4136}
4137
4138static void
4139bnx2_disable_nvram_access(struct bnx2 *bp)
4140{
4141 u32 val;
4142
4143 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
4144 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004145 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07004146 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
4147 BNX2_NVM_ACCESS_ENABLE_WR_EN));
4148}
4149
4150static int
4151bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
4152{
4153 u32 cmd;
4154 int j;
4155
Michael Chane30372c2007-07-16 18:26:23 -07004156 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07004157 /* Buffered flash, no erase needed */
4158 return 0;
4159
4160 /* Build an erase command */
4161 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
4162 BNX2_NVM_COMMAND_DOIT;
4163
4164 /* Need to clear DONE bit separately. */
4165 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4166
4167 /* Address of the NVRAM to read from. */
4168 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4169
4170 /* Issue an erase command. */
4171 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4172
4173 /* Wait for completion. */
4174 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4175 u32 val;
4176
4177 udelay(5);
4178
4179 val = REG_RD(bp, BNX2_NVM_COMMAND);
4180 if (val & BNX2_NVM_COMMAND_DONE)
4181 break;
4182 }
4183
4184 if (j >= NVRAM_TIMEOUT_COUNT)
4185 return -EBUSY;
4186
4187 return 0;
4188}
4189
4190static int
4191bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
4192{
4193 u32 cmd;
4194 int j;
4195
4196 /* Build the command word. */
4197 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
4198
Michael Chane30372c2007-07-16 18:26:23 -07004199 /* Calculate an offset of a buffered flash, not needed for 5709. */
4200 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004201 offset = ((offset / bp->flash_info->page_size) <<
4202 bp->flash_info->page_bits) +
4203 (offset % bp->flash_info->page_size);
4204 }
4205
4206 /* Need to clear DONE bit separately. */
4207 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4208
4209 /* Address of the NVRAM to read from. */
4210 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4211
4212 /* Issue a read command. */
4213 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4214
4215 /* Wait for completion. */
4216 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4217 u32 val;
4218
4219 udelay(5);
4220
4221 val = REG_RD(bp, BNX2_NVM_COMMAND);
4222 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00004223 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
4224 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004225 break;
4226 }
4227 }
4228 if (j >= NVRAM_TIMEOUT_COUNT)
4229 return -EBUSY;
4230
4231 return 0;
4232}
4233
4234
4235static int
4236bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
4237{
Al Virob491edd2007-12-22 19:44:51 +00004238 u32 cmd;
4239 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07004240 int j;
4241
4242 /* Build the command word. */
4243 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
4244
Michael Chane30372c2007-07-16 18:26:23 -07004245 /* Calculate an offset of a buffered flash, not needed for 5709. */
4246 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07004247 offset = ((offset / bp->flash_info->page_size) <<
4248 bp->flash_info->page_bits) +
4249 (offset % bp->flash_info->page_size);
4250 }
4251
4252 /* Need to clear DONE bit separately. */
4253 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
4254
4255 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004256
4257 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00004258 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07004259
4260 /* Address of the NVRAM to write to. */
4261 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
4262
4263 /* Issue the write command. */
4264 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
4265
4266 /* Wait for completion. */
4267 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
4268 udelay(5);
4269
4270 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
4271 break;
4272 }
4273 if (j >= NVRAM_TIMEOUT_COUNT)
4274 return -EBUSY;
4275
4276 return 0;
4277}
4278
4279static int
4280bnx2_init_nvram(struct bnx2 *bp)
4281{
4282 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07004283 int j, entry_count, rc = 0;
Michael Chan0ced9d02009-08-21 16:20:49 +00004284 const struct flash_spec *flash;
Michael Chanb6016b72005-05-26 13:03:09 -07004285
Michael Chane30372c2007-07-16 18:26:23 -07004286 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4287 bp->flash_info = &flash_5709;
4288 goto get_flash_size;
4289 }
4290
Michael Chanb6016b72005-05-26 13:03:09 -07004291 /* Determine the selected interface. */
4292 val = REG_RD(bp, BNX2_NVM_CFG1);
4293
Denis Chengff8ac602007-09-02 18:30:18 +08004294 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07004295
Michael Chanb6016b72005-05-26 13:03:09 -07004296 if (val & 0x40000000) {
4297
4298 /* Flash interface has been reconfigured */
4299 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08004300 j++, flash++) {
4301 if ((val & FLASH_BACKUP_STRAP_MASK) ==
4302 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004303 bp->flash_info = flash;
4304 break;
4305 }
4306 }
4307 }
4308 else {
Michael Chan37137702005-11-04 08:49:17 -08004309 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07004310 /* Not yet been reconfigured */
4311
Michael Chan37137702005-11-04 08:49:17 -08004312 if (val & (1 << 23))
4313 mask = FLASH_BACKUP_STRAP_MASK;
4314 else
4315 mask = FLASH_STRAP_MASK;
4316
Michael Chanb6016b72005-05-26 13:03:09 -07004317 for (j = 0, flash = &flash_table[0]; j < entry_count;
4318 j++, flash++) {
4319
Michael Chan37137702005-11-04 08:49:17 -08004320 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004321 bp->flash_info = flash;
4322
4323 /* Request access to the flash interface. */
4324 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4325 return rc;
4326
4327 /* Enable access to flash interface */
4328 bnx2_enable_nvram_access(bp);
4329
4330 /* Reconfigure the flash interface */
4331 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
4332 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
4333 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
4334 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
4335
4336 /* Disable access to flash interface */
4337 bnx2_disable_nvram_access(bp);
4338 bnx2_release_nvram_lock(bp);
4339
4340 break;
4341 }
4342 }
4343 } /* if (val & 0x40000000) */
4344
4345 if (j == entry_count) {
4346 bp->flash_info = NULL;
Joe Perches3a9c6a42010-02-17 15:01:51 +00004347 pr_alert("Unknown flash/EEPROM type\n");
Michael Chan1122db72006-01-23 16:11:42 -08004348 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07004349 }
4350
Michael Chane30372c2007-07-16 18:26:23 -07004351get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08004352 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08004353 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
4354 if (val)
4355 bp->flash_size = val;
4356 else
4357 bp->flash_size = bp->flash_info->total_size;
4358
Michael Chanb6016b72005-05-26 13:03:09 -07004359 return rc;
4360}
4361
4362static int
4363bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
4364 int buf_size)
4365{
4366 int rc = 0;
4367 u32 cmd_flags, offset32, len32, extra;
4368
4369 if (buf_size == 0)
4370 return 0;
4371
4372 /* Request access to the flash interface. */
4373 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4374 return rc;
4375
4376 /* Enable access to flash interface */
4377 bnx2_enable_nvram_access(bp);
4378
4379 len32 = buf_size;
4380 offset32 = offset;
4381 extra = 0;
4382
4383 cmd_flags = 0;
4384
4385 if (offset32 & 3) {
4386 u8 buf[4];
4387 u32 pre_len;
4388
4389 offset32 &= ~3;
4390 pre_len = 4 - (offset & 3);
4391
4392 if (pre_len >= len32) {
4393 pre_len = len32;
4394 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4395 BNX2_NVM_COMMAND_LAST;
4396 }
4397 else {
4398 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4399 }
4400
4401 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4402
4403 if (rc)
4404 return rc;
4405
4406 memcpy(ret_buf, buf + (offset & 3), pre_len);
4407
4408 offset32 += 4;
4409 ret_buf += pre_len;
4410 len32 -= pre_len;
4411 }
4412 if (len32 & 3) {
4413 extra = 4 - (len32 & 3);
4414 len32 = (len32 + 4) & ~3;
4415 }
4416
4417 if (len32 == 4) {
4418 u8 buf[4];
4419
4420 if (cmd_flags)
4421 cmd_flags = BNX2_NVM_COMMAND_LAST;
4422 else
4423 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4424 BNX2_NVM_COMMAND_LAST;
4425
4426 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4427
4428 memcpy(ret_buf, buf, 4 - extra);
4429 }
4430 else if (len32 > 0) {
4431 u8 buf[4];
4432
4433 /* Read the first word. */
4434 if (cmd_flags)
4435 cmd_flags = 0;
4436 else
4437 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4438
4439 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4440
4441 /* Advance to the next dword. */
4442 offset32 += 4;
4443 ret_buf += 4;
4444 len32 -= 4;
4445
4446 while (len32 > 4 && rc == 0) {
4447 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4448
4449 /* Advance to the next dword. */
4450 offset32 += 4;
4451 ret_buf += 4;
4452 len32 -= 4;
4453 }
4454
4455 if (rc)
4456 return rc;
4457
4458 cmd_flags = BNX2_NVM_COMMAND_LAST;
4459 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4460
4461 memcpy(ret_buf, buf, 4 - extra);
4462 }
4463
4464 /* Disable access to flash interface */
4465 bnx2_disable_nvram_access(bp);
4466
4467 bnx2_release_nvram_lock(bp);
4468
4469 return rc;
4470}
4471
4472static int
4473bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4474 int buf_size)
4475{
4476 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004477 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004478 int rc = 0;
4479 int align_start, align_end;
4480
4481 buf = data_buf;
4482 offset32 = offset;
4483 len32 = buf_size;
4484 align_start = align_end = 0;
4485
4486 if ((align_start = (offset32 & 3))) {
4487 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004488 len32 += align_start;
4489 if (len32 < 4)
4490 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004491 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4492 return rc;
4493 }
4494
4495 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004496 align_end = 4 - (len32 & 3);
4497 len32 += align_end;
4498 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4499 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004500 }
4501
4502 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004503 align_buf = kmalloc(len32, GFP_KERNEL);
4504 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004505 return -ENOMEM;
4506 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004507 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004508 }
4509 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004510 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004511 }
Michael Chane6be7632007-01-08 19:56:13 -08004512 memcpy(align_buf + align_start, data_buf, buf_size);
4513 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004514 }
4515
Michael Chane30372c2007-07-16 18:26:23 -07004516 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004517 flash_buffer = kmalloc(264, GFP_KERNEL);
4518 if (flash_buffer == NULL) {
4519 rc = -ENOMEM;
4520 goto nvram_write_end;
4521 }
4522 }
4523
Michael Chanb6016b72005-05-26 13:03:09 -07004524 written = 0;
4525 while ((written < len32) && (rc == 0)) {
4526 u32 page_start, page_end, data_start, data_end;
4527 u32 addr, cmd_flags;
4528 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004529
4530 /* Find the page_start addr */
4531 page_start = offset32 + written;
4532 page_start -= (page_start % bp->flash_info->page_size);
4533 /* Find the page_end addr */
4534 page_end = page_start + bp->flash_info->page_size;
4535 /* Find the data_start addr */
4536 data_start = (written == 0) ? offset32 : page_start;
4537 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004538 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004539 (offset32 + len32) : page_end;
4540
4541 /* Request access to the flash interface. */
4542 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4543 goto nvram_write_end;
4544
4545 /* Enable access to flash interface */
4546 bnx2_enable_nvram_access(bp);
4547
4548 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004549 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004550 int j;
4551
4552 /* Read the whole page into the buffer
4553 * (non-buffer flash only) */
4554 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4555 if (j == (bp->flash_info->page_size - 4)) {
4556 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4557 }
4558 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004559 page_start + j,
4560 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004561 cmd_flags);
4562
4563 if (rc)
4564 goto nvram_write_end;
4565
4566 cmd_flags = 0;
4567 }
4568 }
4569
4570 /* Enable writes to flash interface (unlock write-protect) */
4571 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4572 goto nvram_write_end;
4573
Michael Chanb6016b72005-05-26 13:03:09 -07004574 /* Loop to write back the buffer data from page_start to
4575 * data_start */
4576 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004577 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004578 /* Erase the page */
4579 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4580 goto nvram_write_end;
4581
4582 /* Re-enable the write again for the actual write */
4583 bnx2_enable_nvram_write(bp);
4584
Michael Chanb6016b72005-05-26 13:03:09 -07004585 for (addr = page_start; addr < data_start;
4586 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004587
Michael Chanb6016b72005-05-26 13:03:09 -07004588 rc = bnx2_nvram_write_dword(bp, addr,
4589 &flash_buffer[i], cmd_flags);
4590
4591 if (rc != 0)
4592 goto nvram_write_end;
4593
4594 cmd_flags = 0;
4595 }
4596 }
4597
4598 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004599 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004600 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004601 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004602 (addr == data_end - 4))) {
4603
4604 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4605 }
4606 rc = bnx2_nvram_write_dword(bp, addr, buf,
4607 cmd_flags);
4608
4609 if (rc != 0)
4610 goto nvram_write_end;
4611
4612 cmd_flags = 0;
4613 buf += 4;
4614 }
4615
4616 /* Loop to write back the buffer data from data_end
4617 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004618 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004619 for (addr = data_end; addr < page_end;
4620 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004621
Michael Chanb6016b72005-05-26 13:03:09 -07004622 if (addr == page_end-4) {
4623 cmd_flags = BNX2_NVM_COMMAND_LAST;
4624 }
4625 rc = bnx2_nvram_write_dword(bp, addr,
4626 &flash_buffer[i], cmd_flags);
4627
4628 if (rc != 0)
4629 goto nvram_write_end;
4630
4631 cmd_flags = 0;
4632 }
4633 }
4634
4635 /* Disable writes to flash interface (lock write-protect) */
4636 bnx2_disable_nvram_write(bp);
4637
4638 /* Disable access to flash interface */
4639 bnx2_disable_nvram_access(bp);
4640 bnx2_release_nvram_lock(bp);
4641
4642 /* Increment written */
4643 written += data_end - data_start;
4644 }
4645
4646nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004647 kfree(flash_buffer);
4648 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004649 return rc;
4650}
4651
Michael Chan0d8a6572007-07-07 22:49:43 -07004652static void
Michael Chan7c62e832008-07-14 22:39:03 -07004653bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004654{
Michael Chan7c62e832008-07-14 22:39:03 -07004655 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004656
Michael Chan583c28e2008-01-21 19:51:35 -08004657 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004658 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4659
4660 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4661 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004662
Michael Chan2726d6e2008-01-29 21:35:05 -08004663 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004664 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4665 return;
4666
Michael Chan7c62e832008-07-14 22:39:03 -07004667 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4668 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4669 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4670 }
4671
4672 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4673 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4674 u32 link;
4675
Michael Chan583c28e2008-01-21 19:51:35 -08004676 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004677
Michael Chan7c62e832008-07-14 22:39:03 -07004678 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4679 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004680 bp->phy_port = PORT_FIBRE;
4681 else
4682 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004683
Michael Chan7c62e832008-07-14 22:39:03 -07004684 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4685 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004686 }
Michael Chan7c62e832008-07-14 22:39:03 -07004687
4688 if (netif_running(bp->dev) && sig)
4689 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004690}
4691
Michael Chanb4b36042007-12-20 19:59:30 -08004692static void
4693bnx2_setup_msix_tbl(struct bnx2 *bp)
4694{
4695 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4696
4697 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4698 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4699}
4700
Michael Chanb6016b72005-05-26 13:03:09 -07004701static int
4702bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4703{
4704 u32 val;
4705 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004706 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004707
4708 /* Wait for the current PCI transaction to complete before
4709 * issuing a reset. */
Eddie Waia5dac102010-11-24 13:48:54 +00004710 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
4711 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
4712 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4713 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4714 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4715 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4716 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4717 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4718 udelay(5);
4719 } else { /* 5709 */
4720 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4721 val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4722 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4723 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4724
4725 for (i = 0; i < 100; i++) {
4726 msleep(1);
4727 val = REG_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
4728 if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
4729 break;
4730 }
4731 }
Michael Chanb6016b72005-05-26 13:03:09 -07004732
Michael Chanb090ae22006-01-23 16:07:10 -08004733 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004734 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004735
Michael Chanb6016b72005-05-26 13:03:09 -07004736 /* Deposit a driver reset signature so the firmware knows that
4737 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004738 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4739 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004740
Michael Chanb6016b72005-05-26 13:03:09 -07004741 /* Do a dummy read to force the chip to complete all current transaction
4742 * before we issue a reset. */
4743 val = REG_RD(bp, BNX2_MISC_ID);
4744
Michael Chan234754d2006-11-19 14:11:41 -08004745 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4746 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4747 REG_RD(bp, BNX2_MISC_COMMAND);
4748 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004749
Michael Chan234754d2006-11-19 14:11:41 -08004750 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4751 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004752
Michael Chanbe7ff1a2010-11-24 13:48:55 +00004753 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004754
Michael Chan234754d2006-11-19 14:11:41 -08004755 } else {
4756 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4757 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4758 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4759
4760 /* Chip reset. */
4761 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4762
Michael Chan594a9df2007-08-28 15:39:42 -07004763 /* Reading back any register after chip reset will hang the
4764 * bus on 5706 A0 and A1. The msleep below provides plenty
4765 * of margin for write posting.
4766 */
Michael Chan234754d2006-11-19 14:11:41 -08004767 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004768 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4769 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004770
Michael Chan234754d2006-11-19 14:11:41 -08004771 /* Reset takes approximate 30 usec */
4772 for (i = 0; i < 10; i++) {
4773 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4774 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4775 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4776 break;
4777 udelay(10);
4778 }
4779
4780 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4781 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004782 pr_err("Chip reset did not complete\n");
Michael Chan234754d2006-11-19 14:11:41 -08004783 return -EBUSY;
4784 }
Michael Chanb6016b72005-05-26 13:03:09 -07004785 }
4786
4787 /* Make sure byte swapping is properly configured. */
4788 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4789 if (val != 0x01020304) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00004790 pr_err("Chip not in correct endian mode\n");
Michael Chanb6016b72005-05-26 13:03:09 -07004791 return -ENODEV;
4792 }
4793
Michael Chanb6016b72005-05-26 13:03:09 -07004794 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004795 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004796 if (rc)
4797 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004798
Michael Chan0d8a6572007-07-07 22:49:43 -07004799 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004800 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004801 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004802 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4803 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004804 bnx2_set_default_remote_link(bp);
4805 spin_unlock_bh(&bp->phy_lock);
4806
Michael Chanb6016b72005-05-26 13:03:09 -07004807 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4808 /* Adjust the voltage regular to two steps lower. The default
4809 * of this register is 0x0000000e. */
4810 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4811
4812 /* Remove bad rbuf memory from the free pool. */
4813 rc = bnx2_alloc_bad_rbuf(bp);
4814 }
4815
Michael Chanc441b8d2010-04-27 11:28:09 +00004816 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanb4b36042007-12-20 19:59:30 -08004817 bnx2_setup_msix_tbl(bp);
Michael Chanc441b8d2010-04-27 11:28:09 +00004818 /* Prevent MSIX table reads and write from timing out */
4819 REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
4820 BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
4821 }
Michael Chanb4b36042007-12-20 19:59:30 -08004822
Michael Chanb6016b72005-05-26 13:03:09 -07004823 return rc;
4824}
4825
4826static int
4827bnx2_init_chip(struct bnx2 *bp)
4828{
Michael Chand8026d92008-11-12 16:02:20 -08004829 u32 val, mtu;
Michael Chanb4b36042007-12-20 19:59:30 -08004830 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004831
4832 /* Make sure the interrupt is not active. */
4833 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4834
4835 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4836 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4837#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004838 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004839#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004840 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004841 DMA_READ_CHANS << 12 |
4842 DMA_WRITE_CHANS << 16;
4843
4844 val |= (0x2 << 20) | (1 << 11);
4845
David S. Millerf86e82f2008-01-21 17:15:40 -08004846 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004847 val |= (1 << 23);
4848
4849 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004850 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004851 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4852
4853 REG_WR(bp, BNX2_DMA_CONFIG, val);
4854
4855 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4856 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4857 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4858 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4859 }
4860
David S. Millerf86e82f2008-01-21 17:15:40 -08004861 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004862 u16 val16;
4863
4864 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4865 &val16);
4866 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4867 val16 & ~PCI_X_CMD_ERO);
4868 }
4869
4870 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4871 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4872 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4873 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4874
4875 /* Initialize context mapping and zero out the quick contexts. The
4876 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004877 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4878 rc = bnx2_init_5709_context(bp);
4879 if (rc)
4880 return rc;
4881 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004882 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004883
Michael Chanfba9fe92006-06-12 22:21:25 -07004884 if ((rc = bnx2_init_cpus(bp)) != 0)
4885 return rc;
4886
Michael Chanb6016b72005-05-26 13:03:09 -07004887 bnx2_init_nvram(bp);
4888
Benjamin Li5fcaed02008-07-14 22:39:52 -07004889 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004890
4891 val = REG_RD(bp, BNX2_MQ_CONFIG);
4892 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4893 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan4edd4732009-06-08 18:14:42 -07004894 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4895 val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
4896 if (CHIP_REV(bp) == CHIP_REV_Ax)
4897 val |= BNX2_MQ_CONFIG_HALT_DIS;
4898 }
Michael Chan68c9f752007-04-24 15:35:53 -07004899
Michael Chanb6016b72005-05-26 13:03:09 -07004900 REG_WR(bp, BNX2_MQ_CONFIG, val);
4901
4902 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4903 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4904 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4905
4906 val = (BCM_PAGE_BITS - 8) << 24;
4907 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4908
4909 /* Configure page size. */
4910 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4911 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4912 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4913 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4914
4915 val = bp->mac_addr[0] +
4916 (bp->mac_addr[1] << 8) +
4917 (bp->mac_addr[2] << 16) +
4918 bp->mac_addr[3] +
4919 (bp->mac_addr[4] << 8) +
4920 (bp->mac_addr[5] << 16);
4921 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4922
4923 /* Program the MTU. Also include 4 bytes for CRC32. */
Michael Chand8026d92008-11-12 16:02:20 -08004924 mtu = bp->dev->mtu;
4925 val = mtu + ETH_HLEN + ETH_FCS_LEN;
Michael Chanb6016b72005-05-26 13:03:09 -07004926 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4927 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4928 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4929
Michael Chand8026d92008-11-12 16:02:20 -08004930 if (mtu < 1500)
4931 mtu = 1500;
4932
4933 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
4934 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
4935 bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
4936
Michael Chan155d5562009-08-21 16:20:43 +00004937 memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
Michael Chanb4b36042007-12-20 19:59:30 -08004938 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4939 bp->bnx2_napi[i].last_status_idx = 0;
4940
Michael Chanefba0182008-12-03 00:36:15 -08004941 bp->idle_chk_status_idx = 0xffff;
4942
Michael Chanb6016b72005-05-26 13:03:09 -07004943 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4944
4945 /* Set up how to generate a link change interrupt. */
4946 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4947
4948 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4949 (u64) bp->status_blk_mapping & 0xffffffff);
4950 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4951
4952 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4953 (u64) bp->stats_blk_mapping & 0xffffffff);
4954 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4955 (u64) bp->stats_blk_mapping >> 32);
4956
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004957 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004958 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4959
4960 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4961 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4962
4963 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4964 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4965
4966 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4967
4968 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4969
4970 REG_WR(bp, BNX2_HC_COM_TICKS,
4971 (bp->com_ticks_int << 16) | bp->com_ticks);
4972
4973 REG_WR(bp, BNX2_HC_CMD_TICKS,
4974 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4975
Michael Chan61d9e3f2009-08-21 16:20:46 +00004976 if (bp->flags & BNX2_FLAG_BROKEN_STATS)
Michael Chan02537b062007-06-04 21:24:07 -07004977 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4978 else
Michael Chan7ea69202007-07-16 18:27:10 -07004979 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004980 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4981
4982 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004983 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004984 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004985 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4986 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004987 }
4988
Michael Chanefde73a2010-02-15 19:42:07 +00004989 if (bp->flags & BNX2_FLAG_USING_MSIX) {
Michael Chanc76c0472007-12-20 20:01:19 -08004990 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4991 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4992
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004993 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4994 }
4995
4996 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
Michael Chancf7474a2009-08-21 16:20:48 +00004997 val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004998
4999 REG_WR(bp, BNX2_HC_CONFIG, val);
5000
Michael Chan22fa1592010-10-11 16:12:00 -07005001 if (bp->rx_ticks < 25)
5002 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
5003 else
5004 bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
5005
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005006 for (i = 1; i < bp->irq_nvecs; i++) {
5007 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
5008 BNX2_HC_SB_CONFIG_1;
5009
Michael Chan6f743ca2008-01-29 21:34:08 -08005010 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08005011 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005012 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08005013 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
5014
Michael Chan6f743ca2008-01-29 21:34:08 -08005015 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005016 (bp->tx_quick_cons_trip_int << 16) |
5017 bp->tx_quick_cons_trip);
5018
Michael Chan6f743ca2008-01-29 21:34:08 -08005019 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08005020 (bp->tx_ticks_int << 16) | bp->tx_ticks);
5021
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005022 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
5023 (bp->rx_quick_cons_trip_int << 16) |
5024 bp->rx_quick_cons_trip);
5025
5026 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
5027 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08005028 }
5029
Michael Chanb6016b72005-05-26 13:03:09 -07005030 /* Clear internal stats counters. */
5031 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
5032
Michael Chanda3e4fb2007-05-03 13:24:23 -07005033 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07005034
5035 /* Initialize the receive filter. */
5036 bnx2_set_rx_mode(bp->dev);
5037
Michael Chan0aa38df2007-06-04 21:23:06 -07005038 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5039 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
5040 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
5041 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
5042 }
Michael Chanb090ae22006-01-23 16:07:10 -08005043 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07005044 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005045
Michael Chandf149d72007-07-07 22:51:36 -07005046 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07005047 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
5048
5049 udelay(20);
5050
Michael Chanbf5295b2006-03-23 01:11:56 -08005051 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
5052
Michael Chanb090ae22006-01-23 16:07:10 -08005053 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005054}
5055
Michael Chan59b47d82006-11-19 14:10:45 -08005056static void
Michael Chanc76c0472007-12-20 20:01:19 -08005057bnx2_clear_ring_states(struct bnx2 *bp)
5058{
5059 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005060 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005061 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08005062 int i;
5063
5064 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5065 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07005066 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005067 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005068
Michael Chan35e90102008-06-19 16:37:42 -07005069 txr->tx_cons = 0;
5070 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005071 rxr->rx_prod_bseq = 0;
5072 rxr->rx_prod = 0;
5073 rxr->rx_cons = 0;
5074 rxr->rx_pg_prod = 0;
5075 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08005076 }
5077}
5078
5079static void
Michael Chan35e90102008-06-19 16:37:42 -07005080bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08005081{
5082 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08005083 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08005084
5085 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5086 offset0 = BNX2_L2CTX_TYPE_XI;
5087 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
5088 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
5089 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
5090 } else {
5091 offset0 = BNX2_L2CTX_TYPE;
5092 offset1 = BNX2_L2CTX_CMD_TYPE;
5093 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
5094 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
5095 }
5096 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08005097 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005098
5099 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08005100 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005101
Michael Chan35e90102008-06-19 16:37:42 -07005102 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005103 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005104
Michael Chan35e90102008-06-19 16:37:42 -07005105 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005106 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08005107}
Michael Chanb6016b72005-05-26 13:03:09 -07005108
5109static void
Michael Chan35e90102008-06-19 16:37:42 -07005110bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07005111{
5112 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08005113 u32 cid = TX_CID;
5114 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07005115 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08005116
Michael Chan35e90102008-06-19 16:37:42 -07005117 bnapi = &bp->bnx2_napi[ring_num];
5118 txr = &bnapi->tx_ring;
5119
5120 if (ring_num == 0)
5121 cid = TX_CID;
5122 else
5123 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07005124
Michael Chan2f8af122006-08-15 01:39:10 -07005125 bp->tx_wake_thresh = bp->tx_ring_size / 2;
5126
Michael Chan35e90102008-06-19 16:37:42 -07005127 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005128
Michael Chan35e90102008-06-19 16:37:42 -07005129 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
5130 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07005131
Michael Chan35e90102008-06-19 16:37:42 -07005132 txr->tx_prod = 0;
5133 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005134
Michael Chan35e90102008-06-19 16:37:42 -07005135 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
5136 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07005137
Michael Chan35e90102008-06-19 16:37:42 -07005138 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07005139}
5140
5141static void
Michael Chan5d5d0012007-12-12 11:17:43 -08005142bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
5143 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07005144{
Michael Chanb6016b72005-05-26 13:03:09 -07005145 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08005146 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07005147
Michael Chan5d5d0012007-12-12 11:17:43 -08005148 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08005149 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005150
Michael Chan5d5d0012007-12-12 11:17:43 -08005151 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08005152 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08005153 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005154 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
5155 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005156 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08005157 j = 0;
5158 else
5159 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08005160 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
5161 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08005162 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005163}
5164
5165static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07005166bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08005167{
5168 int i;
5169 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005170 u32 cid, rx_cid_addr, val;
5171 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
5172 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08005173
Michael Chanbb4f98a2008-06-19 16:38:19 -07005174 if (ring_num == 0)
5175 cid = RX_CID;
5176 else
5177 cid = RX_RSS_CID + ring_num - 1;
5178
5179 rx_cid_addr = GET_CID_ADDR(cid);
5180
5181 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08005182 bp->rx_buf_use_size, bp->rx_max_ring);
5183
Michael Chanbb4f98a2008-06-19 16:38:19 -07005184 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08005185
5186 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
5187 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
5188 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
5189 }
5190
Michael Chan62a83132008-01-29 21:35:40 -08005191 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08005192 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07005193 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
5194 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08005195 PAGE_SIZE, bp->rx_max_pg_ring);
5196 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08005197 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
5198 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005199 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08005200
Michael Chanbb4f98a2008-06-19 16:38:19 -07005201 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005202 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005203
Michael Chanbb4f98a2008-06-19 16:38:19 -07005204 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005205 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08005206
5207 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5208 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
5209 }
Michael Chanb6016b72005-05-26 13:03:09 -07005210
Michael Chanbb4f98a2008-06-19 16:38:19 -07005211 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08005212 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005213
Michael Chanbb4f98a2008-06-19 16:38:19 -07005214 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08005215 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07005216
Michael Chanbb4f98a2008-06-19 16:38:19 -07005217 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005218 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Stanislaw Gruszkaa2df00a2010-07-15 22:55:40 +00005219 if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005220 netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
5221 ring_num, i, bp->rx_pg_ring_size);
Michael Chan47bf4242007-12-12 11:19:12 -08005222 break;
Michael Chanb929e532009-12-03 09:46:33 +00005223 }
Michael Chan47bf4242007-12-12 11:19:12 -08005224 prod = NEXT_RX_BD(prod);
5225 ring_prod = RX_PG_RING_IDX(prod);
5226 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005227 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08005228
Michael Chanbb4f98a2008-06-19 16:38:19 -07005229 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08005230 for (i = 0; i < bp->rx_ring_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005231 if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00005232 netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
5233 ring_num, i, bp->rx_ring_size);
Michael Chanb6016b72005-05-26 13:03:09 -07005234 break;
Michael Chanb929e532009-12-03 09:46:33 +00005235 }
Michael Chanb6016b72005-05-26 13:03:09 -07005236 prod = NEXT_RX_BD(prod);
5237 ring_prod = RX_RING_IDX(prod);
5238 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07005239 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005240
Michael Chanbb4f98a2008-06-19 16:38:19 -07005241 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
5242 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
5243 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07005244
Michael Chanbb4f98a2008-06-19 16:38:19 -07005245 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
5246 REG_WR16(bp, rxr->rx_bidx_addr, prod);
5247
5248 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005249}
5250
Michael Chan35e90102008-06-19 16:37:42 -07005251static void
5252bnx2_init_all_rings(struct bnx2 *bp)
5253{
5254 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005255 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07005256
5257 bnx2_clear_ring_states(bp);
5258
5259 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
5260 for (i = 0; i < bp->num_tx_rings; i++)
5261 bnx2_init_tx_ring(bp, i);
5262
5263 if (bp->num_tx_rings > 1)
5264 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
5265 (TX_TSS_CID << 7));
5266
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005267 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
5268 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
5269
Michael Chanbb4f98a2008-06-19 16:38:19 -07005270 for (i = 0; i < bp->num_rx_rings; i++)
5271 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005272
5273 if (bp->num_rx_rings > 1) {
Michael Chan22fa1592010-10-11 16:12:00 -07005274 u32 tbl_32 = 0;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005275
5276 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
Michael Chan22fa1592010-10-11 16:12:00 -07005277 int shift = (i % 8) << 2;
5278
5279 tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
5280 if ((i % 8) == 7) {
5281 REG_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
5282 REG_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
5283 BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
5284 BNX2_RLUP_RSS_COMMAND_WRITE |
5285 BNX2_RLUP_RSS_COMMAND_HASH_MASK);
5286 tbl_32 = 0;
5287 }
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005288 }
5289
5290 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
5291 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
5292
5293 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
5294
5295 }
Michael Chan35e90102008-06-19 16:37:42 -07005296}
5297
Michael Chan5d5d0012007-12-12 11:17:43 -08005298static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08005299{
Michael Chan5d5d0012007-12-12 11:17:43 -08005300 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08005301
Michael Chan5d5d0012007-12-12 11:17:43 -08005302 while (ring_size > MAX_RX_DESC_CNT) {
5303 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08005304 num_rings++;
5305 }
5306 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08005307 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08005308 while ((max & num_rings) == 0)
5309 max >>= 1;
5310
5311 if (num_rings != max)
5312 max <<= 1;
5313
Michael Chan5d5d0012007-12-12 11:17:43 -08005314 return max;
5315}
5316
5317static void
5318bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
5319{
Michael Chan84eaa182007-12-12 11:19:57 -08005320 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08005321
5322 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005323 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08005324
Michael Chan84eaa182007-12-12 11:19:57 -08005325 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005326 SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Michael Chan84eaa182007-12-12 11:19:57 -08005327
Benjamin Li601d3d12008-05-16 22:19:35 -07005328 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08005329 bp->rx_pg_ring_size = 0;
5330 bp->rx_max_pg_ring = 0;
5331 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08005332 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08005333 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
5334
5335 jumbo_size = size * pages;
5336 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
5337 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
5338
5339 bp->rx_pg_ring_size = jumbo_size;
5340 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
5341 MAX_RX_PG_RINGS);
5342 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07005343 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08005344 bp->rx_copy_thresh = 0;
5345 }
Michael Chan5d5d0012007-12-12 11:17:43 -08005346
5347 bp->rx_buf_use_size = rx_size;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005348 /* hw alignment + build_skb() overhead*/
5349 bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
5350 NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005351 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08005352 bp->rx_ring_size = size;
5353 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08005354 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
5355}
5356
5357static void
Michael Chanb6016b72005-05-26 13:03:09 -07005358bnx2_free_tx_skbs(struct bnx2 *bp)
5359{
5360 int i;
5361
Michael Chan35e90102008-06-19 16:37:42 -07005362 for (i = 0; i < bp->num_tx_rings; i++) {
5363 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5364 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
5365 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005366
Michael Chan35e90102008-06-19 16:37:42 -07005367 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07005368 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005369
Michael Chan35e90102008-06-19 16:37:42 -07005370 for (j = 0; j < TX_DESC_CNT; ) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005371 struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
Michael Chan35e90102008-06-19 16:37:42 -07005372 struct sk_buff *skb = tx_buf->skb;
Alexander Duycke95524a2009-12-02 16:47:57 +00005373 int k, last;
Michael Chan35e90102008-06-19 16:37:42 -07005374
5375 if (skb == NULL) {
5376 j++;
5377 continue;
5378 }
5379
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005380 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005381 dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00005382 skb_headlen(skb),
5383 PCI_DMA_TODEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005384
Michael Chan35e90102008-06-19 16:37:42 -07005385 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07005386
Alexander Duycke95524a2009-12-02 16:47:57 +00005387 last = tx_buf->nr_frags;
5388 j++;
5389 for (k = 0; k < last; k++, j++) {
5390 tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005391 dma_unmap_page(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005392 dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00005393 skb_frag_size(&skb_shinfo(skb)->frags[k]),
Alexander Duycke95524a2009-12-02 16:47:57 +00005394 PCI_DMA_TODEVICE);
5395 }
Michael Chan35e90102008-06-19 16:37:42 -07005396 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005397 }
Eric Dumazete9831902011-11-29 11:53:05 +00005398 netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
Michael Chanb6016b72005-05-26 13:03:09 -07005399 }
Michael Chanb6016b72005-05-26 13:03:09 -07005400}
5401
5402static void
5403bnx2_free_rx_skbs(struct bnx2 *bp)
5404{
5405 int i;
5406
Michael Chanbb4f98a2008-06-19 16:38:19 -07005407 for (i = 0; i < bp->num_rx_rings; i++) {
5408 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
5409 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
5410 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07005411
Michael Chanbb4f98a2008-06-19 16:38:19 -07005412 if (rxr->rx_buf_ring == NULL)
5413 return;
Michael Chanb6016b72005-05-26 13:03:09 -07005414
Michael Chanbb4f98a2008-06-19 16:38:19 -07005415 for (j = 0; j < bp->rx_max_ring_idx; j++) {
5416 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005417 u8 *data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005418
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005419 if (data == NULL)
Michael Chanbb4f98a2008-06-19 16:38:19 -07005420 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005421
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005422 dma_unmap_single(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005423 dma_unmap_addr(rx_buf, mapping),
Michael Chanbb4f98a2008-06-19 16:38:19 -07005424 bp->rx_buf_use_size,
5425 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005426
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005427 rx_buf->data = NULL;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005428
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005429 kfree(data);
Michael Chanbb4f98a2008-06-19 16:38:19 -07005430 }
5431 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5432 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005433 }
5434}
5435
5436static void
5437bnx2_free_skbs(struct bnx2 *bp)
5438{
5439 bnx2_free_tx_skbs(bp);
5440 bnx2_free_rx_skbs(bp);
5441}
5442
5443static int
5444bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5445{
5446 int rc;
5447
5448 rc = bnx2_reset_chip(bp, reset_code);
5449 bnx2_free_skbs(bp);
5450 if (rc)
5451 return rc;
5452
Michael Chanfba9fe92006-06-12 22:21:25 -07005453 if ((rc = bnx2_init_chip(bp)) != 0)
5454 return rc;
5455
Michael Chan35e90102008-06-19 16:37:42 -07005456 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005457 return 0;
5458}
5459
5460static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005461bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005462{
5463 int rc;
5464
5465 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5466 return rc;
5467
Michael Chan80be4432006-11-19 14:07:28 -08005468 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005469 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005470 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005471 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5472 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005473 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005474 return 0;
5475}
5476
5477static int
Michael Chan74bf4ba2008-10-09 12:21:08 -07005478bnx2_shutdown_chip(struct bnx2 *bp)
5479{
5480 u32 reset_code;
5481
5482 if (bp->flags & BNX2_FLAG_NO_WOL)
5483 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
5484 else if (bp->wol)
5485 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
5486 else
5487 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
5488
5489 return bnx2_reset_chip(bp, reset_code);
5490}
5491
5492static int
Michael Chanb6016b72005-05-26 13:03:09 -07005493bnx2_test_registers(struct bnx2 *bp)
5494{
5495 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005496 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005497 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005498 u16 offset;
5499 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005500#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005501 u32 rw_mask;
5502 u32 ro_mask;
5503 } reg_tbl[] = {
5504 { 0x006c, 0, 0x00000000, 0x0000003f },
5505 { 0x0090, 0, 0xffffffff, 0x00000000 },
5506 { 0x0094, 0, 0x00000000, 0x00000000 },
5507
Michael Chan5bae30c2007-05-03 13:18:46 -07005508 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5509 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5510 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5511 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5512 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5513 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5514 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5515 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5516 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005517
Michael Chan5bae30c2007-05-03 13:18:46 -07005518 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5519 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5520 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5521 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5522 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5523 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005524
Michael Chan5bae30c2007-05-03 13:18:46 -07005525 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5526 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5527 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005528
5529 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005530 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005531
5532 { 0x1408, 0, 0x01c00800, 0x00000000 },
5533 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5534 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005535 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005536 { 0x14b0, 0, 0x00000002, 0x00000001 },
5537 { 0x14b8, 0, 0x00000000, 0x00000000 },
5538 { 0x14c0, 0, 0x00000000, 0x00000009 },
5539 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5540 { 0x14cc, 0, 0x00000000, 0x00000001 },
5541 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005542
5543 { 0x1800, 0, 0x00000000, 0x00000001 },
5544 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005545
5546 { 0x2800, 0, 0x00000000, 0x00000001 },
5547 { 0x2804, 0, 0x00000000, 0x00003f01 },
5548 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5549 { 0x2810, 0, 0xffff0000, 0x00000000 },
5550 { 0x2814, 0, 0xffff0000, 0x00000000 },
5551 { 0x2818, 0, 0xffff0000, 0x00000000 },
5552 { 0x281c, 0, 0xffff0000, 0x00000000 },
5553 { 0x2834, 0, 0xffffffff, 0x00000000 },
5554 { 0x2840, 0, 0x00000000, 0xffffffff },
5555 { 0x2844, 0, 0x00000000, 0xffffffff },
5556 { 0x2848, 0, 0xffffffff, 0x00000000 },
5557 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5558
5559 { 0x2c00, 0, 0x00000000, 0x00000011 },
5560 { 0x2c04, 0, 0x00000000, 0x00030007 },
5561
Michael Chanb6016b72005-05-26 13:03:09 -07005562 { 0x3c00, 0, 0x00000000, 0x00000001 },
5563 { 0x3c04, 0, 0x00000000, 0x00070000 },
5564 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5565 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5566 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5567 { 0x3c14, 0, 0x00000000, 0xffffffff },
5568 { 0x3c18, 0, 0x00000000, 0xffffffff },
5569 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5570 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005571
5572 { 0x5004, 0, 0x00000000, 0x0000007f },
5573 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005574
Michael Chanb6016b72005-05-26 13:03:09 -07005575 { 0x5c00, 0, 0x00000000, 0x00000001 },
5576 { 0x5c04, 0, 0x00000000, 0x0003000f },
5577 { 0x5c08, 0, 0x00000003, 0x00000000 },
5578 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5579 { 0x5c10, 0, 0x00000000, 0xffffffff },
5580 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5581 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5582 { 0x5c88, 0, 0x00000000, 0x00077373 },
5583 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5584
5585 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5586 { 0x680c, 0, 0xffffffff, 0x00000000 },
5587 { 0x6810, 0, 0xffffffff, 0x00000000 },
5588 { 0x6814, 0, 0xffffffff, 0x00000000 },
5589 { 0x6818, 0, 0xffffffff, 0x00000000 },
5590 { 0x681c, 0, 0xffffffff, 0x00000000 },
5591 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5592 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5593 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5594 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5595 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5596 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5597 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5598 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5599 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5600 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5601 { 0x684c, 0, 0xffffffff, 0x00000000 },
5602 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5603 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5604 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5605 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5606 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5607 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5608
5609 { 0xffff, 0, 0x00000000, 0x00000000 },
5610 };
5611
5612 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005613 is_5709 = 0;
5614 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5615 is_5709 = 1;
5616
Michael Chanb6016b72005-05-26 13:03:09 -07005617 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5618 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005619 u16 flags = reg_tbl[i].flags;
5620
5621 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5622 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005623
5624 offset = (u32) reg_tbl[i].offset;
5625 rw_mask = reg_tbl[i].rw_mask;
5626 ro_mask = reg_tbl[i].ro_mask;
5627
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005628 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005629
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005630 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005631
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005632 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005633 if ((val & rw_mask) != 0) {
5634 goto reg_test_err;
5635 }
5636
5637 if ((val & ro_mask) != (save_val & ro_mask)) {
5638 goto reg_test_err;
5639 }
5640
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005641 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005642
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005643 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005644 if ((val & rw_mask) != rw_mask) {
5645 goto reg_test_err;
5646 }
5647
5648 if ((val & ro_mask) != (save_val & ro_mask)) {
5649 goto reg_test_err;
5650 }
5651
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005652 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005653 continue;
5654
5655reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005656 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005657 ret = -ENODEV;
5658 break;
5659 }
5660 return ret;
5661}
5662
5663static int
5664bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5665{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005666 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005667 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5668 int i;
5669
5670 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5671 u32 offset;
5672
5673 for (offset = 0; offset < size; offset += 4) {
5674
Michael Chan2726d6e2008-01-29 21:35:05 -08005675 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005676
Michael Chan2726d6e2008-01-29 21:35:05 -08005677 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005678 test_pattern[i]) {
5679 return -ENODEV;
5680 }
5681 }
5682 }
5683 return 0;
5684}
5685
5686static int
5687bnx2_test_memory(struct bnx2 *bp)
5688{
5689 int ret = 0;
5690 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005691 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005692 u32 offset;
5693 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005694 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005695 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005696 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005697 { 0xe0000, 0x4000 },
5698 { 0x120000, 0x4000 },
5699 { 0x1a0000, 0x4000 },
5700 { 0x160000, 0x4000 },
5701 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005702 },
5703 mem_tbl_5709[] = {
5704 { 0x60000, 0x4000 },
5705 { 0xa0000, 0x3000 },
5706 { 0xe0000, 0x4000 },
5707 { 0x120000, 0x4000 },
5708 { 0x1a0000, 0x4000 },
5709 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005710 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005711 struct mem_entry *mem_tbl;
5712
5713 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5714 mem_tbl = mem_tbl_5709;
5715 else
5716 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005717
5718 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5719 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5720 mem_tbl[i].len)) != 0) {
5721 return ret;
5722 }
5723 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005724
Michael Chanb6016b72005-05-26 13:03:09 -07005725 return ret;
5726}
5727
Michael Chanbc5a0692006-01-23 16:13:22 -08005728#define BNX2_MAC_LOOPBACK 0
5729#define BNX2_PHY_LOOPBACK 1
5730
Michael Chanb6016b72005-05-26 13:03:09 -07005731static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005732bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005733{
5734 unsigned int pkt_size, num_pkts, i;
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005735 struct sk_buff *skb;
5736 u8 *data;
Michael Chanb6016b72005-05-26 13:03:09 -07005737 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005738 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005739 dma_addr_t map;
5740 struct tx_bd *txbd;
5741 struct sw_bd *rx_buf;
5742 struct l2_fhdr *rx_hdr;
5743 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005744 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005745 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005746 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005747
5748 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005749
Michael Chan35e90102008-06-19 16:37:42 -07005750 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005751 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005752 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5753 bp->loopback = MAC_LOOPBACK;
5754 bnx2_set_mac_loopback(bp);
5755 }
5756 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005757 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005758 return 0;
5759
Michael Chan80be4432006-11-19 14:07:28 -08005760 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005761 bnx2_set_phy_loopback(bp);
5762 }
5763 else
5764 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005765
Michael Chan84eaa182007-12-12 11:19:57 -08005766 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005767 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005768 if (!skb)
5769 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005770 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005771 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005772 memset(packet + 6, 0x0, 8);
5773 for (i = 14; i < pkt_size; i++)
5774 packet[i] = (unsigned char) (i & 0xff);
5775
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005776 map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
5777 PCI_DMA_TODEVICE);
5778 if (dma_mapping_error(&bp->pdev->dev, map)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07005779 dev_kfree_skb(skb);
5780 return -EIO;
5781 }
Michael Chanb6016b72005-05-26 13:03:09 -07005782
Michael Chanbf5295b2006-03-23 01:11:56 -08005783 REG_WR(bp, BNX2_HC_COMMAND,
5784 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5785
Michael Chanb6016b72005-05-26 13:03:09 -07005786 REG_RD(bp, BNX2_HC_COMMAND);
5787
5788 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005789 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005790
Michael Chanb6016b72005-05-26 13:03:09 -07005791 num_pkts = 0;
5792
Michael Chan35e90102008-06-19 16:37:42 -07005793 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005794
5795 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5796 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5797 txbd->tx_bd_mss_nbytes = pkt_size;
5798 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5799
5800 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005801 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5802 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005803
Michael Chan35e90102008-06-19 16:37:42 -07005804 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5805 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005806
5807 udelay(100);
5808
Michael Chanbf5295b2006-03-23 01:11:56 -08005809 REG_WR(bp, BNX2_HC_COMMAND,
5810 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5811
Michael Chanb6016b72005-05-26 13:03:09 -07005812 REG_RD(bp, BNX2_HC_COMMAND);
5813
5814 udelay(5);
5815
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005816 dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005817 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005818
Michael Chan35e90102008-06-19 16:37:42 -07005819 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005820 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005821
Michael Chan35efa7c2007-12-20 19:56:37 -08005822 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005823 if (rx_idx != rx_start_idx + num_pkts) {
5824 goto loopback_test_done;
5825 }
5826
Michael Chanbb4f98a2008-06-19 16:38:19 -07005827 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005828 data = rx_buf->data;
Michael Chanb6016b72005-05-26 13:03:09 -07005829
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005830 rx_hdr = get_l2_fhdr(data);
5831 data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
Michael Chanb6016b72005-05-26 13:03:09 -07005832
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00005833 dma_sync_single_for_cpu(&bp->pdev->dev,
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00005834 dma_unmap_addr(rx_buf, mapping),
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005835 bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005836
Michael Chanade2bfe2006-01-23 16:09:51 -08005837 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005838 (L2_FHDR_ERRORS_BAD_CRC |
5839 L2_FHDR_ERRORS_PHY_DECODE |
5840 L2_FHDR_ERRORS_ALIGNMENT |
5841 L2_FHDR_ERRORS_TOO_SHORT |
5842 L2_FHDR_ERRORS_GIANT_FRAME)) {
5843
5844 goto loopback_test_done;
5845 }
5846
5847 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5848 goto loopback_test_done;
5849 }
5850
5851 for (i = 14; i < pkt_size; i++) {
Eric Dumazetdd2bc8e2011-11-15 07:30:05 +00005852 if (*(data + i) != (unsigned char) (i & 0xff)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005853 goto loopback_test_done;
5854 }
5855 }
5856
5857 ret = 0;
5858
5859loopback_test_done:
5860 bp->loopback = 0;
5861 return ret;
5862}
5863
Michael Chanbc5a0692006-01-23 16:13:22 -08005864#define BNX2_MAC_LOOPBACK_FAILED 1
5865#define BNX2_PHY_LOOPBACK_FAILED 2
5866#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5867 BNX2_PHY_LOOPBACK_FAILED)
5868
5869static int
5870bnx2_test_loopback(struct bnx2 *bp)
5871{
5872 int rc = 0;
5873
5874 if (!netif_running(bp->dev))
5875 return BNX2_LOOPBACK_FAILED;
5876
5877 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5878 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005879 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005880 spin_unlock_bh(&bp->phy_lock);
5881 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5882 rc |= BNX2_MAC_LOOPBACK_FAILED;
5883 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5884 rc |= BNX2_PHY_LOOPBACK_FAILED;
5885 return rc;
5886}
5887
Michael Chanb6016b72005-05-26 13:03:09 -07005888#define NVRAM_SIZE 0x200
5889#define CRC32_RESIDUAL 0xdebb20e3
5890
5891static int
5892bnx2_test_nvram(struct bnx2 *bp)
5893{
Al Virob491edd2007-12-22 19:44:51 +00005894 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005895 u8 *data = (u8 *) buf;
5896 int rc = 0;
5897 u32 magic, csum;
5898
5899 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5900 goto test_nvram_done;
5901
5902 magic = be32_to_cpu(buf[0]);
5903 if (magic != 0x669955aa) {
5904 rc = -ENODEV;
5905 goto test_nvram_done;
5906 }
5907
5908 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5909 goto test_nvram_done;
5910
5911 csum = ether_crc_le(0x100, data);
5912 if (csum != CRC32_RESIDUAL) {
5913 rc = -ENODEV;
5914 goto test_nvram_done;
5915 }
5916
5917 csum = ether_crc_le(0x100, data + 0x100);
5918 if (csum != CRC32_RESIDUAL) {
5919 rc = -ENODEV;
5920 }
5921
5922test_nvram_done:
5923 return rc;
5924}
5925
5926static int
5927bnx2_test_link(struct bnx2 *bp)
5928{
5929 u32 bmsr;
5930
Michael Chan9f52b562008-10-09 12:21:46 -07005931 if (!netif_running(bp->dev))
5932 return -ENODEV;
5933
Michael Chan583c28e2008-01-21 19:51:35 -08005934 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005935 if (bp->link_up)
5936 return 0;
5937 return -ENODEV;
5938 }
Michael Chanc770a652005-08-25 15:38:39 -07005939 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005940 bnx2_enable_bmsr1(bp);
5941 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5942 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5943 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005944 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005945
Michael Chanb6016b72005-05-26 13:03:09 -07005946 if (bmsr & BMSR_LSTATUS) {
5947 return 0;
5948 }
5949 return -ENODEV;
5950}
5951
5952static int
5953bnx2_test_intr(struct bnx2 *bp)
5954{
5955 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005956 u16 status_idx;
5957
5958 if (!netif_running(bp->dev))
5959 return -ENODEV;
5960
5961 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5962
5963 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005964 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005965 REG_RD(bp, BNX2_HC_COMMAND);
5966
5967 for (i = 0; i < 10; i++) {
5968 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5969 status_idx) {
5970
5971 break;
5972 }
5973
5974 msleep_interruptible(10);
5975 }
5976 if (i < 10)
5977 return 0;
5978
5979 return -ENODEV;
5980}
5981
Michael Chan38ea3682008-02-23 19:48:57 -08005982/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005983static int
5984bnx2_5706_serdes_has_link(struct bnx2 *bp)
5985{
5986 u32 mode_ctl, an_dbg, exp;
5987
Michael Chan38ea3682008-02-23 19:48:57 -08005988 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5989 return 0;
5990
Michael Chanb2fadea2008-01-21 17:07:06 -08005991 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5992 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5993
5994 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5995 return 0;
5996
5997 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5998 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5999 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
6000
Michael Chanf3014c0c2008-01-29 21:33:03 -08006001 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08006002 return 0;
6003
6004 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
6005 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6006 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
6007
6008 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
6009 return 0;
6010
6011 return 1;
6012}
6013
Michael Chanb6016b72005-05-26 13:03:09 -07006014static void
Michael Chan48b01e22006-11-19 14:08:00 -08006015bnx2_5706_serdes_timer(struct bnx2 *bp)
6016{
Michael Chanb2fadea2008-01-21 17:07:06 -08006017 int check_link = 1;
6018
Michael Chan48b01e22006-11-19 14:08:00 -08006019 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08006020 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08006021 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08006022 check_link = 0;
6023 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006024 u32 bmcr;
6025
Benjamin Liac392ab2008-09-18 16:40:49 -07006026 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006027
Michael Chanca58c3a2007-05-03 13:22:52 -07006028 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006029
6030 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006031 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006032 bmcr &= ~BMCR_ANENABLE;
6033 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07006034 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08006035 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006036 }
6037 }
6038 }
6039 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08006040 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08006041 u32 phy2;
6042
6043 bnx2_write_phy(bp, 0x17, 0x0f01);
6044 bnx2_read_phy(bp, 0x15, &phy2);
6045 if (phy2 & 0x20) {
6046 u32 bmcr;
6047
Michael Chanca58c3a2007-05-03 13:22:52 -07006048 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006049 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07006050 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08006051
Michael Chan583c28e2008-01-21 19:51:35 -08006052 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08006053 }
6054 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006055 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chan48b01e22006-11-19 14:08:00 -08006056
Michael Chana2724e22008-02-23 19:47:44 -08006057 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08006058 u32 val;
6059
6060 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
6061 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6062 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
6063
Michael Chana2724e22008-02-23 19:47:44 -08006064 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
6065 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
6066 bnx2_5706s_force_link_dn(bp, 1);
6067 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
6068 } else
6069 bnx2_set_link(bp);
6070 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
6071 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08006072 }
Michael Chan48b01e22006-11-19 14:08:00 -08006073 spin_unlock(&bp->phy_lock);
6074}
6075
6076static void
Michael Chanf8dd0642006-11-19 14:08:29 -08006077bnx2_5708_serdes_timer(struct bnx2 *bp)
6078{
Michael Chan583c28e2008-01-21 19:51:35 -08006079 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07006080 return;
6081
Michael Chan583c28e2008-01-21 19:51:35 -08006082 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006083 bp->serdes_an_pending = 0;
6084 return;
6085 }
6086
6087 spin_lock(&bp->phy_lock);
6088 if (bp->serdes_an_pending)
6089 bp->serdes_an_pending--;
6090 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
6091 u32 bmcr;
6092
Michael Chanca58c3a2007-05-03 13:22:52 -07006093 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08006094 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07006095 bnx2_enable_forced_2g5(bp);
Michael Chan40105c02008-11-12 16:02:45 -08006096 bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08006097 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07006098 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08006099 bp->serdes_an_pending = 2;
Benjamin Liac392ab2008-09-18 16:40:49 -07006100 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006101 }
6102
6103 } else
Benjamin Liac392ab2008-09-18 16:40:49 -07006104 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanf8dd0642006-11-19 14:08:29 -08006105
6106 spin_unlock(&bp->phy_lock);
6107}
6108
6109static void
Michael Chanb6016b72005-05-26 13:03:09 -07006110bnx2_timer(unsigned long data)
6111{
6112 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07006113
Michael Chancd339a02005-08-25 15:35:24 -07006114 if (!netif_running(bp->dev))
6115 return;
6116
Michael Chanb6016b72005-05-26 13:03:09 -07006117 if (atomic_read(&bp->intr_sem) != 0)
6118 goto bnx2_restart_timer;
6119
Michael Chanefba0182008-12-03 00:36:15 -08006120 if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
6121 BNX2_FLAG_USING_MSI)
6122 bnx2_chk_missed_msi(bp);
6123
Michael Chandf149d72007-07-07 22:51:36 -07006124 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006125
Michael Chan2726d6e2008-01-29 21:35:05 -08006126 bp->stats_blk->stat_FwRxDrop =
6127 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07006128
Michael Chan02537b062007-06-04 21:24:07 -07006129 /* workaround occasional corrupted counters */
Michael Chan61d9e3f2009-08-21 16:20:46 +00006130 if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
Michael Chan02537b062007-06-04 21:24:07 -07006131 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
6132 BNX2_HC_COMMAND_STATS_NOW);
6133
Michael Chan583c28e2008-01-21 19:51:35 -08006134 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08006135 if (CHIP_NUM(bp) == CHIP_NUM_5706)
6136 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07006137 else
Michael Chanf8dd0642006-11-19 14:08:29 -08006138 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006139 }
6140
6141bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07006142 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006143}
6144
Michael Chan8e6a72c2007-05-03 13:24:48 -07006145static int
6146bnx2_request_irq(struct bnx2 *bp)
6147{
Michael Chan6d866ff2007-12-20 19:56:09 -08006148 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08006149 struct bnx2_irq *irq;
6150 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006151
David S. Millerf86e82f2008-01-21 17:15:40 -08006152 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08006153 flags = 0;
6154 else
6155 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08006156
6157 for (i = 0; i < bp->irq_nvecs; i++) {
6158 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08006159 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07006160 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006161 if (rc)
6162 break;
6163 irq->requested = 1;
6164 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07006165 return rc;
6166}
6167
6168static void
Michael Chana29ba9d2010-12-31 11:03:14 -08006169__bnx2_free_irq(struct bnx2 *bp)
Michael Chan8e6a72c2007-05-03 13:24:48 -07006170{
Michael Chanb4b36042007-12-20 19:59:30 -08006171 struct bnx2_irq *irq;
6172 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07006173
Michael Chanb4b36042007-12-20 19:59:30 -08006174 for (i = 0; i < bp->irq_nvecs; i++) {
6175 irq = &bp->irq_tbl[i];
6176 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07006177 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08006178 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08006179 }
Michael Chana29ba9d2010-12-31 11:03:14 -08006180}
6181
6182static void
6183bnx2_free_irq(struct bnx2 *bp)
6184{
6185
6186 __bnx2_free_irq(bp);
David S. Millerf86e82f2008-01-21 17:15:40 -08006187 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08006188 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08006189 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08006190 pci_disable_msix(bp->pdev);
6191
David S. Millerf86e82f2008-01-21 17:15:40 -08006192 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08006193}
6194
6195static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006196bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08006197{
Michael Chan379b39a2010-07-19 14:15:03 +00006198 int i, total_vecs, rc;
Michael Chan57851d82007-12-20 20:01:44 -08006199 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
Michael Chan4e1d0de2008-12-16 20:27:45 -08006200 struct net_device *dev = bp->dev;
6201 const int len = sizeof(bp->irq_tbl[0].name);
Michael Chan57851d82007-12-20 20:01:44 -08006202
Michael Chanb4b36042007-12-20 19:59:30 -08006203 bnx2_setup_msix_tbl(bp);
6204 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
6205 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
6206 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08006207
Benjamin Lie2eb8e32010-01-08 00:51:21 -08006208 /* Need to flush the previous three writes to ensure MSI-X
6209 * is setup properly */
6210 REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
6211
Michael Chan57851d82007-12-20 20:01:44 -08006212 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
6213 msix_ent[i].entry = i;
6214 msix_ent[i].vector = 0;
6215 }
6216
Michael Chan379b39a2010-07-19 14:15:03 +00006217 total_vecs = msix_vecs;
6218#ifdef BCM_CNIC
6219 total_vecs++;
6220#endif
6221 rc = -ENOSPC;
6222 while (total_vecs >= BNX2_MIN_MSIX_VEC) {
6223 rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
6224 if (rc <= 0)
6225 break;
6226 if (rc > 0)
6227 total_vecs = rc;
6228 }
6229
Michael Chan57851d82007-12-20 20:01:44 -08006230 if (rc != 0)
6231 return;
6232
Michael Chan379b39a2010-07-19 14:15:03 +00006233 msix_vecs = total_vecs;
6234#ifdef BCM_CNIC
6235 msix_vecs--;
6236#endif
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006237 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08006238 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan379b39a2010-07-19 14:15:03 +00006239 for (i = 0; i < total_vecs; i++) {
Michael Chan57851d82007-12-20 20:01:44 -08006240 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan69010312009-03-18 18:11:51 -07006241 snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
6242 bp->irq_tbl[i].handler = bnx2_msi_1shot;
6243 }
Michael Chan6d866ff2007-12-20 19:56:09 -08006244}
6245
Ben Hutchings657d92f2010-09-27 08:25:16 +00006246static int
Michael Chan6d866ff2007-12-20 19:56:09 -08006247bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
6248{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006249 int cpus = num_online_cpus();
Michael Chanb0332812012-02-05 15:24:38 +00006250 int msix_vecs;
6251
6252 if (!bp->num_req_rx_rings)
6253 msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
6254 else if (!bp->num_req_tx_rings)
6255 msix_vecs = max(cpus, bp->num_req_rx_rings);
6256 else
6257 msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
6258
6259 msix_vecs = min(msix_vecs, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006260
Michael Chan6d866ff2007-12-20 19:56:09 -08006261 bp->irq_tbl[0].handler = bnx2_interrupt;
6262 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08006263 bp->irq_nvecs = 1;
6264 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006265
Michael Chan3d5f3a72010-07-03 20:42:15 +00006266 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
Michael Chan5e9ad9e2008-06-19 16:43:17 -07006267 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08006268
David S. Millerf86e82f2008-01-21 17:15:40 -08006269 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
6270 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08006271 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006272 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006273 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006274 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08006275 bp->irq_tbl[0].handler = bnx2_msi_1shot;
6276 } else
6277 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08006278
6279 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08006280 }
6281 }
Benjamin Li706bf242008-07-18 17:55:11 -07006282
Michael Chanb0332812012-02-05 15:24:38 +00006283 if (!bp->num_req_tx_rings)
6284 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
6285 else
6286 bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
6287
6288 if (!bp->num_req_rx_rings)
6289 bp->num_rx_rings = bp->irq_nvecs;
6290 else
6291 bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
6292
Ben Hutchings657d92f2010-09-27 08:25:16 +00006293 netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
Benjamin Li706bf242008-07-18 17:55:11 -07006294
Ben Hutchings657d92f2010-09-27 08:25:16 +00006295 return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006296}
6297
Michael Chanb6016b72005-05-26 13:03:09 -07006298/* Called with rtnl_lock */
6299static int
6300bnx2_open(struct net_device *dev)
6301{
Michael Chan972ec0d2006-01-23 16:12:43 -08006302 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006303 int rc;
6304
françois romieu7880b722011-09-30 00:36:52 +00006305 rc = bnx2_request_firmware(bp);
6306 if (rc < 0)
6307 goto out;
6308
Michael Chan1b2f9222007-05-03 13:20:19 -07006309 netif_carrier_off(dev);
6310
Pavel Machek829ca9a2005-09-03 15:56:56 -07006311 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07006312 bnx2_disable_int(bp);
6313
Ben Hutchings657d92f2010-09-27 08:25:16 +00006314 rc = bnx2_setup_int_mode(bp, disable_msi);
6315 if (rc)
6316 goto open_err;
Benjamin Li4327ba42010-03-23 13:13:11 +00006317 bnx2_init_napi(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006318 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07006319 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006320 if (rc)
6321 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07006322
Michael Chan8e6a72c2007-05-03 13:24:48 -07006323 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07006324 if (rc)
6325 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006326
Michael Chan9a120bc2008-05-16 22:17:45 -07006327 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07006328 if (rc)
6329 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006330
Michael Chancd339a02005-08-25 15:35:24 -07006331 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006332
6333 atomic_set(&bp->intr_sem, 0);
6334
Michael Chan354fcd72010-01-17 07:30:44 +00006335 memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
6336
Michael Chanb6016b72005-05-26 13:03:09 -07006337 bnx2_enable_int(bp);
6338
David S. Millerf86e82f2008-01-21 17:15:40 -08006339 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07006340 /* Test MSI to make sure it is working
6341 * If MSI test fails, go back to INTx mode
6342 */
6343 if (bnx2_test_intr(bp) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00006344 netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006345
6346 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006347 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006348
Michael Chan6d866ff2007-12-20 19:56:09 -08006349 bnx2_setup_int_mode(bp, 1);
6350
Michael Chan9a120bc2008-05-16 22:17:45 -07006351 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006352
Michael Chan8e6a72c2007-05-03 13:24:48 -07006353 if (!rc)
6354 rc = bnx2_request_irq(bp);
6355
Michael Chanb6016b72005-05-26 13:03:09 -07006356 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07006357 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07006358 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07006359 }
6360 bnx2_enable_int(bp);
6361 }
6362 }
David S. Millerf86e82f2008-01-21 17:15:40 -08006363 if (bp->flags & BNX2_FLAG_USING_MSI)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006364 netdev_info(dev, "using MSI\n");
David S. Millerf86e82f2008-01-21 17:15:40 -08006365 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006366 netdev_info(dev, "using MSIX\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006367
Benjamin Li706bf242008-07-18 17:55:11 -07006368 netif_tx_start_all_queues(dev);
françois romieu7880b722011-09-30 00:36:52 +00006369out:
6370 return rc;
Michael Chan2739a8b2008-06-19 16:44:10 -07006371
6372open_err:
6373 bnx2_napi_disable(bp);
6374 bnx2_free_skbs(bp);
6375 bnx2_free_irq(bp);
6376 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006377 bnx2_del_napi(bp);
françois romieu7880b722011-09-30 00:36:52 +00006378 bnx2_release_firmware(bp);
6379 goto out;
Michael Chanb6016b72005-05-26 13:03:09 -07006380}
6381
6382static void
David Howellsc4028952006-11-22 14:57:56 +00006383bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07006384{
David Howellsc4028952006-11-22 14:57:56 +00006385 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chancd634012011-07-15 06:53:58 +00006386 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07006387
Michael Chan51bf6bb2009-12-03 09:46:31 +00006388 rtnl_lock();
6389 if (!netif_running(bp->dev)) {
6390 rtnl_unlock();
Michael Chanafdc08b2005-08-25 15:34:29 -07006391 return;
Michael Chan51bf6bb2009-12-03 09:46:31 +00006392 }
Michael Chanafdc08b2005-08-25 15:34:29 -07006393
Michael Chan212f9932010-04-27 11:28:10 +00006394 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07006395
Michael Chancd634012011-07-15 06:53:58 +00006396 rc = bnx2_init_nic(bp, 1);
6397 if (rc) {
6398 netdev_err(bp->dev, "failed to reset NIC, closing\n");
6399 bnx2_napi_enable(bp);
6400 dev_close(bp->dev);
6401 rtnl_unlock();
6402 return;
6403 }
Michael Chanb6016b72005-05-26 13:03:09 -07006404
6405 atomic_set(&bp->intr_sem, 1);
Michael Chan212f9932010-04-27 11:28:10 +00006406 bnx2_netif_start(bp, true);
Michael Chan51bf6bb2009-12-03 09:46:31 +00006407 rtnl_unlock();
Michael Chanb6016b72005-05-26 13:03:09 -07006408}
6409
Michael Chan555069d2012-06-16 15:45:41 +00006410#define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
6411
6412static void
6413bnx2_dump_ftq(struct bnx2 *bp)
6414{
6415 int i;
6416 u32 reg, bdidx, cid, valid;
6417 struct net_device *dev = bp->dev;
6418 static const struct ftq_reg {
6419 char *name;
6420 u32 off;
6421 } ftq_arr[] = {
6422 BNX2_FTQ_ENTRY(RV2P_P),
6423 BNX2_FTQ_ENTRY(RV2P_T),
6424 BNX2_FTQ_ENTRY(RV2P_M),
6425 BNX2_FTQ_ENTRY(TBDR_),
6426 BNX2_FTQ_ENTRY(TDMA_),
6427 BNX2_FTQ_ENTRY(TXP_),
6428 BNX2_FTQ_ENTRY(TXP_),
6429 BNX2_FTQ_ENTRY(TPAT_),
6430 BNX2_FTQ_ENTRY(RXP_C),
6431 BNX2_FTQ_ENTRY(RXP_),
6432 BNX2_FTQ_ENTRY(COM_COMXQ_),
6433 BNX2_FTQ_ENTRY(COM_COMTQ_),
6434 BNX2_FTQ_ENTRY(COM_COMQ_),
6435 BNX2_FTQ_ENTRY(CP_CPQ_),
6436 };
6437
6438 netdev_err(dev, "<--- start FTQ dump --->\n");
6439 for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
6440 netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
6441 bnx2_reg_rd_ind(bp, ftq_arr[i].off));
6442
6443 netdev_err(dev, "CPU states:\n");
6444 for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
6445 netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
6446 reg, bnx2_reg_rd_ind(bp, reg),
6447 bnx2_reg_rd_ind(bp, reg + 4),
6448 bnx2_reg_rd_ind(bp, reg + 8),
6449 bnx2_reg_rd_ind(bp, reg + 0x1c),
6450 bnx2_reg_rd_ind(bp, reg + 0x1c),
6451 bnx2_reg_rd_ind(bp, reg + 0x20));
6452
6453 netdev_err(dev, "<--- end FTQ dump --->\n");
6454 netdev_err(dev, "<--- start TBDC dump --->\n");
6455 netdev_err(dev, "TBDC free cnt: %ld\n",
6456 REG_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
6457 netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
6458 for (i = 0; i < 0x20; i++) {
6459 int j = 0;
6460
6461 REG_WR(bp, BNX2_TBDC_BD_ADDR, i);
6462 REG_WR(bp, BNX2_TBDC_CAM_OPCODE,
6463 BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
6464 REG_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
6465 while ((REG_RD(bp, BNX2_TBDC_COMMAND) &
6466 BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
6467 j++;
6468
6469 cid = REG_RD(bp, BNX2_TBDC_CID);
6470 bdidx = REG_RD(bp, BNX2_TBDC_BIDX);
6471 valid = REG_RD(bp, BNX2_TBDC_CAM_OPCODE);
6472 netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
6473 i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
6474 bdidx >> 24, (valid >> 8) & 0x0ff);
6475 }
6476 netdev_err(dev, "<--- end TBDC dump --->\n");
6477}
6478
Michael Chanb6016b72005-05-26 13:03:09 -07006479static void
Michael Chan20175c52009-12-03 09:46:32 +00006480bnx2_dump_state(struct bnx2 *bp)
6481{
6482 struct net_device *dev = bp->dev;
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006483 u32 val1, val2;
Michael Chan20175c52009-12-03 09:46:32 +00006484
Michael Chan5804a8f2010-07-03 20:42:17 +00006485 pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
6486 netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
6487 atomic_read(&bp->intr_sem), val1);
6488 pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
6489 pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
6490 netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
Eddie Waib98eba52010-05-17 17:32:56 -07006491 netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006492 REG_RD(bp, BNX2_EMAC_TX_STATUS),
Eddie Waib98eba52010-05-17 17:32:56 -07006493 REG_RD(bp, BNX2_EMAC_RX_STATUS));
6494 netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
Joe Perches3a9c6a42010-02-17 15:01:51 +00006495 REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
Joe Perches3a9c6a42010-02-17 15:01:51 +00006496 netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
6497 REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
Michael Chan20175c52009-12-03 09:46:32 +00006498 if (bp->flags & BNX2_FLAG_USING_MSIX)
Joe Perches3a9c6a42010-02-17 15:01:51 +00006499 netdev_err(dev, "DEBUG: PBA[%08x]\n",
6500 REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
Michael Chan20175c52009-12-03 09:46:32 +00006501}
6502
6503static void
Michael Chanb6016b72005-05-26 13:03:09 -07006504bnx2_tx_timeout(struct net_device *dev)
6505{
Michael Chan972ec0d2006-01-23 16:12:43 -08006506 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006507
Michael Chan555069d2012-06-16 15:45:41 +00006508 bnx2_dump_ftq(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006509 bnx2_dump_state(bp);
Jeffrey Huangecdbf6e2011-07-13 17:24:21 +00006510 bnx2_dump_mcp_state(bp);
Michael Chan20175c52009-12-03 09:46:32 +00006511
Michael Chanb6016b72005-05-26 13:03:09 -07006512 /* This allows the netif to be shutdown gracefully before resetting */
6513 schedule_work(&bp->reset_task);
6514}
6515
Herbert Xu932ff272006-06-09 12:20:56 -07006516/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07006517 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
6518 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07006519 */
Stephen Hemminger613573252009-08-31 19:50:58 +00006520static netdev_tx_t
Michael Chanb6016b72005-05-26 13:03:09 -07006521bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
6522{
Michael Chan972ec0d2006-01-23 16:12:43 -08006523 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006524 dma_addr_t mapping;
6525 struct tx_bd *txbd;
Benjamin Li3d16af82008-10-09 12:26:41 -07006526 struct sw_tx_bd *tx_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07006527 u32 len, vlan_tag_flags, last_frag, mss;
6528 u16 prod, ring_prod;
6529 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07006530 struct bnx2_napi *bnapi;
6531 struct bnx2_tx_ring_info *txr;
6532 struct netdev_queue *txq;
6533
6534 /* Determine which tx ring we will be placed on */
6535 i = skb_get_queue_mapping(skb);
6536 bnapi = &bp->bnx2_napi[i];
6537 txr = &bnapi->tx_ring;
6538 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07006539
Michael Chan35e90102008-06-19 16:37:42 -07006540 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08006541 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07006542 netif_tx_stop_queue(txq);
Joe Perches3a9c6a42010-02-17 15:01:51 +00006543 netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
Michael Chanb6016b72005-05-26 13:03:09 -07006544
6545 return NETDEV_TX_BUSY;
6546 }
6547 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07006548 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006549 ring_prod = TX_RING_IDX(prod);
6550
6551 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07006552 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006553 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
6554 }
6555
Jesse Grosseab6d182010-10-20 13:56:03 +00006556 if (vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07006557 vlan_tag_flags |=
6558 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
6559 }
Jesse Gross7d0fd212010-10-20 13:56:09 +00006560
Michael Chanfde82052007-05-03 17:23:35 -07006561 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chana1efb4b2008-10-09 12:24:39 -07006562 u32 tcp_opt_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07006563 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07006564
Michael Chanb6016b72005-05-26 13:03:09 -07006565 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
6566
Michael Chan4666f872007-05-03 13:22:28 -07006567 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07006568
Michael Chan4666f872007-05-03 13:22:28 -07006569 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
6570 u32 tcp_off = skb_transport_offset(skb) -
6571 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07006572
Michael Chan4666f872007-05-03 13:22:28 -07006573 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
6574 TX_BD_FLAGS_SW_FLAGS;
6575 if (likely(tcp_off == 0))
6576 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
6577 else {
6578 tcp_off >>= 3;
6579 vlan_tag_flags |= ((tcp_off & 0x3) <<
6580 TX_BD_FLAGS_TCP6_OFF0_SHL) |
6581 ((tcp_off & 0x10) <<
6582 TX_BD_FLAGS_TCP6_OFF4_SHL);
6583 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
6584 }
6585 } else {
Michael Chan4666f872007-05-03 13:22:28 -07006586 iph = ip_hdr(skb);
Michael Chan4666f872007-05-03 13:22:28 -07006587 if (tcp_opt_len || (iph->ihl > 5)) {
6588 vlan_tag_flags |= ((iph->ihl - 5) +
6589 (tcp_opt_len >> 2)) << 8;
6590 }
Michael Chanb6016b72005-05-26 13:03:09 -07006591 }
Michael Chan4666f872007-05-03 13:22:28 -07006592 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006593 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006594
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006595 mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
6596 if (dma_mapping_error(&bp->pdev->dev, mapping)) {
Benjamin Li3d16af82008-10-09 12:26:41 -07006597 dev_kfree_skb(skb);
6598 return NETDEV_TX_OK;
6599 }
6600
Michael Chan35e90102008-06-19 16:37:42 -07006601 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006602 tx_buf->skb = skb;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006603 dma_unmap_addr_set(tx_buf, mapping, mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006604
Michael Chan35e90102008-06-19 16:37:42 -07006605 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006606
6607 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6608 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6609 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6610 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6611
6612 last_frag = skb_shinfo(skb)->nr_frags;
Eric Dumazetd62fda02009-05-12 20:48:02 +00006613 tx_buf->nr_frags = last_frag;
6614 tx_buf->is_gso = skb_is_gso(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07006615
6616 for (i = 0; i < last_frag; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006617 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Michael Chanb6016b72005-05-26 13:03:09 -07006618
6619 prod = NEXT_TX_BD(prod);
6620 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006621 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006622
Eric Dumazet9e903e02011-10-18 21:00:24 +00006623 len = skb_frag_size(frag);
Ian Campbellb7b6a682011-08-24 22:28:12 +00006624 mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01006625 DMA_TO_DEVICE);
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006626 if (dma_mapping_error(&bp->pdev->dev, mapping))
Alexander Duycke95524a2009-12-02 16:47:57 +00006627 goto dma_error;
FUJITA Tomonori1a4ccc22010-04-01 16:56:57 +00006628 dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
Alexander Duycke95524a2009-12-02 16:47:57 +00006629 mapping);
Michael Chanb6016b72005-05-26 13:03:09 -07006630
6631 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6632 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6633 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6634 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6635
6636 }
6637 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6638
Vlad Zolotarov94bf91b2012-02-05 15:24:39 +00006639 /* Sync BD data before updating TX mailbox */
6640 wmb();
6641
Eric Dumazete9831902011-11-29 11:53:05 +00006642 netdev_tx_sent_queue(txq, skb->len);
6643
Michael Chanb6016b72005-05-26 13:03:09 -07006644 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006645 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006646
Michael Chan35e90102008-06-19 16:37:42 -07006647 REG_WR16(bp, txr->tx_bidx_addr, prod);
6648 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006649
6650 mmiowb();
6651
Michael Chan35e90102008-06-19 16:37:42 -07006652 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006653
Michael Chan35e90102008-06-19 16:37:42 -07006654 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006655 netif_tx_stop_queue(txq);
Michael Chan11848b962010-07-19 14:15:04 +00006656
6657 /* netif_tx_stop_queue() must be done before checking
6658 * tx index in bnx2_tx_avail() below, because in
6659 * bnx2_tx_int(), we update tx index before checking for
6660 * netif_tx_queue_stopped().
6661 */
6662 smp_mb();
Michael Chan35e90102008-06-19 16:37:42 -07006663 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006664 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006665 }
6666
6667 return NETDEV_TX_OK;
Alexander Duycke95524a2009-12-02 16:47:57 +00006668dma_error:
6669 /* save value of frag that failed */
6670 last_frag = i;
6671
6672 /* start back at beginning and unmap skb */
6673 prod = txr->tx_prod;
6674 ring_prod = TX_RING_IDX(prod);
6675 tx_buf = &txr->tx_buf_ring[ring_prod];
6676 tx_buf->skb = NULL;
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006677 dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Alexander Duycke95524a2009-12-02 16:47:57 +00006678 skb_headlen(skb), PCI_DMA_TODEVICE);
6679
6680 /* unmap remaining mapped pages */
6681 for (i = 0; i < last_frag; i++) {
6682 prod = NEXT_TX_BD(prod);
6683 ring_prod = TX_RING_IDX(prod);
6684 tx_buf = &txr->tx_buf_ring[ring_prod];
Stanislaw Gruszka36227e82010-07-15 04:25:50 +00006685 dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
Eric Dumazet9e903e02011-10-18 21:00:24 +00006686 skb_frag_size(&skb_shinfo(skb)->frags[i]),
Alexander Duycke95524a2009-12-02 16:47:57 +00006687 PCI_DMA_TODEVICE);
6688 }
6689
6690 dev_kfree_skb(skb);
6691 return NETDEV_TX_OK;
Michael Chanb6016b72005-05-26 13:03:09 -07006692}
6693
6694/* Called with rtnl_lock */
6695static int
6696bnx2_close(struct net_device *dev)
6697{
Michael Chan972ec0d2006-01-23 16:12:43 -08006698 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006699
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006700 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006701 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006702 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07006703 bnx2_shutdown_chip(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006704 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006705 bnx2_free_skbs(bp);
6706 bnx2_free_mem(bp);
Michael Chanf048fa92010-06-01 15:05:36 +00006707 bnx2_del_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006708 bp->link_up = 0;
6709 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006710 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006711 return 0;
6712}
6713
Michael Chan354fcd72010-01-17 07:30:44 +00006714static void
6715bnx2_save_stats(struct bnx2 *bp)
6716{
6717 u32 *hw_stats = (u32 *) bp->stats_blk;
6718 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
6719 int i;
6720
6721 /* The 1st 10 counters are 64-bit counters */
6722 for (i = 0; i < 20; i += 2) {
6723 u32 hi;
6724 u64 lo;
6725
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006726 hi = temp_stats[i] + hw_stats[i];
6727 lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
Michael Chan354fcd72010-01-17 07:30:44 +00006728 if (lo > 0xffffffff)
6729 hi++;
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006730 temp_stats[i] = hi;
6731 temp_stats[i + 1] = lo & 0xffffffff;
Michael Chan354fcd72010-01-17 07:30:44 +00006732 }
6733
6734 for ( ; i < sizeof(struct statistics_block) / 4; i++)
Patrick Rabauc9885fe2010-02-15 19:42:11 +00006735 temp_stats[i] += hw_stats[i];
Michael Chan354fcd72010-01-17 07:30:44 +00006736}
6737
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006738#define GET_64BIT_NET_STATS64(ctr) \
6739 (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
Michael Chanb6016b72005-05-26 13:03:09 -07006740
Michael Chana4743052010-01-17 07:30:43 +00006741#define GET_64BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006742 GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
6743 GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
Michael Chanb6016b72005-05-26 13:03:09 -07006744
Michael Chana4743052010-01-17 07:30:43 +00006745#define GET_32BIT_NET_STATS(ctr) \
Michael Chan354fcd72010-01-17 07:30:44 +00006746 (unsigned long) (bp->stats_blk->ctr + \
6747 bp->temp_stats_blk->ctr)
Michael Chana4743052010-01-17 07:30:43 +00006748
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006749static struct rtnl_link_stats64 *
6750bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
Michael Chanb6016b72005-05-26 13:03:09 -07006751{
Michael Chan972ec0d2006-01-23 16:12:43 -08006752 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006753
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006754 if (bp->stats_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006755 return net_stats;
Eric Dumazet5d07bf22010-07-08 04:08:43 +00006756
Michael Chanb6016b72005-05-26 13:03:09 -07006757 net_stats->rx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006758 GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
6759 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
6760 GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006761
6762 net_stats->tx_packets =
Michael Chana4743052010-01-17 07:30:43 +00006763 GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
6764 GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
6765 GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006766
6767 net_stats->rx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006768 GET_64BIT_NET_STATS(stat_IfHCInOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006769
6770 net_stats->tx_bytes =
Michael Chana4743052010-01-17 07:30:43 +00006771 GET_64BIT_NET_STATS(stat_IfHCOutOctets);
Michael Chanb6016b72005-05-26 13:03:09 -07006772
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006773 net_stats->multicast =
Michael Chan6fdae992010-07-19 14:15:02 +00006774 GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006775
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006776 net_stats->collisions =
Michael Chana4743052010-01-17 07:30:43 +00006777 GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006778
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006779 net_stats->rx_length_errors =
Michael Chana4743052010-01-17 07:30:43 +00006780 GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
6781 GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
Michael Chanb6016b72005-05-26 13:03:09 -07006782
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006783 net_stats->rx_over_errors =
Michael Chana4743052010-01-17 07:30:43 +00006784 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6785 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
Michael Chanb6016b72005-05-26 13:03:09 -07006786
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006787 net_stats->rx_frame_errors =
Michael Chana4743052010-01-17 07:30:43 +00006788 GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006789
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006790 net_stats->rx_crc_errors =
Michael Chana4743052010-01-17 07:30:43 +00006791 GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006792
6793 net_stats->rx_errors = net_stats->rx_length_errors +
6794 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6795 net_stats->rx_crc_errors;
6796
6797 net_stats->tx_aborted_errors =
Michael Chana4743052010-01-17 07:30:43 +00006798 GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
6799 GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
Michael Chanb6016b72005-05-26 13:03:09 -07006800
Michael Chan5b0c76a2005-11-04 08:45:49 -08006801 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6802 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006803 net_stats->tx_carrier_errors = 0;
6804 else {
6805 net_stats->tx_carrier_errors =
Michael Chana4743052010-01-17 07:30:43 +00006806 GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
Michael Chanb6016b72005-05-26 13:03:09 -07006807 }
6808
6809 net_stats->tx_errors =
Michael Chana4743052010-01-17 07:30:43 +00006810 GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
Michael Chanb6016b72005-05-26 13:03:09 -07006811 net_stats->tx_aborted_errors +
6812 net_stats->tx_carrier_errors;
6813
Michael Chancea94db2006-06-12 22:16:13 -07006814 net_stats->rx_missed_errors =
Michael Chana4743052010-01-17 07:30:43 +00006815 GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
6816 GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
6817 GET_32BIT_NET_STATS(stat_FwRxDrop);
Michael Chancea94db2006-06-12 22:16:13 -07006818
Michael Chanb6016b72005-05-26 13:03:09 -07006819 return net_stats;
6820}
6821
6822/* All ethtool functions called with rtnl_lock */
6823
6824static int
6825bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6826{
Michael Chan972ec0d2006-01-23 16:12:43 -08006827 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006828 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006829
6830 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006831 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006832 support_serdes = 1;
6833 support_copper = 1;
6834 } else if (bp->phy_port == PORT_FIBRE)
6835 support_serdes = 1;
6836 else
6837 support_copper = 1;
6838
6839 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006840 cmd->supported |= SUPPORTED_1000baseT_Full |
6841 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006842 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006843 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006844
Michael Chanb6016b72005-05-26 13:03:09 -07006845 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006846 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006847 cmd->supported |= SUPPORTED_10baseT_Half |
6848 SUPPORTED_10baseT_Full |
6849 SUPPORTED_100baseT_Half |
6850 SUPPORTED_100baseT_Full |
6851 SUPPORTED_1000baseT_Full |
6852 SUPPORTED_TP;
6853
Michael Chanb6016b72005-05-26 13:03:09 -07006854 }
6855
Michael Chan7b6b8342007-07-07 22:50:15 -07006856 spin_lock_bh(&bp->phy_lock);
6857 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006858 cmd->advertising = bp->advertising;
6859
6860 if (bp->autoneg & AUTONEG_SPEED) {
6861 cmd->autoneg = AUTONEG_ENABLE;
David Decotigny70739492011-04-27 18:32:40 +00006862 } else {
Michael Chanb6016b72005-05-26 13:03:09 -07006863 cmd->autoneg = AUTONEG_DISABLE;
6864 }
6865
6866 if (netif_carrier_ok(dev)) {
David Decotigny70739492011-04-27 18:32:40 +00006867 ethtool_cmd_speed_set(cmd, bp->line_speed);
Michael Chanb6016b72005-05-26 13:03:09 -07006868 cmd->duplex = bp->duplex;
6869 }
6870 else {
David Decotigny70739492011-04-27 18:32:40 +00006871 ethtool_cmd_speed_set(cmd, -1);
Michael Chanb6016b72005-05-26 13:03:09 -07006872 cmd->duplex = -1;
6873 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006874 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006875
6876 cmd->transceiver = XCVR_INTERNAL;
6877 cmd->phy_address = bp->phy_addr;
6878
6879 return 0;
6880}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006881
Michael Chanb6016b72005-05-26 13:03:09 -07006882static int
6883bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6884{
Michael Chan972ec0d2006-01-23 16:12:43 -08006885 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006886 u8 autoneg = bp->autoneg;
6887 u8 req_duplex = bp->req_duplex;
6888 u16 req_line_speed = bp->req_line_speed;
6889 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006890 int err = -EINVAL;
6891
6892 spin_lock_bh(&bp->phy_lock);
6893
6894 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6895 goto err_out_unlock;
6896
Michael Chan583c28e2008-01-21 19:51:35 -08006897 if (cmd->port != bp->phy_port &&
6898 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006899 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006900
Michael Chand6b14482008-07-14 22:37:21 -07006901 /* If device is down, we can store the settings only if the user
6902 * is setting the currently active port.
6903 */
6904 if (!netif_running(dev) && cmd->port != bp->phy_port)
6905 goto err_out_unlock;
6906
Michael Chanb6016b72005-05-26 13:03:09 -07006907 if (cmd->autoneg == AUTONEG_ENABLE) {
6908 autoneg |= AUTONEG_SPEED;
6909
Michael Chanbeb499a2010-02-15 19:42:10 +00006910 advertising = cmd->advertising;
6911 if (cmd->port == PORT_TP) {
6912 advertising &= ETHTOOL_ALL_COPPER_SPEED;
6913 if (!advertising)
Michael Chanb6016b72005-05-26 13:03:09 -07006914 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanbeb499a2010-02-15 19:42:10 +00006915 } else {
6916 advertising &= ETHTOOL_ALL_FIBRE_SPEED;
6917 if (!advertising)
6918 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006919 }
6920 advertising |= ADVERTISED_Autoneg;
6921 }
6922 else {
David Decotigny25db0332011-04-27 18:32:39 +00006923 u32 speed = ethtool_cmd_speed(cmd);
Michael Chan7b6b8342007-07-07 22:50:15 -07006924 if (cmd->port == PORT_FIBRE) {
David Decotigny25db0332011-04-27 18:32:39 +00006925 if ((speed != SPEED_1000 &&
6926 speed != SPEED_2500) ||
Michael Chan80be4432006-11-19 14:07:28 -08006927 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006928 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006929
David Decotigny25db0332011-04-27 18:32:39 +00006930 if (speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006931 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006932 goto err_out_unlock;
David Decotigny25db0332011-04-27 18:32:39 +00006933 } else if (speed == SPEED_1000 || speed == SPEED_2500)
Michael Chan7b6b8342007-07-07 22:50:15 -07006934 goto err_out_unlock;
6935
Michael Chanb6016b72005-05-26 13:03:09 -07006936 autoneg &= ~AUTONEG_SPEED;
David Decotigny25db0332011-04-27 18:32:39 +00006937 req_line_speed = speed;
Michael Chanb6016b72005-05-26 13:03:09 -07006938 req_duplex = cmd->duplex;
6939 advertising = 0;
6940 }
6941
6942 bp->autoneg = autoneg;
6943 bp->advertising = advertising;
6944 bp->req_line_speed = req_line_speed;
6945 bp->req_duplex = req_duplex;
6946
Michael Chand6b14482008-07-14 22:37:21 -07006947 err = 0;
6948 /* If device is down, the new settings will be picked up when it is
6949 * brought up.
6950 */
6951 if (netif_running(dev))
6952 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006953
Michael Chan7b6b8342007-07-07 22:50:15 -07006954err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006955 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006956
Michael Chan7b6b8342007-07-07 22:50:15 -07006957 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006958}
6959
6960static void
6961bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6962{
Michael Chan972ec0d2006-01-23 16:12:43 -08006963 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006964
Rick Jones68aad782011-11-07 13:29:27 +00006965 strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
6966 strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
6967 strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
6968 strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
Michael Chanb6016b72005-05-26 13:03:09 -07006969}
6970
Michael Chan244ac4f2006-03-20 17:48:46 -08006971#define BNX2_REGDUMP_LEN (32 * 1024)
6972
6973static int
6974bnx2_get_regs_len(struct net_device *dev)
6975{
6976 return BNX2_REGDUMP_LEN;
6977}
6978
6979static void
6980bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6981{
6982 u32 *p = _p, i, offset;
6983 u8 *orig_p = _p;
6984 struct bnx2 *bp = netdev_priv(dev);
Joe Perchesb6bc7652010-12-21 02:16:08 -08006985 static const u32 reg_boundaries[] = {
6986 0x0000, 0x0098, 0x0400, 0x045c,
6987 0x0800, 0x0880, 0x0c00, 0x0c10,
6988 0x0c30, 0x0d08, 0x1000, 0x101c,
6989 0x1040, 0x1048, 0x1080, 0x10a4,
6990 0x1400, 0x1490, 0x1498, 0x14f0,
6991 0x1500, 0x155c, 0x1580, 0x15dc,
6992 0x1600, 0x1658, 0x1680, 0x16d8,
6993 0x1800, 0x1820, 0x1840, 0x1854,
6994 0x1880, 0x1894, 0x1900, 0x1984,
6995 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6996 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6997 0x2000, 0x2030, 0x23c0, 0x2400,
6998 0x2800, 0x2820, 0x2830, 0x2850,
6999 0x2b40, 0x2c10, 0x2fc0, 0x3058,
7000 0x3c00, 0x3c94, 0x4000, 0x4010,
7001 0x4080, 0x4090, 0x43c0, 0x4458,
7002 0x4c00, 0x4c18, 0x4c40, 0x4c54,
7003 0x4fc0, 0x5010, 0x53c0, 0x5444,
7004 0x5c00, 0x5c18, 0x5c80, 0x5c90,
7005 0x5fc0, 0x6000, 0x6400, 0x6428,
7006 0x6800, 0x6848, 0x684c, 0x6860,
7007 0x6888, 0x6910, 0x8000
7008 };
Michael Chan244ac4f2006-03-20 17:48:46 -08007009
7010 regs->version = 0;
7011
7012 memset(p, 0, BNX2_REGDUMP_LEN);
7013
7014 if (!netif_running(bp->dev))
7015 return;
7016
7017 i = 0;
7018 offset = reg_boundaries[0];
7019 p += offset;
7020 while (offset < BNX2_REGDUMP_LEN) {
7021 *p++ = REG_RD(bp, offset);
7022 offset += 4;
7023 if (offset == reg_boundaries[i + 1]) {
7024 offset = reg_boundaries[i + 2];
7025 p = (u32 *) (orig_p + offset);
7026 i += 2;
7027 }
7028 }
7029}
7030
Michael Chanb6016b72005-05-26 13:03:09 -07007031static void
7032bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7033{
Michael Chan972ec0d2006-01-23 16:12:43 -08007034 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007035
David S. Millerf86e82f2008-01-21 17:15:40 -08007036 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07007037 wol->supported = 0;
7038 wol->wolopts = 0;
7039 }
7040 else {
7041 wol->supported = WAKE_MAGIC;
7042 if (bp->wol)
7043 wol->wolopts = WAKE_MAGIC;
7044 else
7045 wol->wolopts = 0;
7046 }
7047 memset(&wol->sopass, 0, sizeof(wol->sopass));
7048}
7049
7050static int
7051bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
7052{
Michael Chan972ec0d2006-01-23 16:12:43 -08007053 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007054
7055 if (wol->wolopts & ~WAKE_MAGIC)
7056 return -EINVAL;
7057
7058 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007059 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07007060 return -EINVAL;
7061
7062 bp->wol = 1;
7063 }
7064 else {
7065 bp->wol = 0;
7066 }
7067 return 0;
7068}
7069
7070static int
7071bnx2_nway_reset(struct net_device *dev)
7072{
Michael Chan972ec0d2006-01-23 16:12:43 -08007073 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007074 u32 bmcr;
7075
Michael Chan9f52b562008-10-09 12:21:46 -07007076 if (!netif_running(dev))
7077 return -EAGAIN;
7078
Michael Chanb6016b72005-05-26 13:03:09 -07007079 if (!(bp->autoneg & AUTONEG_SPEED)) {
7080 return -EINVAL;
7081 }
7082
Michael Chanc770a652005-08-25 15:38:39 -07007083 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007084
Michael Chan583c28e2008-01-21 19:51:35 -08007085 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07007086 int rc;
7087
7088 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
7089 spin_unlock_bh(&bp->phy_lock);
7090 return rc;
7091 }
7092
Michael Chanb6016b72005-05-26 13:03:09 -07007093 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08007094 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07007095 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07007096 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007097
7098 msleep(20);
7099
Michael Chanc770a652005-08-25 15:38:39 -07007100 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08007101
Michael Chan40105c02008-11-12 16:02:45 -08007102 bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
Michael Chanf8dd0642006-11-19 14:08:29 -08007103 bp->serdes_an_pending = 1;
7104 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07007105 }
7106
Michael Chanca58c3a2007-05-03 13:22:52 -07007107 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07007108 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07007109 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07007110
Michael Chanc770a652005-08-25 15:38:39 -07007111 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007112
7113 return 0;
7114}
7115
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007116static u32
7117bnx2_get_link(struct net_device *dev)
7118{
7119 struct bnx2 *bp = netdev_priv(dev);
7120
7121 return bp->link_up;
7122}
7123
Michael Chanb6016b72005-05-26 13:03:09 -07007124static int
7125bnx2_get_eeprom_len(struct net_device *dev)
7126{
Michael Chan972ec0d2006-01-23 16:12:43 -08007127 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007128
Michael Chan1122db72006-01-23 16:11:42 -08007129 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07007130 return 0;
7131
Michael Chan1122db72006-01-23 16:11:42 -08007132 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007133}
7134
7135static int
7136bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7137 u8 *eebuf)
7138{
Michael Chan972ec0d2006-01-23 16:12:43 -08007139 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007140 int rc;
7141
Michael Chan9f52b562008-10-09 12:21:46 -07007142 if (!netif_running(dev))
7143 return -EAGAIN;
7144
John W. Linville1064e942005-11-10 12:58:24 -08007145 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007146
7147 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
7148
7149 return rc;
7150}
7151
7152static int
7153bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
7154 u8 *eebuf)
7155{
Michael Chan972ec0d2006-01-23 16:12:43 -08007156 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007157 int rc;
7158
Michael Chan9f52b562008-10-09 12:21:46 -07007159 if (!netif_running(dev))
7160 return -EAGAIN;
7161
John W. Linville1064e942005-11-10 12:58:24 -08007162 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07007163
7164 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
7165
7166 return rc;
7167}
7168
7169static int
7170bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7171{
Michael Chan972ec0d2006-01-23 16:12:43 -08007172 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007173
7174 memset(coal, 0, sizeof(struct ethtool_coalesce));
7175
7176 coal->rx_coalesce_usecs = bp->rx_ticks;
7177 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
7178 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
7179 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
7180
7181 coal->tx_coalesce_usecs = bp->tx_ticks;
7182 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
7183 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
7184 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
7185
7186 coal->stats_block_coalesce_usecs = bp->stats_ticks;
7187
7188 return 0;
7189}
7190
7191static int
7192bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
7193{
Michael Chan972ec0d2006-01-23 16:12:43 -08007194 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007195
7196 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
7197 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
7198
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007199 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07007200 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
7201
7202 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
7203 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
7204
7205 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
7206 if (bp->rx_quick_cons_trip_int > 0xff)
7207 bp->rx_quick_cons_trip_int = 0xff;
7208
7209 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
7210 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
7211
7212 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
7213 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
7214
7215 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
7216 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
7217
7218 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
7219 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
7220 0xff;
7221
7222 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan61d9e3f2009-08-21 16:20:46 +00007223 if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
Michael Chan02537b062007-06-04 21:24:07 -07007224 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
7225 bp->stats_ticks = USEC_PER_SEC;
7226 }
Michael Chan7ea69202007-07-16 18:27:10 -07007227 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
7228 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
7229 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007230
7231 if (netif_running(bp->dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00007232 bnx2_netif_stop(bp, true);
Michael Chan9a120bc2008-05-16 22:17:45 -07007233 bnx2_init_nic(bp, 0);
Michael Chan212f9932010-04-27 11:28:10 +00007234 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007235 }
7236
7237 return 0;
7238}
7239
7240static void
7241bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7242{
Michael Chan972ec0d2006-01-23 16:12:43 -08007243 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007244
Michael Chan13daffa2006-03-20 17:49:20 -08007245 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chan47bf4242007-12-12 11:19:12 -08007246 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07007247
7248 ering->rx_pending = bp->rx_ring_size;
Michael Chan47bf4242007-12-12 11:19:12 -08007249 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07007250
7251 ering->tx_max_pending = MAX_TX_DESC_CNT;
7252 ering->tx_pending = bp->tx_ring_size;
7253}
7254
7255static int
Michael Chanb0332812012-02-05 15:24:38 +00007256bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
Michael Chanb6016b72005-05-26 13:03:09 -07007257{
Michael Chan13daffa2006-03-20 17:49:20 -08007258 if (netif_running(bp->dev)) {
Michael Chan354fcd72010-01-17 07:30:44 +00007259 /* Reset will erase chipset stats; save them */
7260 bnx2_save_stats(bp);
7261
Michael Chan212f9932010-04-27 11:28:10 +00007262 bnx2_netif_stop(bp, true);
Michael Chan13daffa2006-03-20 17:49:20 -08007263 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
Michael Chanb0332812012-02-05 15:24:38 +00007264 if (reset_irq) {
7265 bnx2_free_irq(bp);
7266 bnx2_del_napi(bp);
7267 } else {
7268 __bnx2_free_irq(bp);
7269 }
Michael Chan13daffa2006-03-20 17:49:20 -08007270 bnx2_free_skbs(bp);
7271 bnx2_free_mem(bp);
7272 }
7273
Michael Chan5d5d0012007-12-12 11:17:43 -08007274 bnx2_set_rx_ring_size(bp, rx);
7275 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07007276
7277 if (netif_running(bp->dev)) {
Michael Chanb0332812012-02-05 15:24:38 +00007278 int rc = 0;
Michael Chan13daffa2006-03-20 17:49:20 -08007279
Michael Chanb0332812012-02-05 15:24:38 +00007280 if (reset_irq) {
7281 rc = bnx2_setup_int_mode(bp, disable_msi);
7282 bnx2_init_napi(bp);
7283 }
7284
7285 if (!rc)
7286 rc = bnx2_alloc_mem(bp);
7287
Michael Chan6fefb652009-08-21 16:20:45 +00007288 if (!rc)
Michael Chana29ba9d2010-12-31 11:03:14 -08007289 rc = bnx2_request_irq(bp);
7290
7291 if (!rc)
Michael Chan6fefb652009-08-21 16:20:45 +00007292 rc = bnx2_init_nic(bp, 0);
7293
7294 if (rc) {
7295 bnx2_napi_enable(bp);
7296 dev_close(bp->dev);
Michael Chan13daffa2006-03-20 17:49:20 -08007297 return rc;
Michael Chan6fefb652009-08-21 16:20:45 +00007298 }
Michael Chane9f26c42010-02-15 19:42:08 +00007299#ifdef BCM_CNIC
7300 mutex_lock(&bp->cnic_lock);
7301 /* Let cnic know about the new status block. */
7302 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
7303 bnx2_setup_cnic_irq_info(bp);
7304 mutex_unlock(&bp->cnic_lock);
7305#endif
Michael Chan212f9932010-04-27 11:28:10 +00007306 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007307 }
Michael Chanb6016b72005-05-26 13:03:09 -07007308 return 0;
7309}
7310
Michael Chan5d5d0012007-12-12 11:17:43 -08007311static int
7312bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
7313{
7314 struct bnx2 *bp = netdev_priv(dev);
7315 int rc;
7316
7317 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
7318 (ering->tx_pending > MAX_TX_DESC_CNT) ||
7319 (ering->tx_pending <= MAX_SKB_FRAGS)) {
7320
7321 return -EINVAL;
7322 }
Michael Chanb0332812012-02-05 15:24:38 +00007323 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
7324 false);
Michael Chan5d5d0012007-12-12 11:17:43 -08007325 return rc;
7326}
7327
Michael Chanb6016b72005-05-26 13:03:09 -07007328static void
7329bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7330{
Michael Chan972ec0d2006-01-23 16:12:43 -08007331 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007332
7333 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
7334 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
7335 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
7336}
7337
7338static int
7339bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
7340{
Michael Chan972ec0d2006-01-23 16:12:43 -08007341 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007342
7343 bp->req_flow_ctrl = 0;
7344 if (epause->rx_pause)
7345 bp->req_flow_ctrl |= FLOW_CTRL_RX;
7346 if (epause->tx_pause)
7347 bp->req_flow_ctrl |= FLOW_CTRL_TX;
7348
7349 if (epause->autoneg) {
7350 bp->autoneg |= AUTONEG_FLOW_CTRL;
7351 }
7352 else {
7353 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
7354 }
7355
Michael Chan9f52b562008-10-09 12:21:46 -07007356 if (netif_running(dev)) {
7357 spin_lock_bh(&bp->phy_lock);
7358 bnx2_setup_phy(bp, bp->phy_port);
7359 spin_unlock_bh(&bp->phy_lock);
7360 }
Michael Chanb6016b72005-05-26 13:03:09 -07007361
7362 return 0;
7363}
7364
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007365static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007366 char string[ETH_GSTRING_LEN];
Michael Chan790dab22009-08-21 16:20:47 +00007367} bnx2_stats_str_arr[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007368 { "rx_bytes" },
7369 { "rx_error_bytes" },
7370 { "tx_bytes" },
7371 { "tx_error_bytes" },
7372 { "rx_ucast_packets" },
7373 { "rx_mcast_packets" },
7374 { "rx_bcast_packets" },
7375 { "tx_ucast_packets" },
7376 { "tx_mcast_packets" },
7377 { "tx_bcast_packets" },
7378 { "tx_mac_errors" },
7379 { "tx_carrier_errors" },
7380 { "rx_crc_errors" },
7381 { "rx_align_errors" },
7382 { "tx_single_collisions" },
7383 { "tx_multi_collisions" },
7384 { "tx_deferred" },
7385 { "tx_excess_collisions" },
7386 { "tx_late_collisions" },
7387 { "tx_total_collisions" },
7388 { "rx_fragments" },
7389 { "rx_jabbers" },
7390 { "rx_undersize_packets" },
7391 { "rx_oversize_packets" },
7392 { "rx_64_byte_packets" },
7393 { "rx_65_to_127_byte_packets" },
7394 { "rx_128_to_255_byte_packets" },
7395 { "rx_256_to_511_byte_packets" },
7396 { "rx_512_to_1023_byte_packets" },
7397 { "rx_1024_to_1522_byte_packets" },
7398 { "rx_1523_to_9022_byte_packets" },
7399 { "tx_64_byte_packets" },
7400 { "tx_65_to_127_byte_packets" },
7401 { "tx_128_to_255_byte_packets" },
7402 { "tx_256_to_511_byte_packets" },
7403 { "tx_512_to_1023_byte_packets" },
7404 { "tx_1024_to_1522_byte_packets" },
7405 { "tx_1523_to_9022_byte_packets" },
7406 { "rx_xon_frames" },
7407 { "rx_xoff_frames" },
7408 { "tx_xon_frames" },
7409 { "tx_xoff_frames" },
7410 { "rx_mac_ctrl_frames" },
7411 { "rx_filtered_packets" },
Michael Chan790dab22009-08-21 16:20:47 +00007412 { "rx_ftq_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007413 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07007414 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07007415};
7416
Jim Cromie0db83cd2012-04-10 14:56:03 +00007417#define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
Michael Chan790dab22009-08-21 16:20:47 +00007418
Michael Chanb6016b72005-05-26 13:03:09 -07007419#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
7420
Arjan van de Venf71e1302006-03-03 21:33:57 -05007421static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007422 STATS_OFFSET32(stat_IfHCInOctets_hi),
7423 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
7424 STATS_OFFSET32(stat_IfHCOutOctets_hi),
7425 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
7426 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
7427 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
7428 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
7429 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
7430 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
7431 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
7432 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007433 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
7434 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
7435 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
7436 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
7437 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
7438 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
7439 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
7440 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
7441 STATS_OFFSET32(stat_EtherStatsCollisions),
7442 STATS_OFFSET32(stat_EtherStatsFragments),
7443 STATS_OFFSET32(stat_EtherStatsJabbers),
7444 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
7445 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
7446 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
7447 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
7448 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
7449 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
7450 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
7451 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
7452 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
7453 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
7454 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
7455 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
7456 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
7457 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
7458 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
7459 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
7460 STATS_OFFSET32(stat_XonPauseFramesReceived),
7461 STATS_OFFSET32(stat_XoffPauseFramesReceived),
7462 STATS_OFFSET32(stat_OutXonSent),
7463 STATS_OFFSET32(stat_OutXoffSent),
7464 STATS_OFFSET32(stat_MacControlFramesReceived),
7465 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
Michael Chan790dab22009-08-21 16:20:47 +00007466 STATS_OFFSET32(stat_IfInFTQDiscards),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007467 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07007468 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07007469};
7470
7471/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
7472 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007473 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007474static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07007475 8,0,8,8,8,8,8,8,8,8,
7476 4,0,4,4,4,4,4,4,4,4,
7477 4,4,4,4,4,4,4,4,4,4,
7478 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007479 4,4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07007480};
7481
Michael Chan5b0c76a2005-11-04 08:45:49 -08007482static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
7483 8,0,8,8,8,8,8,8,8,8,
7484 4,4,4,4,4,4,4,4,4,4,
7485 4,4,4,4,4,4,4,4,4,4,
7486 4,4,4,4,4,4,4,4,4,4,
Michael Chan790dab22009-08-21 16:20:47 +00007487 4,4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08007488};
7489
Michael Chanb6016b72005-05-26 13:03:09 -07007490#define BNX2_NUM_TESTS 6
7491
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007492static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07007493 char string[ETH_GSTRING_LEN];
7494} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
7495 { "register_test (offline)" },
7496 { "memory_test (offline)" },
7497 { "loopback_test (offline)" },
7498 { "nvram_test (online)" },
7499 { "interrupt_test (online)" },
7500 { "link_test (online)" },
7501};
7502
7503static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007504bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07007505{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007506 switch (sset) {
7507 case ETH_SS_TEST:
7508 return BNX2_NUM_TESTS;
7509 case ETH_SS_STATS:
7510 return BNX2_NUM_STATS;
7511 default:
7512 return -EOPNOTSUPP;
7513 }
Michael Chanb6016b72005-05-26 13:03:09 -07007514}
7515
7516static void
7517bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
7518{
Michael Chan972ec0d2006-01-23 16:12:43 -08007519 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007520
Michael Chan9f52b562008-10-09 12:21:46 -07007521 bnx2_set_power_state(bp, PCI_D0);
7522
Michael Chanb6016b72005-05-26 13:03:09 -07007523 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
7524 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08007525 int i;
7526
Michael Chan212f9932010-04-27 11:28:10 +00007527 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007528 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
7529 bnx2_free_skbs(bp);
7530
7531 if (bnx2_test_registers(bp) != 0) {
7532 buf[0] = 1;
7533 etest->flags |= ETH_TEST_FL_FAILED;
7534 }
7535 if (bnx2_test_memory(bp) != 0) {
7536 buf[1] = 1;
7537 etest->flags |= ETH_TEST_FL_FAILED;
7538 }
Michael Chanbc5a0692006-01-23 16:13:22 -08007539 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07007540 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07007541
Michael Chan9f52b562008-10-09 12:21:46 -07007542 if (!netif_running(bp->dev))
7543 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007544 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07007545 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00007546 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07007547 }
7548
7549 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08007550 for (i = 0; i < 7; i++) {
7551 if (bp->link_up)
7552 break;
7553 msleep_interruptible(1000);
7554 }
Michael Chanb6016b72005-05-26 13:03:09 -07007555 }
7556
7557 if (bnx2_test_nvram(bp) != 0) {
7558 buf[3] = 1;
7559 etest->flags |= ETH_TEST_FL_FAILED;
7560 }
7561 if (bnx2_test_intr(bp) != 0) {
7562 buf[4] = 1;
7563 etest->flags |= ETH_TEST_FL_FAILED;
7564 }
7565
7566 if (bnx2_test_link(bp) != 0) {
7567 buf[5] = 1;
7568 etest->flags |= ETH_TEST_FL_FAILED;
7569
7570 }
Michael Chan9f52b562008-10-09 12:21:46 -07007571 if (!netif_running(bp->dev))
7572 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07007573}
7574
7575static void
7576bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
7577{
7578 switch (stringset) {
7579 case ETH_SS_STATS:
7580 memcpy(buf, bnx2_stats_str_arr,
7581 sizeof(bnx2_stats_str_arr));
7582 break;
7583 case ETH_SS_TEST:
7584 memcpy(buf, bnx2_tests_str_arr,
7585 sizeof(bnx2_tests_str_arr));
7586 break;
7587 }
7588}
7589
Michael Chanb6016b72005-05-26 13:03:09 -07007590static void
7591bnx2_get_ethtool_stats(struct net_device *dev,
7592 struct ethtool_stats *stats, u64 *buf)
7593{
Michael Chan972ec0d2006-01-23 16:12:43 -08007594 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007595 int i;
7596 u32 *hw_stats = (u32 *) bp->stats_blk;
Michael Chan354fcd72010-01-17 07:30:44 +00007597 u32 *temp_stats = (u32 *) bp->temp_stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007598 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007599
7600 if (hw_stats == NULL) {
7601 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
7602 return;
7603 }
7604
Michael Chan5b0c76a2005-11-04 08:45:49 -08007605 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
7606 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
7607 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
7608 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07007609 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007610 else
7611 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07007612
7613 for (i = 0; i < BNX2_NUM_STATS; i++) {
Michael Chan354fcd72010-01-17 07:30:44 +00007614 unsigned long offset;
7615
Michael Chanb6016b72005-05-26 13:03:09 -07007616 if (stats_len_arr[i] == 0) {
7617 /* skip this counter */
7618 buf[i] = 0;
7619 continue;
7620 }
Michael Chan354fcd72010-01-17 07:30:44 +00007621
7622 offset = bnx2_stats_offset_arr[i];
Michael Chanb6016b72005-05-26 13:03:09 -07007623 if (stats_len_arr[i] == 4) {
7624 /* 4-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007625 buf[i] = (u64) *(hw_stats + offset) +
7626 *(temp_stats + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07007627 continue;
7628 }
7629 /* 8-byte counter */
Michael Chan354fcd72010-01-17 07:30:44 +00007630 buf[i] = (((u64) *(hw_stats + offset)) << 32) +
7631 *(hw_stats + offset + 1) +
7632 (((u64) *(temp_stats + offset)) << 32) +
7633 *(temp_stats + offset + 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007634 }
7635}
7636
7637static int
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007638bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
Michael Chanb6016b72005-05-26 13:03:09 -07007639{
Michael Chan972ec0d2006-01-23 16:12:43 -08007640 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007641
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007642 switch (state) {
7643 case ETHTOOL_ID_ACTIVE:
7644 bnx2_set_power_state(bp, PCI_D0);
Michael Chan9f52b562008-10-09 12:21:46 -07007645
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007646 bp->leds_save = REG_RD(bp, BNX2_MISC_CFG);
7647 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
Allan, Bruce Wfce55922011-04-13 13:09:10 +00007648 return 1; /* cycle on/off once per second */
Michael Chanb6016b72005-05-26 13:03:09 -07007649
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007650 case ETHTOOL_ID_ON:
7651 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7652 BNX2_EMAC_LED_1000MB_OVERRIDE |
7653 BNX2_EMAC_LED_100MB_OVERRIDE |
7654 BNX2_EMAC_LED_10MB_OVERRIDE |
7655 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7656 BNX2_EMAC_LED_TRAFFIC);
7657 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007658
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007659 case ETHTOOL_ID_OFF:
7660 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7661 break;
7662
7663 case ETHTOOL_ID_INACTIVE:
7664 REG_WR(bp, BNX2_EMAC_LED, 0);
7665 REG_WR(bp, BNX2_MISC_CFG, bp->leds_save);
7666
7667 if (!netif_running(dev))
7668 bnx2_set_power_state(bp, PCI_D3hot);
7669 break;
Michael Chanb6016b72005-05-26 13:03:09 -07007670 }
Michael Chan9f52b562008-10-09 12:21:46 -07007671
Michael Chanb6016b72005-05-26 13:03:09 -07007672 return 0;
7673}
7674
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007675static netdev_features_t
7676bnx2_fix_features(struct net_device *dev, netdev_features_t features)
Michael Chan4666f872007-05-03 13:22:28 -07007677{
7678 struct bnx2 *bp = netdev_priv(dev);
7679
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007680 if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
7681 features |= NETIF_F_HW_VLAN_RX;
7682
7683 return features;
Michael Chan4666f872007-05-03 13:22:28 -07007684}
7685
Michael Chanfdc85412010-07-03 20:42:16 +00007686static int
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007687bnx2_set_features(struct net_device *dev, netdev_features_t features)
Michael Chanfdc85412010-07-03 20:42:16 +00007688{
Jesse Gross7d0fd212010-10-20 13:56:09 +00007689 struct bnx2 *bp = netdev_priv(dev);
Jesse Gross7d0fd212010-10-20 13:56:09 +00007690
Michael Chan7c810472011-01-24 12:59:02 +00007691 /* TSO with VLAN tag won't work with current firmware */
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007692 if (features & NETIF_F_HW_VLAN_TX)
7693 dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
7694 else
7695 dev->vlan_features &= ~NETIF_F_ALL_TSO;
Michael Chan7c810472011-01-24 12:59:02 +00007696
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007697 if ((!!(features & NETIF_F_HW_VLAN_RX) !=
Jesse Gross7d0fd212010-10-20 13:56:09 +00007698 !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
7699 netif_running(dev)) {
7700 bnx2_netif_stop(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007701 dev->features = features;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007702 bnx2_set_rx_mode(dev);
7703 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
7704 bnx2_netif_start(bp, false);
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00007705 return 1;
Jesse Gross7d0fd212010-10-20 13:56:09 +00007706 }
7707
7708 return 0;
Michael Chanfdc85412010-07-03 20:42:16 +00007709}
7710
Michael Chanb0332812012-02-05 15:24:38 +00007711static void bnx2_get_channels(struct net_device *dev,
7712 struct ethtool_channels *channels)
7713{
7714 struct bnx2 *bp = netdev_priv(dev);
7715 u32 max_rx_rings = 1;
7716 u32 max_tx_rings = 1;
7717
7718 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7719 max_rx_rings = RX_MAX_RINGS;
7720 max_tx_rings = TX_MAX_RINGS;
7721 }
7722
7723 channels->max_rx = max_rx_rings;
7724 channels->max_tx = max_tx_rings;
7725 channels->max_other = 0;
7726 channels->max_combined = 0;
7727 channels->rx_count = bp->num_rx_rings;
7728 channels->tx_count = bp->num_tx_rings;
7729 channels->other_count = 0;
7730 channels->combined_count = 0;
7731}
7732
7733static int bnx2_set_channels(struct net_device *dev,
7734 struct ethtool_channels *channels)
7735{
7736 struct bnx2 *bp = netdev_priv(dev);
7737 u32 max_rx_rings = 1;
7738 u32 max_tx_rings = 1;
7739 int rc = 0;
7740
7741 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
7742 max_rx_rings = RX_MAX_RINGS;
7743 max_tx_rings = TX_MAX_RINGS;
7744 }
7745 if (channels->rx_count > max_rx_rings ||
7746 channels->tx_count > max_tx_rings)
7747 return -EINVAL;
7748
7749 bp->num_req_rx_rings = channels->rx_count;
7750 bp->num_req_tx_rings = channels->tx_count;
7751
7752 if (netif_running(dev))
7753 rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
7754 bp->tx_ring_size, true);
7755
7756 return rc;
7757}
7758
Jeff Garzik7282d492006-09-13 14:30:00 -04007759static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007760 .get_settings = bnx2_get_settings,
7761 .set_settings = bnx2_set_settings,
7762 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007763 .get_regs_len = bnx2_get_regs_len,
7764 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007765 .get_wol = bnx2_get_wol,
7766 .set_wol = bnx2_set_wol,
7767 .nway_reset = bnx2_nway_reset,
Ooiwa Naohiro7959ea22009-06-24 00:19:06 -07007768 .get_link = bnx2_get_link,
Michael Chanb6016b72005-05-26 13:03:09 -07007769 .get_eeprom_len = bnx2_get_eeprom_len,
7770 .get_eeprom = bnx2_get_eeprom,
7771 .set_eeprom = bnx2_set_eeprom,
7772 .get_coalesce = bnx2_get_coalesce,
7773 .set_coalesce = bnx2_set_coalesce,
7774 .get_ringparam = bnx2_get_ringparam,
7775 .set_ringparam = bnx2_set_ringparam,
7776 .get_pauseparam = bnx2_get_pauseparam,
7777 .set_pauseparam = bnx2_set_pauseparam,
Michael Chanb6016b72005-05-26 13:03:09 -07007778 .self_test = bnx2_self_test,
7779 .get_strings = bnx2_get_strings,
stephen hemminger2e17e1a2011-04-04 11:06:36 +00007780 .set_phys_id = bnx2_set_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007781 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007782 .get_sset_count = bnx2_get_sset_count,
Michael Chanb0332812012-02-05 15:24:38 +00007783 .get_channels = bnx2_get_channels,
7784 .set_channels = bnx2_set_channels,
Michael Chanb6016b72005-05-26 13:03:09 -07007785};
7786
7787/* Called with rtnl_lock */
7788static int
7789bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7790{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007791 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007792 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007793 int err;
7794
7795 switch(cmd) {
7796 case SIOCGMIIPHY:
7797 data->phy_id = bp->phy_addr;
7798
7799 /* fallthru */
7800 case SIOCGMIIREG: {
7801 u32 mii_regval;
7802
Michael Chan583c28e2008-01-21 19:51:35 -08007803 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007804 return -EOPNOTSUPP;
7805
Michael Chandad3e452007-05-03 13:18:03 -07007806 if (!netif_running(dev))
7807 return -EAGAIN;
7808
Michael Chanc770a652005-08-25 15:38:39 -07007809 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007810 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007811 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007812
7813 data->val_out = mii_regval;
7814
7815 return err;
7816 }
7817
7818 case SIOCSMIIREG:
Michael Chan583c28e2008-01-21 19:51:35 -08007819 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007820 return -EOPNOTSUPP;
7821
Michael Chandad3e452007-05-03 13:18:03 -07007822 if (!netif_running(dev))
7823 return -EAGAIN;
7824
Michael Chanc770a652005-08-25 15:38:39 -07007825 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007826 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007827 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007828
7829 return err;
7830
7831 default:
7832 /* do nothing */
7833 break;
7834 }
7835 return -EOPNOTSUPP;
7836}
7837
7838/* Called with rtnl_lock */
7839static int
7840bnx2_change_mac_addr(struct net_device *dev, void *p)
7841{
7842 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007843 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007844
Michael Chan73eef4c2005-08-25 15:39:15 -07007845 if (!is_valid_ether_addr(addr->sa_data))
Danny Kukawka504f9b52012-02-21 02:07:49 +00007846 return -EADDRNOTAVAIL;
Michael Chan73eef4c2005-08-25 15:39:15 -07007847
Michael Chanb6016b72005-05-26 13:03:09 -07007848 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7849 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007850 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007851
7852 return 0;
7853}
7854
7855/* Called with rtnl_lock */
7856static int
7857bnx2_change_mtu(struct net_device *dev, int new_mtu)
7858{
Michael Chan972ec0d2006-01-23 16:12:43 -08007859 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007860
7861 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7862 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7863 return -EINVAL;
7864
7865 dev->mtu = new_mtu;
Michael Chanb0332812012-02-05 15:24:38 +00007866 return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
7867 false);
Michael Chanb6016b72005-05-26 13:03:09 -07007868}
7869
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00007870#ifdef CONFIG_NET_POLL_CONTROLLER
Michael Chanb6016b72005-05-26 13:03:09 -07007871static void
7872poll_bnx2(struct net_device *dev)
7873{
Michael Chan972ec0d2006-01-23 16:12:43 -08007874 struct bnx2 *bp = netdev_priv(dev);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007875 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07007876
Neil Hormanb2af2c12008-11-12 16:23:44 -08007877 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan1bf1e342010-03-23 13:13:12 +00007878 struct bnx2_irq *irq = &bp->irq_tbl[i];
7879
7880 disable_irq(irq->vector);
7881 irq->handler(irq->vector, &bp->bnx2_napi[i]);
7882 enable_irq(irq->vector);
Neil Hormanb2af2c12008-11-12 16:23:44 -08007883 }
Michael Chanb6016b72005-05-26 13:03:09 -07007884}
7885#endif
7886
Michael Chan253c8b72007-01-08 19:56:01 -08007887static void __devinit
7888bnx2_get_5709_media(struct bnx2 *bp)
7889{
7890 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7891 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7892 u32 strap;
7893
7894 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7895 return;
7896 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007897 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007898 return;
7899 }
7900
7901 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7902 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7903 else
7904 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7905
7906 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7907 switch (strap) {
7908 case 0x4:
7909 case 0x5:
7910 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007911 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007912 return;
7913 }
7914 } else {
7915 switch (strap) {
7916 case 0x1:
7917 case 0x2:
7918 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007919 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007920 return;
7921 }
7922 }
7923}
7924
Michael Chan883e5152007-05-03 13:25:11 -07007925static void __devinit
7926bnx2_get_pci_speed(struct bnx2 *bp)
7927{
7928 u32 reg;
7929
7930 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7931 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7932 u32 clkreg;
7933
David S. Millerf86e82f2008-01-21 17:15:40 -08007934 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007935
7936 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7937
7938 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7939 switch (clkreg) {
7940 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7941 bp->bus_speed_mhz = 133;
7942 break;
7943
7944 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7945 bp->bus_speed_mhz = 100;
7946 break;
7947
7948 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7949 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7950 bp->bus_speed_mhz = 66;
7951 break;
7952
7953 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7954 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7955 bp->bus_speed_mhz = 50;
7956 break;
7957
7958 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7959 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7960 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7961 bp->bus_speed_mhz = 33;
7962 break;
7963 }
7964 }
7965 else {
7966 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7967 bp->bus_speed_mhz = 66;
7968 else
7969 bp->bus_speed_mhz = 33;
7970 }
7971
7972 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007973 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007974
7975}
7976
Michael Chan76d99062009-12-03 09:46:34 +00007977static void __devinit
7978bnx2_read_vpd_fw_ver(struct bnx2 *bp)
7979{
Matt Carlsondf25bc32010-02-26 14:04:44 +00007980 int rc, i, j;
Michael Chan76d99062009-12-03 09:46:34 +00007981 u8 *data;
Matt Carlsondf25bc32010-02-26 14:04:44 +00007982 unsigned int block_end, rosize, len;
Michael Chan76d99062009-12-03 09:46:34 +00007983
Michael Chan012093f2009-12-03 15:58:00 -08007984#define BNX2_VPD_NVRAM_OFFSET 0x300
7985#define BNX2_VPD_LEN 128
Michael Chan76d99062009-12-03 09:46:34 +00007986#define BNX2_MAX_VER_SLEN 30
7987
7988 data = kmalloc(256, GFP_KERNEL);
7989 if (!data)
7990 return;
7991
Michael Chan012093f2009-12-03 15:58:00 -08007992 rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
7993 BNX2_VPD_LEN);
Michael Chan76d99062009-12-03 09:46:34 +00007994 if (rc)
7995 goto vpd_done;
7996
Michael Chan012093f2009-12-03 15:58:00 -08007997 for (i = 0; i < BNX2_VPD_LEN; i += 4) {
7998 data[i] = data[i + BNX2_VPD_LEN + 3];
7999 data[i + 1] = data[i + BNX2_VPD_LEN + 2];
8000 data[i + 2] = data[i + BNX2_VPD_LEN + 1];
8001 data[i + 3] = data[i + BNX2_VPD_LEN];
Michael Chan76d99062009-12-03 09:46:34 +00008002 }
8003
Matt Carlsondf25bc32010-02-26 14:04:44 +00008004 i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
8005 if (i < 0)
Michael Chan76d99062009-12-03 09:46:34 +00008006 goto vpd_done;
Matt Carlsondf25bc32010-02-26 14:04:44 +00008007
8008 rosize = pci_vpd_lrdt_size(&data[i]);
8009 i += PCI_VPD_LRDT_TAG_SIZE;
8010 block_end = i + rosize;
8011
8012 if (block_end > BNX2_VPD_LEN)
8013 goto vpd_done;
8014
8015 j = pci_vpd_find_info_keyword(data, i, rosize,
8016 PCI_VPD_RO_KEYWORD_MFR_ID);
8017 if (j < 0)
8018 goto vpd_done;
8019
8020 len = pci_vpd_info_field_size(&data[j]);
8021
8022 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8023 if (j + len > block_end || len != 4 ||
8024 memcmp(&data[j], "1028", 4))
8025 goto vpd_done;
8026
8027 j = pci_vpd_find_info_keyword(data, i, rosize,
8028 PCI_VPD_RO_KEYWORD_VENDOR0);
8029 if (j < 0)
8030 goto vpd_done;
8031
8032 len = pci_vpd_info_field_size(&data[j]);
8033
8034 j += PCI_VPD_INFO_FLD_HDR_SIZE;
8035 if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
8036 goto vpd_done;
8037
8038 memcpy(bp->fw_version, &data[j], len);
8039 bp->fw_version[len] = ' ';
Michael Chan76d99062009-12-03 09:46:34 +00008040
8041vpd_done:
8042 kfree(data);
8043}
8044
Michael Chanb6016b72005-05-26 13:03:09 -07008045static int __devinit
8046bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
8047{
8048 struct bnx2 *bp;
Michael Chan58fc2ea2007-07-07 22:52:02 -07008049 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07008050 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07008051 u64 dma_mask, persist_dma_mask;
John Feeneycd709aa2010-08-22 17:45:53 +00008052 int err;
Michael Chanb6016b72005-05-26 13:03:09 -07008053
Michael Chanb6016b72005-05-26 13:03:09 -07008054 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008055 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008056
8057 bp->flags = 0;
8058 bp->phy_flags = 0;
8059
Michael Chan354fcd72010-01-17 07:30:44 +00008060 bp->temp_stats_blk =
8061 kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
8062
8063 if (bp->temp_stats_blk == NULL) {
8064 rc = -ENOMEM;
8065 goto err_out;
8066 }
8067
Michael Chanb6016b72005-05-26 13:03:09 -07008068 /* enable device (incl. PCI PM wakeup), and bus-mastering */
8069 rc = pci_enable_device(pdev);
8070 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008071 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008072 goto err_out;
8073 }
8074
8075 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008076 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008077 "Cannot find PCI device base address, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008078 rc = -ENODEV;
8079 goto err_out_disable;
8080 }
8081
8082 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
8083 if (rc) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008084 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008085 goto err_out_disable;
8086 }
8087
8088 pci_set_master(pdev);
8089
8090 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
8091 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008092 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008093 "Cannot find power management capability, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008094 rc = -EIO;
8095 goto err_out_release;
8096 }
8097
Michael Chanb6016b72005-05-26 13:03:09 -07008098 bp->dev = dev;
8099 bp->pdev = pdev;
8100
8101 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07008102 spin_lock_init(&bp->indirect_lock);
Michael Chanc5a88952009-08-14 15:49:45 +00008103#ifdef BCM_CNIC
8104 mutex_init(&bp->cnic_lock);
8105#endif
David Howellsc4028952006-11-22 14:57:56 +00008106 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07008107
Francois Romieuc0357e92012-03-09 14:51:47 +01008108 bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
8109 TX_MAX_TSS_RINGS + 1));
Michael Chanb6016b72005-05-26 13:03:09 -07008110 if (!bp->regview) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008111 dev_err(&pdev->dev, "Cannot map register space, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008112 rc = -ENOMEM;
8113 goto err_out_release;
8114 }
8115
Michael Chanbe7ff1a2010-11-24 13:48:55 +00008116 bnx2_set_power_state(bp, PCI_D0);
8117
Michael Chanb6016b72005-05-26 13:03:09 -07008118 /* Configure byte swap and enable write to the reg_window registers.
8119 * Rely on CPU to do target byte swapping on big endian systems
8120 * The chip's target access swapping will not swap all accesses
8121 */
Michael Chanbe7ff1a2010-11-24 13:48:55 +00008122 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG,
8123 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
8124 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
Michael Chanb6016b72005-05-26 13:03:09 -07008125
8126 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
8127
Michael Chan883e5152007-05-03 13:25:11 -07008128 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
Jon Masone82760e2011-06-27 07:44:43 +00008129 if (!pci_is_pcie(pdev)) {
8130 dev_err(&pdev->dev, "Not PCIE, aborting\n");
Michael Chan883e5152007-05-03 13:25:11 -07008131 rc = -EIO;
8132 goto err_out_unmap;
8133 }
David S. Millerf86e82f2008-01-21 17:15:40 -08008134 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08008135 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08008136 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chanc239f272010-10-11 16:12:28 -07008137
8138 /* AER (Advanced Error Reporting) hooks */
8139 err = pci_enable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008140 if (!err)
8141 bp->flags |= BNX2_FLAG_AER_ENABLED;
Michael Chanc239f272010-10-11 16:12:28 -07008142
Michael Chan883e5152007-05-03 13:25:11 -07008143 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08008144 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
8145 if (bp->pcix_cap == 0) {
8146 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008147 "Cannot find PCIX capability, aborting\n");
Michael Chan59b47d82006-11-19 14:10:45 -08008148 rc = -EIO;
8149 goto err_out_unmap;
8150 }
Michael Chan61d9e3f2009-08-21 16:20:46 +00008151 bp->flags |= BNX2_FLAG_BROKEN_STATS;
Michael Chan59b47d82006-11-19 14:10:45 -08008152 }
8153
Michael Chanb4b36042007-12-20 19:59:30 -08008154 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
8155 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08008156 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08008157 }
8158
Michael Chan8e6a72c2007-05-03 13:24:48 -07008159 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
8160 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08008161 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07008162 }
8163
Michael Chan40453c82007-05-03 13:19:18 -07008164 /* 5708 cannot support DMA addresses > 40-bit. */
8165 if (CHIP_NUM(bp) == CHIP_NUM_5708)
Yang Hongyang50cf1562009-04-06 19:01:14 -07008166 persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
Michael Chan40453c82007-05-03 13:19:18 -07008167 else
Yang Hongyang6a355282009-04-06 19:01:13 -07008168 persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
Michael Chan40453c82007-05-03 13:19:18 -07008169
8170 /* Configure DMA attributes. */
8171 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
8172 dev->features |= NETIF_F_HIGHDMA;
8173 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
8174 if (rc) {
8175 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008176 "pci_set_consistent_dma_mask failed, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008177 goto err_out_unmap;
8178 }
Yang Hongyang284901a2009-04-06 19:01:15 -07008179 } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008180 dev_err(&pdev->dev, "System does not support DMA, aborting\n");
Michael Chan40453c82007-05-03 13:19:18 -07008181 goto err_out_unmap;
8182 }
8183
David S. Millerf86e82f2008-01-21 17:15:40 -08008184 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07008185 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008186
8187 /* 5706A0 may falsely detect SERR and PERR. */
8188 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8189 reg = REG_RD(bp, PCI_COMMAND);
8190 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
8191 REG_WR(bp, PCI_COMMAND, reg);
8192 }
8193 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08008194 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07008195
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008196 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008197 "5706 A1 can only be used in a PCIX bus, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008198 goto err_out_unmap;
8199 }
8200
8201 bnx2_init_nvram(bp);
8202
Michael Chan2726d6e2008-01-29 21:35:05 -08008203 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08008204
8205 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08008206 BNX2_SHM_HDR_SIGNATURE_SIG) {
8207 u32 off = PCI_FUNC(pdev->devfn) << 2;
8208
Michael Chan2726d6e2008-01-29 21:35:05 -08008209 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08008210 } else
Michael Chane3648b32005-11-04 08:51:21 -08008211 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
8212
Michael Chanb6016b72005-05-26 13:03:09 -07008213 /* Get the permanent MAC address. First we need to make sure the
8214 * firmware is actually running.
8215 */
Michael Chan2726d6e2008-01-29 21:35:05 -08008216 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07008217
8218 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
8219 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Joe Perches3a9c6a42010-02-17 15:01:51 +00008220 dev_err(&pdev->dev, "Firmware not running, aborting\n");
Michael Chanb6016b72005-05-26 13:03:09 -07008221 rc = -ENODEV;
8222 goto err_out_unmap;
8223 }
8224
Michael Chan76d99062009-12-03 09:46:34 +00008225 bnx2_read_vpd_fw_ver(bp);
8226
8227 j = strlen(bp->fw_version);
Michael Chan2726d6e2008-01-29 21:35:05 -08008228 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan76d99062009-12-03 09:46:34 +00008229 for (i = 0; i < 3 && j < 24; i++) {
Michael Chan58fc2ea2007-07-07 22:52:02 -07008230 u8 num, k, skip0;
8231
Michael Chan76d99062009-12-03 09:46:34 +00008232 if (i == 0) {
8233 bp->fw_version[j++] = 'b';
8234 bp->fw_version[j++] = 'c';
8235 bp->fw_version[j++] = ' ';
8236 }
Michael Chan58fc2ea2007-07-07 22:52:02 -07008237 num = (u8) (reg >> (24 - (i * 8)));
8238 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
8239 if (num >= k || !skip0 || k == 1) {
8240 bp->fw_version[j++] = (num / k) + '0';
8241 skip0 = 0;
8242 }
8243 }
8244 if (i != 2)
8245 bp->fw_version[j++] = '.';
8246 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008247 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07008248 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
8249 bp->wol = 1;
8250
8251 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008252 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07008253
8254 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008255 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07008256 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
8257 break;
8258 msleep(10);
8259 }
8260 }
Michael Chan2726d6e2008-01-29 21:35:05 -08008261 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008262 reg &= BNX2_CONDITION_MFW_RUN_MASK;
8263 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
8264 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008265 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008266
Michael Chan76d99062009-12-03 09:46:34 +00008267 if (j < 32)
8268 bp->fw_version[j++] = ' ';
8269 for (i = 0; i < 3 && j < 28; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08008270 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan3aeb7d22011-07-20 14:55:25 +00008271 reg = be32_to_cpu(reg);
Michael Chan58fc2ea2007-07-07 22:52:02 -07008272 memcpy(&bp->fw_version[j], &reg, 4);
8273 j += 4;
8274 }
8275 }
Michael Chanb6016b72005-05-26 13:03:09 -07008276
Michael Chan2726d6e2008-01-29 21:35:05 -08008277 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07008278 bp->mac_addr[0] = (u8) (reg >> 8);
8279 bp->mac_addr[1] = (u8) reg;
8280
Michael Chan2726d6e2008-01-29 21:35:05 -08008281 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07008282 bp->mac_addr[2] = (u8) (reg >> 24);
8283 bp->mac_addr[3] = (u8) (reg >> 16);
8284 bp->mac_addr[4] = (u8) (reg >> 8);
8285 bp->mac_addr[5] = (u8) reg;
8286
8287 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07008288 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07008289
Michael Chancf7474a2009-08-21 16:20:48 +00008290 bp->tx_quick_cons_trip_int = 2;
Michael Chanb6016b72005-05-26 13:03:09 -07008291 bp->tx_quick_cons_trip = 20;
Michael Chancf7474a2009-08-21 16:20:48 +00008292 bp->tx_ticks_int = 18;
Michael Chanb6016b72005-05-26 13:03:09 -07008293 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04008294
Michael Chancf7474a2009-08-21 16:20:48 +00008295 bp->rx_quick_cons_trip_int = 2;
8296 bp->rx_quick_cons_trip = 12;
Michael Chanb6016b72005-05-26 13:03:09 -07008297 bp->rx_ticks_int = 18;
8298 bp->rx_ticks = 18;
8299
Michael Chan7ea69202007-07-16 18:27:10 -07008300 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07008301
Benjamin Liac392ab2008-09-18 16:40:49 -07008302 bp->current_interval = BNX2_TIMER_INTERVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07008303
Michael Chan5b0c76a2005-11-04 08:45:49 -08008304 bp->phy_addr = 1;
8305
Michael Chanb6016b72005-05-26 13:03:09 -07008306 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08008307 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8308 bnx2_get_5709_media(bp);
8309 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08008310 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08008311
Michael Chan0d8a6572007-07-07 22:49:43 -07008312 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08008313 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07008314 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08008315 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07008316 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008317 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008318 bp->wol = 0;
8319 }
Michael Chan38ea3682008-02-23 19:48:57 -08008320 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
8321 /* Don't do parallel detect on this board because of
8322 * some board problems. The link will not go down
8323 * if we do parallel detect.
8324 */
8325 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
8326 pdev->subsystem_device == 0x310c)
8327 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
8328 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08008329 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008330 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08008331 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08008332 }
Michael Chan261dd5c2007-01-08 19:55:46 -08008333 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
8334 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08008335 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08008336 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
8337 (CHIP_REV(bp) == CHIP_REV_Ax ||
8338 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08008339 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07008340
Michael Chan7c62e832008-07-14 22:39:03 -07008341 bnx2_init_fw_cap(bp);
8342
Michael Chan16088272006-06-12 22:16:43 -07008343 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
8344 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan5ec6d7b2008-11-12 16:01:41 -08008345 (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
8346 !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08008347 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07008348 bp->wol = 0;
8349 }
Michael Chandda1e392006-01-23 16:08:14 -08008350
Michael Chanb6016b72005-05-26 13:03:09 -07008351 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
8352 bp->tx_quick_cons_trip_int =
8353 bp->tx_quick_cons_trip;
8354 bp->tx_ticks_int = bp->tx_ticks;
8355 bp->rx_quick_cons_trip_int =
8356 bp->rx_quick_cons_trip;
8357 bp->rx_ticks_int = bp->rx_ticks;
8358 bp->comp_prod_trip_int = bp->comp_prod_trip;
8359 bp->com_ticks_int = bp->com_ticks;
8360 bp->cmd_ticks_int = bp->cmd_ticks;
8361 }
8362
Michael Chanf9317a42006-09-29 17:06:23 -07008363 /* Disable MSI on 5706 if AMD 8132 bridge is found.
8364 *
8365 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
8366 * with byte enables disabled on the unused 32-bit word. This is legal
8367 * but causes problems on the AMD 8132 which will eventually stop
8368 * responding after a while.
8369 *
8370 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11008371 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07008372 */
8373 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
8374 struct pci_dev *amd_8132 = NULL;
8375
8376 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
8377 PCI_DEVICE_ID_AMD_8132_BRIDGE,
8378 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07008379
Auke Kok44c10132007-06-08 15:46:36 -07008380 if (amd_8132->revision >= 0x10 &&
8381 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07008382 disable_msi = 1;
8383 pci_dev_put(amd_8132);
8384 break;
8385 }
8386 }
8387 }
8388
Michael Chandeaf3912007-07-07 22:48:00 -07008389 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008390 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
8391
Michael Chancd339a02005-08-25 15:35:24 -07008392 init_timer(&bp->timer);
Benjamin Liac392ab2008-09-18 16:40:49 -07008393 bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
Michael Chancd339a02005-08-25 15:35:24 -07008394 bp->timer.data = (unsigned long) bp;
8395 bp->timer.function = bnx2_timer;
8396
Michael Chan7625eb22011-06-08 19:29:36 +00008397#ifdef BCM_CNIC
Michael Chan41c21782011-07-13 17:24:22 +00008398 if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
8399 bp->cnic_eth_dev.max_iscsi_conn =
8400 (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
8401 BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
Michael Chan7625eb22011-06-08 19:29:36 +00008402#endif
Michael Chanc239f272010-10-11 16:12:28 -07008403 pci_save_state(pdev);
8404
Michael Chanb6016b72005-05-26 13:03:09 -07008405 return 0;
8406
8407err_out_unmap:
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008408 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008409 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008410 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8411 }
Michael Chanc239f272010-10-11 16:12:28 -07008412
Francois Romieuc0357e92012-03-09 14:51:47 +01008413 pci_iounmap(pdev, bp->regview);
8414 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07008415
8416err_out_release:
8417 pci_release_regions(pdev);
8418
8419err_out_disable:
8420 pci_disable_device(pdev);
8421 pci_set_drvdata(pdev, NULL);
8422
8423err_out:
8424 return rc;
8425}
8426
Michael Chan883e5152007-05-03 13:25:11 -07008427static char * __devinit
8428bnx2_bus_string(struct bnx2 *bp, char *str)
8429{
8430 char *s = str;
8431
David S. Millerf86e82f2008-01-21 17:15:40 -08008432 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07008433 s += sprintf(s, "PCI Express");
8434 } else {
8435 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08008436 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07008437 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08008438 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07008439 s += sprintf(s, " 32-bit");
8440 else
8441 s += sprintf(s, " 64-bit");
8442 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
8443 }
8444 return str;
8445}
8446
Michael Chanf048fa92010-06-01 15:05:36 +00008447static void
8448bnx2_del_napi(struct bnx2 *bp)
8449{
8450 int i;
8451
8452 for (i = 0; i < bp->irq_nvecs; i++)
8453 netif_napi_del(&bp->bnx2_napi[i].napi);
8454}
8455
8456static void
Michael Chan35efa7c2007-12-20 19:56:37 -08008457bnx2_init_napi(struct bnx2 *bp)
8458{
Michael Chanb4b36042007-12-20 19:59:30 -08008459 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08008460
Benjamin Li4327ba42010-03-23 13:13:11 +00008461 for (i = 0; i < bp->irq_nvecs; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07008462 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
8463 int (*poll)(struct napi_struct *, int);
8464
8465 if (i == 0)
8466 poll = bnx2_poll;
8467 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07008468 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07008469
8470 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08008471 bnapi->bp = bp;
8472 }
Michael Chan35efa7c2007-12-20 19:56:37 -08008473}
8474
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008475static const struct net_device_ops bnx2_netdev_ops = {
8476 .ndo_open = bnx2_open,
8477 .ndo_start_xmit = bnx2_start_xmit,
8478 .ndo_stop = bnx2_close,
Eric Dumazet5d07bf22010-07-08 04:08:43 +00008479 .ndo_get_stats64 = bnx2_get_stats64,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008480 .ndo_set_rx_mode = bnx2_set_rx_mode,
8481 .ndo_do_ioctl = bnx2_ioctl,
8482 .ndo_validate_addr = eth_validate_addr,
8483 .ndo_set_mac_address = bnx2_change_mac_addr,
8484 .ndo_change_mtu = bnx2_change_mtu,
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008485 .ndo_fix_features = bnx2_fix_features,
8486 .ndo_set_features = bnx2_set_features,
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008487 .ndo_tx_timeout = bnx2_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +00008488#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008489 .ndo_poll_controller = poll_bnx2,
8490#endif
8491};
8492
Michael Chan35efa7c2007-12-20 19:56:37 -08008493static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07008494bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
8495{
8496 static int version_printed = 0;
Francois Romieuc0357e92012-03-09 14:51:47 +01008497 struct net_device *dev;
Michael Chanb6016b72005-05-26 13:03:09 -07008498 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07008499 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07008500 char str[40];
Michael Chanb6016b72005-05-26 13:03:09 -07008501
8502 if (version_printed++ == 0)
Joe Perches3a9c6a42010-02-17 15:01:51 +00008503 pr_info("%s", version);
Michael Chanb6016b72005-05-26 13:03:09 -07008504
8505 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07008506 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07008507 if (!dev)
8508 return -ENOMEM;
8509
8510 rc = bnx2_init_board(pdev, dev);
Francois Romieuc0357e92012-03-09 14:51:47 +01008511 if (rc < 0)
8512 goto err_free;
Michael Chanb6016b72005-05-26 13:03:09 -07008513
Stephen Hemminger0421eae2008-11-21 17:31:27 -08008514 dev->netdev_ops = &bnx2_netdev_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008515 dev->watchdog_timeo = TX_TIMEOUT;
Michael Chanb6016b72005-05-26 13:03:09 -07008516 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07008517
Michael Chan972ec0d2006-01-23 16:12:43 -08008518 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008519
Michael Chan1b2f9222007-05-03 13:20:19 -07008520 pci_set_drvdata(pdev, dev);
8521
8522 memcpy(dev->dev_addr, bp->mac_addr, 6);
8523 memcpy(dev->perm_addr, bp->mac_addr, 6);
Michael Chan1b2f9222007-05-03 13:20:19 -07008524
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008525 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
8526 NETIF_F_TSO | NETIF_F_TSO_ECN |
8527 NETIF_F_RXHASH | NETIF_F_RXCSUM;
8528
8529 if (CHIP_NUM(bp) == CHIP_NUM_5709)
8530 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
8531
8532 dev->vlan_features = dev->hw_features;
8533 dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
8534 dev->features |= dev->hw_features;
Jiri Pirko01789342011-08-16 06:29:00 +00008535 dev->priv_flags |= IFF_UNICAST_FLT;
Michał Mirosław8d7dfc22011-04-10 04:47:46 +00008536
Michael Chanb6016b72005-05-26 13:03:09 -07008537 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04008538 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chan57579f72009-04-04 16:51:14 -07008539 goto error;
Michael Chanb6016b72005-05-26 13:03:09 -07008540 }
8541
Francois Romieuc0357e92012-03-09 14:51:47 +01008542 netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
8543 "node addr %pM\n", board_info[ent->driver_data].name,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008544 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
8545 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Francois Romieuc0357e92012-03-09 14:51:47 +01008546 bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
8547 pdev->irq, dev->dev_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07008548
Michael Chanb6016b72005-05-26 13:03:09 -07008549 return 0;
Michael Chan57579f72009-04-04 16:51:14 -07008550
8551error:
Francois Romieuc0357e92012-03-09 14:51:47 +01008552 iounmap(bp->regview);
Michael Chan57579f72009-04-04 16:51:14 -07008553 pci_release_regions(pdev);
8554 pci_disable_device(pdev);
8555 pci_set_drvdata(pdev, NULL);
Francois Romieuc0357e92012-03-09 14:51:47 +01008556err_free:
Michael Chan57579f72009-04-04 16:51:14 -07008557 free_netdev(dev);
8558 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07008559}
8560
8561static void __devexit
8562bnx2_remove_one(struct pci_dev *pdev)
8563{
8564 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008565 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008566
8567 unregister_netdev(dev);
8568
Neil Horman8333a462011-04-26 10:30:11 +00008569 del_timer_sync(&bp->timer);
Michael Chancd634012011-07-15 06:53:58 +00008570 cancel_work_sync(&bp->reset_task);
Neil Horman8333a462011-04-26 10:30:11 +00008571
Francois Romieuc0357e92012-03-09 14:51:47 +01008572 pci_iounmap(bp->pdev, bp->regview);
Michael Chanb6016b72005-05-26 13:03:09 -07008573
Michael Chan354fcd72010-01-17 07:30:44 +00008574 kfree(bp->temp_stats_blk);
8575
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008576 if (bp->flags & BNX2_FLAG_AER_ENABLED) {
Michael Chanc239f272010-10-11 16:12:28 -07008577 pci_disable_pcie_error_reporting(pdev);
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008578 bp->flags &= ~BNX2_FLAG_AER_ENABLED;
8579 }
John Feeneycd709aa2010-08-22 17:45:53 +00008580
françois romieu7880b722011-09-30 00:36:52 +00008581 bnx2_release_firmware(bp);
8582
Michael Chanc239f272010-10-11 16:12:28 -07008583 free_netdev(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008584
Michael Chanb6016b72005-05-26 13:03:09 -07008585 pci_release_regions(pdev);
8586 pci_disable_device(pdev);
8587 pci_set_drvdata(pdev, NULL);
8588}
8589
8590static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07008591bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07008592{
8593 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008594 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008595
Michael Chan6caebb02007-08-03 20:57:25 -07008596 /* PCI register 4 needs to be saved whether netif_running() or not.
8597 * MSI address and data need to be saved if using MSI and
8598 * netif_running().
8599 */
8600 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008601 if (!netif_running(dev))
8602 return 0;
8603
Tejun Heo23f333a2010-12-12 16:45:14 +01008604 cancel_work_sync(&bp->reset_task);
Michael Chan212f9932010-04-27 11:28:10 +00008605 bnx2_netif_stop(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008606 netif_device_detach(dev);
8607 del_timer_sync(&bp->timer);
Michael Chan74bf4ba2008-10-09 12:21:08 -07008608 bnx2_shutdown_chip(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07008609 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07008610 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07008611 return 0;
8612}
8613
8614static int
8615bnx2_resume(struct pci_dev *pdev)
8616{
8617 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08008618 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07008619
Michael Chan6caebb02007-08-03 20:57:25 -07008620 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07008621 if (!netif_running(dev))
8622 return 0;
8623
Pavel Machek829ca9a2005-09-03 15:56:56 -07008624 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07008625 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07008626 bnx2_init_nic(bp, 1);
Michael Chan212f9932010-04-27 11:28:10 +00008627 bnx2_netif_start(bp, true);
Michael Chanb6016b72005-05-26 13:03:09 -07008628 return 0;
8629}
8630
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008631/**
8632 * bnx2_io_error_detected - called when PCI error is detected
8633 * @pdev: Pointer to PCI device
8634 * @state: The current pci connection state
8635 *
8636 * This function is called after a PCI bus error affecting
8637 * this device has been detected.
8638 */
8639static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
8640 pci_channel_state_t state)
8641{
8642 struct net_device *dev = pci_get_drvdata(pdev);
8643 struct bnx2 *bp = netdev_priv(dev);
8644
8645 rtnl_lock();
8646 netif_device_detach(dev);
8647
Dean Nelson2ec3de22009-07-31 09:13:18 +00008648 if (state == pci_channel_io_perm_failure) {
8649 rtnl_unlock();
8650 return PCI_ERS_RESULT_DISCONNECT;
8651 }
8652
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008653 if (netif_running(dev)) {
Michael Chan212f9932010-04-27 11:28:10 +00008654 bnx2_netif_stop(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008655 del_timer_sync(&bp->timer);
8656 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
8657 }
8658
8659 pci_disable_device(pdev);
8660 rtnl_unlock();
8661
8662 /* Request a slot slot reset. */
8663 return PCI_ERS_RESULT_NEED_RESET;
8664}
8665
8666/**
8667 * bnx2_io_slot_reset - called after the pci bus has been reset.
8668 * @pdev: Pointer to PCI device
8669 *
8670 * Restart the card from scratch, as if from a cold-boot.
8671 */
8672static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
8673{
8674 struct net_device *dev = pci_get_drvdata(pdev);
8675 struct bnx2 *bp = netdev_priv(dev);
John Feeneycd709aa2010-08-22 17:45:53 +00008676 pci_ers_result_t result;
8677 int err;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008678
8679 rtnl_lock();
8680 if (pci_enable_device(pdev)) {
8681 dev_err(&pdev->dev,
Joe Perches3a9c6a42010-02-17 15:01:51 +00008682 "Cannot re-enable PCI device after reset\n");
John Feeneycd709aa2010-08-22 17:45:53 +00008683 result = PCI_ERS_RESULT_DISCONNECT;
8684 } else {
8685 pci_set_master(pdev);
8686 pci_restore_state(pdev);
8687 pci_save_state(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008688
John Feeneycd709aa2010-08-22 17:45:53 +00008689 if (netif_running(dev)) {
8690 bnx2_set_power_state(bp, PCI_D0);
8691 bnx2_init_nic(bp, 1);
8692 }
8693 result = PCI_ERS_RESULT_RECOVERED;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008694 }
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008695 rtnl_unlock();
John Feeneycd709aa2010-08-22 17:45:53 +00008696
Michael Chan4bb9ebc2011-01-25 22:14:51 +00008697 if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
Michael Chanc239f272010-10-11 16:12:28 -07008698 return result;
8699
John Feeneycd709aa2010-08-22 17:45:53 +00008700 err = pci_cleanup_aer_uncorrect_error_status(pdev);
8701 if (err) {
8702 dev_err(&pdev->dev,
8703 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
8704 err); /* non-fatal, continue */
8705 }
8706
8707 return result;
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008708}
8709
8710/**
8711 * bnx2_io_resume - called when traffic can start flowing again.
8712 * @pdev: Pointer to PCI device
8713 *
8714 * This callback is called when the error recovery driver tells us that
8715 * its OK to resume normal operation.
8716 */
8717static void bnx2_io_resume(struct pci_dev *pdev)
8718{
8719 struct net_device *dev = pci_get_drvdata(pdev);
8720 struct bnx2 *bp = netdev_priv(dev);
8721
8722 rtnl_lock();
8723 if (netif_running(dev))
Michael Chan212f9932010-04-27 11:28:10 +00008724 bnx2_netif_start(bp, true);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008725
8726 netif_device_attach(dev);
8727 rtnl_unlock();
8728}
8729
8730static struct pci_error_handlers bnx2_err_handler = {
8731 .error_detected = bnx2_io_error_detected,
8732 .slot_reset = bnx2_io_slot_reset,
8733 .resume = bnx2_io_resume,
8734};
8735
Michael Chanb6016b72005-05-26 13:03:09 -07008736static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07008737 .name = DRV_MODULE_NAME,
8738 .id_table = bnx2_pci_tbl,
8739 .probe = bnx2_init_one,
8740 .remove = __devexit_p(bnx2_remove_one),
8741 .suspend = bnx2_suspend,
8742 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07008743 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07008744};
8745
8746static int __init bnx2_init(void)
8747{
Jeff Garzik29917622006-08-19 17:48:59 -04008748 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07008749}
8750
8751static void __exit bnx2_cleanup(void)
8752{
8753 pci_unregister_driver(&bnx2_pci_driver);
8754}
8755
8756module_init(bnx2_init);
8757module_exit(bnx2_cleanup);
8758
8759
8760