blob: 5b9d1ae09cadfb02f3aa14aca6906dd698d0ef4e [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
8 *
9 * Authors:
10 * Dor Laor <dor.laor@qumranet.com>
11 * Gregory Haskins <ghaskins@novell.com>
12 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
13 *
14 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 */
19
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030021#include <linux/kvm.h>
22#include <linux/mm.h>
23#include <linux/highmem.h>
24#include <linux/smp.h>
25#include <linux/hrtimer.h>
26#include <linux/io.h>
27#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070028#include <linux/math64.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030029#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
34#include <asm/atomic.h>
Gleb Natapov0105d1a2009-07-05 17:39:36 +030035#include <asm/apicdef.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030037#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030038#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030039#include "x86.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030040
Marcelo Tosattib682b812009-02-10 20:41:41 -020041#ifndef CONFIG_X86_64
42#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
43#else
44#define mod_64(x, y) ((x) % (y))
45#endif
46
Eddie Dong97222cc2007-09-12 10:58:04 +030047#define PRId64 "d"
48#define PRIx64 "llx"
49#define PRIu64 "u"
50#define PRIo64 "o"
51
52#define APIC_BUS_CYCLE_NS 1
53
54/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
55#define apic_debug(fmt, arg...)
56
57#define APIC_LVT_NUM 6
58/* 14 is the version for Xeon and Pentium 8.4.8*/
59#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
60#define LAPIC_MMIO_LENGTH (1 << 12)
61/* followed define is not in apicdef.h */
62#define APIC_SHORT_MASK 0xc0000
63#define APIC_DEST_NOSHORT 0x0
64#define APIC_DEST_MASK 0x800
65#define MAX_APIC_VECTOR 256
66
67#define VEC_POS(v) ((v) & (32 - 1))
68#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080069
Eddie Dong97222cc2007-09-12 10:58:04 +030070static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
71{
72 return *((u32 *) (apic->regs + reg_off));
73}
74
75static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
76{
77 *((u32 *) (apic->regs + reg_off)) = val;
78}
79
80static inline int apic_test_and_set_vector(int vec, void *bitmap)
81{
82 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
83}
84
85static inline int apic_test_and_clear_vector(int vec, void *bitmap)
86{
87 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
88}
89
90static inline void apic_set_vector(int vec, void *bitmap)
91{
92 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
93}
94
95static inline void apic_clear_vector(int vec, void *bitmap)
96{
97 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
98}
99
100static inline int apic_hw_enabled(struct kvm_lapic *apic)
101{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800102 return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300103}
104
105static inline int apic_sw_enabled(struct kvm_lapic *apic)
106{
107 return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
108}
109
110static inline int apic_enabled(struct kvm_lapic *apic)
111{
112 return apic_sw_enabled(apic) && apic_hw_enabled(apic);
113}
114
115#define LVT_MASK \
116 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
117
118#define LINT_MASK \
119 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
120 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
121
122static inline int kvm_apic_id(struct kvm_lapic *apic)
123{
124 return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
125}
126
127static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
128{
129 return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
130}
131
132static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
133{
134 return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
135}
136
137static inline int apic_lvtt_period(struct kvm_lapic *apic)
138{
139 return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
140}
141
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200142static inline int apic_lvt_nmi_mode(u32 lvt_val)
143{
144 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
145}
146
Gleb Natapovfc61b802009-07-05 17:39:35 +0300147void kvm_apic_set_version(struct kvm_vcpu *vcpu)
148{
149 struct kvm_lapic *apic = vcpu->arch.apic;
150 struct kvm_cpuid_entry2 *feat;
151 u32 v = APIC_VERSION;
152
153 if (!irqchip_in_kernel(vcpu->kvm))
154 return;
155
156 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
157 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
158 v |= APIC_LVR_DIRECTED_EOI;
159 apic_set_reg(apic, APIC_LVR, v);
160}
161
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300162static inline int apic_x2apic_mode(struct kvm_lapic *apic)
163{
164 return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
165}
166
Eddie Dong97222cc2007-09-12 10:58:04 +0300167static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
168 LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
169 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
170 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
171 LINT_MASK, LINT_MASK, /* LVT0-1 */
172 LVT_MASK /* LVTERR */
173};
174
175static int find_highest_vector(void *bitmap)
176{
177 u32 *word = bitmap;
178 int word_offset = MAX_APIC_VECTOR >> 5;
179
180 while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
181 continue;
182
183 if (likely(!word_offset && !word[0]))
184 return -1;
185 else
186 return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
187}
188
189static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
190{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300191 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300192 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
193}
194
Gleb Natapov33e4c682009-06-11 11:06:51 +0300195static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300196{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300197 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300198}
199
200static inline int apic_find_highest_irr(struct kvm_lapic *apic)
201{
202 int result;
203
Gleb Natapov33e4c682009-06-11 11:06:51 +0300204 if (!apic->irr_pending)
205 return -1;
206
207 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300208 ASSERT(result == -1 || result >= 16);
209
210 return result;
211}
212
Gleb Natapov33e4c682009-06-11 11:06:51 +0300213static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
214{
215 apic->irr_pending = false;
216 apic_clear_vector(vec, apic->regs + APIC_IRR);
217 if (apic_search_irr(apic) != -1)
218 apic->irr_pending = true;
219}
220
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800221int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
222{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800223 struct kvm_lapic *apic = vcpu->arch.apic;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800224 int highest_irr;
225
Gleb Natapov33e4c682009-06-11 11:06:51 +0300226 /* This may race with setting of irr in __apic_accept_irq() and
227 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
228 * will cause vmexit immediately and the value will be recalculated
229 * on the next vmentry.
230 */
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800231 if (!apic)
232 return 0;
233 highest_irr = apic_find_highest_irr(apic);
234
235 return highest_irr;
236}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800237
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200238static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
239 int vector, int level, int trig_mode);
240
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200241int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
Eddie Dong97222cc2007-09-12 10:58:04 +0300242{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800243 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800244
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200245 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
246 irq->level, irq->trig_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300247}
248
249static inline int apic_find_highest_isr(struct kvm_lapic *apic)
250{
251 int result;
252
253 result = find_highest_vector(apic->regs + APIC_ISR);
254 ASSERT(result == -1 || result >= 16);
255
256 return result;
257}
258
259static void apic_update_ppr(struct kvm_lapic *apic)
260{
261 u32 tpr, isrv, ppr;
262 int isr;
263
264 tpr = apic_get_reg(apic, APIC_TASKPRI);
265 isr = apic_find_highest_isr(apic);
266 isrv = (isr != -1) ? isr : 0;
267
268 if ((tpr & 0xf0) >= (isrv & 0xf0))
269 ppr = tpr & 0xff;
270 else
271 ppr = isrv & 0xf0;
272
273 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
274 apic, ppr, isr, isrv);
275
276 apic_set_reg(apic, APIC_PROCPRI, ppr);
277}
278
279static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
280{
281 apic_set_reg(apic, APIC_TASKPRI, tpr);
282 apic_update_ppr(apic);
283}
284
285int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
286{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200287 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300288}
289
290int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
291{
292 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300293 u32 logical_id;
294
295 if (apic_x2apic_mode(apic)) {
296 logical_id = apic_get_reg(apic, APIC_LDR);
297 return logical_id & mda;
298 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300299
300 logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
301
302 switch (apic_get_reg(apic, APIC_DFR)) {
303 case APIC_DFR_FLAT:
304 if (logical_id & mda)
305 result = 1;
306 break;
307 case APIC_DFR_CLUSTER:
308 if (((logical_id >> 4) == (mda >> 0x4))
309 && (logical_id & mda & 0xf))
310 result = 1;
311 break;
312 default:
313 printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
314 apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
315 break;
316 }
317
318 return result;
319}
320
Gleb Natapov343f94f2009-03-05 16:34:54 +0200321int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300322 int short_hand, int dest, int dest_mode)
323{
324 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800325 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300326
327 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200328 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300329 target, source, dest, dest_mode, short_hand);
330
331 ASSERT(!target);
332 switch (short_hand) {
333 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200334 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300335 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200336 result = kvm_apic_match_physical_addr(target, dest);
337 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300338 /* Logical mode. */
339 result = kvm_apic_match_logical_addr(target, dest);
340 break;
341 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200342 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300343 break;
344 case APIC_DEST_ALLINC:
345 result = 1;
346 break;
347 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200348 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300349 break;
350 default:
351 printk(KERN_WARNING "Bad dest shorthand value %x\n",
352 short_hand);
353 break;
354 }
355
356 return result;
357}
358
359/*
360 * Add a pending IRQ into lapic.
361 * Return 1 if successfully added and 0 if discarded.
362 */
363static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
364 int vector, int level, int trig_mode)
365{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200366 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300367 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300368
369 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300370 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200371 vcpu->arch.apic_arb_prio++;
372 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300373 /* FIXME add logic for vcpu on reset */
374 if (unlikely(!apic_enabled(apic)))
375 break;
376
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200377 result = !apic_test_and_set_irr(vector, apic);
Gleb Natapov1000ff82009-07-07 16:00:57 +0300378 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
379 trig_mode, vector, result);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200380 if (!result) {
381 if (trig_mode)
382 apic_debug("level trig mode repeatedly for "
383 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300384 break;
385 }
386
387 if (trig_mode) {
388 apic_debug("level trig mode for vector %d", vector);
389 apic_set_vector(vector, apic->regs + APIC_TMR);
390 } else
391 apic_clear_vector(vector, apic->regs + APIC_TMR);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300392 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300393 break;
394
395 case APIC_DM_REMRD:
396 printk(KERN_DEBUG "Ignoring delivery mode 3\n");
397 break;
398
399 case APIC_DM_SMI:
400 printk(KERN_DEBUG "Ignoring guest SMI\n");
401 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800402
Eddie Dong97222cc2007-09-12 10:58:04 +0300403 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200404 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800405 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200406 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300407 break;
408
409 case APIC_DM_INIT:
He, Qingc5ec1532007-09-03 17:07:41 +0300410 if (level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200411 result = 1;
Avi Kivitya4535292008-04-13 17:54:35 +0300412 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
He, Qingc5ec1532007-09-03 17:07:41 +0300413 printk(KERN_DEBUG
414 "INIT on a runnable vcpu %d\n",
415 vcpu->vcpu_id);
Avi Kivitya4535292008-04-13 17:54:35 +0300416 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
He, Qingc5ec1532007-09-03 17:07:41 +0300417 kvm_vcpu_kick(vcpu);
418 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200419 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
420 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300421 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300422 break;
423
424 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200425 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
426 vcpu->vcpu_id, vector);
Avi Kivitya4535292008-04-13 17:54:35 +0300427 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200428 result = 1;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800429 vcpu->arch.sipi_vector = vector;
Avi Kivitya4535292008-04-13 17:54:35 +0300430 vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
Marcelo Tosattid7690172008-09-08 15:23:48 -0300431 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300432 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300433 break;
434
Jan Kiszka23930f92008-09-26 09:30:52 +0200435 case APIC_DM_EXTINT:
436 /*
437 * Should only be called by kvm_apic_local_deliver() with LVT0,
438 * before NMI watchdog was enabled. Already handled by
439 * kvm_apic_accept_pic_intr().
440 */
441 break;
442
Eddie Dong97222cc2007-09-12 10:58:04 +0300443 default:
444 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
445 delivery_mode);
446 break;
447 }
448 return result;
449}
450
Gleb Natapove1035712009-03-05 16:34:59 +0200451int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300452{
Gleb Natapove1035712009-03-05 16:34:59 +0200453 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800454}
455
Eddie Dong97222cc2007-09-12 10:58:04 +0300456static void apic_set_eoi(struct kvm_lapic *apic)
457{
458 int vector = apic_find_highest_isr(apic);
Marcelo Tosattif5244722008-07-26 17:01:00 -0300459 int trigger_mode;
Eddie Dong97222cc2007-09-12 10:58:04 +0300460 /*
461 * Not every write EOI will has corresponding ISR,
462 * one example is when Kernel check timer on setup_IO_APIC
463 */
464 if (vector == -1)
465 return;
466
467 apic_clear_vector(vector, apic->regs + APIC_ISR);
468 apic_update_ppr(apic);
469
470 if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
Marcelo Tosattif5244722008-07-26 17:01:00 -0300471 trigger_mode = IOAPIC_LEVEL_TRIG;
472 else
473 trigger_mode = IOAPIC_EDGE_TRIG;
Gleb Natapovfc61b802009-07-05 17:39:35 +0300474 if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI)) {
475 mutex_lock(&apic->vcpu->kvm->irq_lock);
476 kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
477 mutex_unlock(&apic->vcpu->kvm->irq_lock);
478 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300479}
480
481static void apic_send_ipi(struct kvm_lapic *apic)
482{
483 u32 icr_low = apic_get_reg(apic, APIC_ICR);
484 u32 icr_high = apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200485 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300486
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200487 irq.vector = icr_low & APIC_VECTOR_MASK;
488 irq.delivery_mode = icr_low & APIC_MODE_MASK;
489 irq.dest_mode = icr_low & APIC_DEST_MASK;
490 irq.level = icr_low & APIC_INT_ASSERT;
491 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
492 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300493 if (apic_x2apic_mode(apic))
494 irq.dest_id = icr_high;
495 else
496 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300497
Gleb Natapov1000ff82009-07-07 16:00:57 +0300498 trace_kvm_apic_ipi(icr_low, irq.dest_id);
499
Eddie Dong97222cc2007-09-12 10:58:04 +0300500 apic_debug("icr_high 0x%x, icr_low 0x%x, "
501 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
502 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400503 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200504 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
505 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300506
Marcelo Tosattifa40a822009-06-04 15:08:24 -0300507 mutex_lock(&apic->vcpu->kvm->irq_lock);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200508 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
Marcelo Tosattifa40a822009-06-04 15:08:24 -0300509 mutex_unlock(&apic->vcpu->kvm->irq_lock);
Eddie Dong97222cc2007-09-12 10:58:04 +0300510}
511
512static u32 apic_get_tmcct(struct kvm_lapic *apic)
513{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200514 ktime_t remaining;
515 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200516 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300517
518 ASSERT(apic != NULL);
519
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200520 /* if initial count is 0, current count should also be 0 */
Marcelo Tosattib682b812009-02-10 20:41:41 -0200521 if (apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200522 return 0;
523
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300524 remaining = hrtimer_expires_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200525 if (ktime_to_ns(remaining) < 0)
526 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300527
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300528 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
529 tmcct = div64_u64(ns,
530 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300531
532 return tmcct;
533}
534
Avi Kivityb209749f2007-10-22 16:50:39 +0200535static void __report_tpr_access(struct kvm_lapic *apic, bool write)
536{
537 struct kvm_vcpu *vcpu = apic->vcpu;
538 struct kvm_run *run = vcpu->run;
539
540 set_bit(KVM_REQ_REPORT_TPR_ACCESS, &vcpu->requests);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300541 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200542 run->tpr_access.is_write = write;
543}
544
545static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
546{
547 if (apic->vcpu->arch.tpr_access_reporting)
548 __report_tpr_access(apic, write);
549}
550
Eddie Dong97222cc2007-09-12 10:58:04 +0300551static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
552{
553 u32 val = 0;
554
555 if (offset >= LAPIC_MMIO_LENGTH)
556 return 0;
557
558 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300559 case APIC_ID:
560 if (apic_x2apic_mode(apic))
561 val = kvm_apic_id(apic);
562 else
563 val = kvm_apic_id(apic) << 24;
564 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300565 case APIC_ARBPRI:
566 printk(KERN_WARNING "Access APIC ARBPRI register "
567 "which is for P6\n");
568 break;
569
570 case APIC_TMCCT: /* Timer CCR */
571 val = apic_get_tmcct(apic);
572 break;
573
Avi Kivityb209749f2007-10-22 16:50:39 +0200574 case APIC_TASKPRI:
575 report_tpr_access(apic, false);
576 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300577 default:
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800578 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300579 val = apic_get_reg(apic, offset);
580 break;
581 }
582
583 return val;
584}
585
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400586static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
587{
588 return container_of(dev, struct kvm_lapic, dev);
589}
590
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300591static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
592 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300593{
Eddie Dong97222cc2007-09-12 10:58:04 +0300594 unsigned char alignment = offset & 0xf;
595 u32 result;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300596 /* this bitmask has a bit cleared for each reserver register */
597 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300598
599 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300600 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
601 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300602 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300603 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300604
605 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300606 apic_debug("KVM_APIC_READ: read reserved register %x\n",
607 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300608 return 1;
609 }
610
Eddie Dong97222cc2007-09-12 10:58:04 +0300611 result = __apic_read(apic, offset & ~0xf);
612
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300613 trace_kvm_apic_read(offset, result);
614
Eddie Dong97222cc2007-09-12 10:58:04 +0300615 switch (len) {
616 case 1:
617 case 2:
618 case 4:
619 memcpy(data, (char *)&result + alignment, len);
620 break;
621 default:
622 printk(KERN_ERR "Local APIC read with len = %x, "
623 "should be 1,2, or 4 instead\n", len);
624 break;
625 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300626 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300627}
628
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300629static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
630{
631 return apic_hw_enabled(apic) &&
632 addr >= apic->base_address &&
633 addr < apic->base_address + LAPIC_MMIO_LENGTH;
634}
635
636static int apic_mmio_read(struct kvm_io_device *this,
637 gpa_t address, int len, void *data)
638{
639 struct kvm_lapic *apic = to_lapic(this);
640 u32 offset = address - apic->base_address;
641
642 if (!apic_mmio_in_range(apic, address))
643 return -EOPNOTSUPP;
644
645 apic_reg_read(apic, offset, len, data);
646
647 return 0;
648}
649
Eddie Dong97222cc2007-09-12 10:58:04 +0300650static void update_divide_count(struct kvm_lapic *apic)
651{
652 u32 tmp1, tmp2, tdcr;
653
654 tdcr = apic_get_reg(apic, APIC_TDCR);
655 tmp1 = tdcr & 0xf;
656 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300657 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300658
659 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400660 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300661}
662
663static void start_apic_timer(struct kvm_lapic *apic)
664{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300665 ktime_t now = apic->lapic_timer.timer.base->get_time();
Eddie Dong97222cc2007-09-12 10:58:04 +0300666
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300667 apic->lapic_timer.period = apic_get_reg(apic, APIC_TMICT) *
668 APIC_BUS_CYCLE_NS * apic->divide_count;
669 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200670
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300671 if (!apic->lapic_timer.period)
Avi Kivity0b975a32008-02-24 14:37:50 +0200672 return;
Marcelo Tosatti14448852009-07-27 23:41:01 -0300673 /*
674 * Do not allow the guest to program periodic timers with small
675 * interval, since the hrtimers are not throttled by the host
676 * scheduler.
677 */
678 if (apic_lvtt_period(apic)) {
679 if (apic->lapic_timer.period < NSEC_PER_MSEC/2)
680 apic->lapic_timer.period = NSEC_PER_MSEC/2;
681 }
Avi Kivity0b975a32008-02-24 14:37:50 +0200682
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300683 hrtimer_start(&apic->lapic_timer.timer,
684 ktime_add_ns(now, apic->lapic_timer.period),
Eddie Dong97222cc2007-09-12 10:58:04 +0300685 HRTIMER_MODE_ABS);
686
687 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
688 PRIx64 ", "
689 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800690 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300691 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
692 apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300693 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +0300694 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300695 apic->lapic_timer.period)));
Eddie Dong97222cc2007-09-12 10:58:04 +0300696}
697
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200698static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
699{
700 int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
701
702 if (apic_lvt_nmi_mode(lvt0_val)) {
703 if (!nmi_wd_enabled) {
704 apic_debug("Receive NMI setting on APIC_LVT0 "
705 "for cpu %d\n", apic->vcpu->vcpu_id);
706 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
707 }
708 } else if (nmi_wd_enabled)
709 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
710}
711
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300712static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300713{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300714 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300715
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300716 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300717
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300718 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300719 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300720 if (!apic_x2apic_mode(apic))
721 apic_set_reg(apic, APIC_ID, val);
722 else
723 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300724 break;
725
726 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +0200727 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +0300728 apic_set_tpr(apic, val & 0xff);
729 break;
730
731 case APIC_EOI:
732 apic_set_eoi(apic);
733 break;
734
735 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300736 if (!apic_x2apic_mode(apic))
737 apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
738 else
739 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300740 break;
741
742 case APIC_DFR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300743 if (!apic_x2apic_mode(apic))
744 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
745 else
746 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300747 break;
748
Gleb Natapovfc61b802009-07-05 17:39:35 +0300749 case APIC_SPIV: {
750 u32 mask = 0x3ff;
751 if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
752 mask |= APIC_SPIV_DIRECTED_EOI;
753 apic_set_reg(apic, APIC_SPIV, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +0300754 if (!(val & APIC_SPIV_APIC_ENABLED)) {
755 int i;
756 u32 lvt_val;
757
758 for (i = 0; i < APIC_LVT_NUM; i++) {
759 lvt_val = apic_get_reg(apic,
760 APIC_LVTT + 0x10 * i);
761 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
762 lvt_val | APIC_LVT_MASKED);
763 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300764 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300765
766 }
767 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +0300768 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300769 case APIC_ICR:
770 /* No delay here, so we always clear the pending bit */
771 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
772 apic_send_ipi(apic);
773 break;
774
775 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300776 if (!apic_x2apic_mode(apic))
777 val &= 0xff000000;
778 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300779 break;
780
Jan Kiszka23930f92008-09-26 09:30:52 +0200781 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200782 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300783 case APIC_LVTT:
784 case APIC_LVTTHMR:
785 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +0300786 case APIC_LVT1:
787 case APIC_LVTERR:
788 /* TODO: Check vector */
789 if (!apic_sw_enabled(apic))
790 val |= APIC_LVT_MASKED;
791
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300792 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
793 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300794
795 break;
796
797 case APIC_TMICT:
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300798 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300799 apic_set_reg(apic, APIC_TMICT, val);
800 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300801 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300802
803 case APIC_TDCR:
804 if (val & 4)
805 printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
806 apic_set_reg(apic, APIC_TDCR, val);
807 update_divide_count(apic);
808 break;
809
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300810 case APIC_ESR:
811 if (apic_x2apic_mode(apic) && val != 0) {
812 printk(KERN_ERR "KVM_WRITE:ESR not zero %x\n", val);
813 ret = 1;
814 }
815 break;
816
817 case APIC_SELF_IPI:
818 if (apic_x2apic_mode(apic)) {
819 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
820 } else
821 ret = 1;
822 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300823 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300824 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300825 break;
826 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300827 if (ret)
828 apic_debug("Local APIC Write to read-only register %x\n", reg);
829 return ret;
830}
831
832static int apic_mmio_write(struct kvm_io_device *this,
833 gpa_t address, int len, const void *data)
834{
835 struct kvm_lapic *apic = to_lapic(this);
836 unsigned int offset = address - apic->base_address;
837 u32 val;
838
839 if (!apic_mmio_in_range(apic, address))
840 return -EOPNOTSUPP;
841
842 /*
843 * APIC register must be aligned on 128-bits boundary.
844 * 32/64/128 bits registers must be accessed thru 32 bits.
845 * Refer SDM 8.4.1
846 */
847 if (len != 4 || (offset & 0xf)) {
848 /* Don't shout loud, $infamous_os would cause only noise. */
849 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +0800850 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300851 }
852
853 val = *(u32*)data;
854
855 /* too common printing */
856 if (offset != APIC_EOI)
857 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
858 "0x%x\n", __func__, offset, len, val);
859
860 apic_reg_write(apic, offset & 0xff0, val);
861
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300862 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300863}
864
Rusty Russelld5894442007-10-08 10:48:30 +1000865void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300866{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800867 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300868 return;
869
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300870 hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300871
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800872 if (vcpu->arch.apic->regs_page)
873 __free_page(vcpu->arch.apic->regs_page);
Eddie Dong97222cc2007-09-12 10:58:04 +0300874
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800875 kfree(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300876}
877
878/*
879 *----------------------------------------------------------------------
880 * LAPIC interface
881 *----------------------------------------------------------------------
882 */
883
884void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
885{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800886 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300887
888 if (!apic)
889 return;
Avi Kivityb93463a2007-10-25 16:52:32 +0200890 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
891 | (apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +0300892}
893
894u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
895{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800896 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300897 u64 tpr;
898
899 if (!apic)
900 return 0;
901 tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
902
903 return (tpr & 0xf0) >> 4;
904}
905
906void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
907{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800908 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300909
910 if (!apic) {
911 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800912 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +0300913 return;
914 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +0300915
916 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +0300917 value &= ~MSR_IA32_APICBASE_BSP;
918
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800919 vcpu->arch.apic_base = value;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300920 if (apic_x2apic_mode(apic)) {
921 u32 id = kvm_apic_id(apic);
922 u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
923 apic_set_reg(apic, APIC_LDR, ldr);
924 }
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800925 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +0300926 MSR_IA32_APICBASE_BASE;
927
928 /* with FSB delivery interrupt, we can restart APIC functionality */
929 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800930 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300931
932}
933
He, Qingc5ec1532007-09-03 17:07:41 +0300934void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300935{
936 struct kvm_lapic *apic;
937 int i;
938
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800939 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +0300940
941 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800942 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300943 ASSERT(apic != NULL);
944
945 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300946 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300947
948 apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
Gleb Natapovfc61b802009-07-05 17:39:35 +0300949 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300950
951 for (i = 0; i < APIC_LVT_NUM; i++)
952 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +0800953 apic_set_reg(apic, APIC_LVT0,
954 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +0300955
956 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
957 apic_set_reg(apic, APIC_SPIV, 0xff);
958 apic_set_reg(apic, APIC_TASKPRI, 0);
959 apic_set_reg(apic, APIC_LDR, 0);
960 apic_set_reg(apic, APIC_ESR, 0);
961 apic_set_reg(apic, APIC_ICR, 0);
962 apic_set_reg(apic, APIC_ICR2, 0);
963 apic_set_reg(apic, APIC_TDCR, 0);
964 apic_set_reg(apic, APIC_TMICT, 0);
965 for (i = 0; i < 8; i++) {
966 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
967 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
968 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
969 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300970 apic->irr_pending = false;
Kevin Pedrettib33ac882007-10-21 08:54:53 +0200971 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300972 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +0300973 if (kvm_vcpu_is_bsp(vcpu))
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800974 vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
Eddie Dong97222cc2007-09-12 10:58:04 +0300975 apic_update_ppr(apic);
976
Gleb Natapove1035712009-03-05 16:34:59 +0200977 vcpu->arch.apic_arb_prio = 0;
978
Eddie Dong97222cc2007-09-12 10:58:04 +0300979 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800980 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300981 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800982 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300983}
984
Gleb Natapov343f94f2009-03-05 16:34:54 +0200985bool kvm_apic_present(struct kvm_vcpu *vcpu)
986{
987 return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
988}
989
Eddie Dong97222cc2007-09-12 10:58:04 +0300990int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
991{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200992 return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300993}
994
995/*
996 *----------------------------------------------------------------------
997 * timer interface
998 *----------------------------------------------------------------------
999 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001000
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001001static bool lapic_is_periodic(struct kvm_timer *ktimer)
Eddie Dong97222cc2007-09-12 10:58:04 +03001002{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001003 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
1004 lapic_timer);
1005 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001006}
1007
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001008int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1009{
1010 struct kvm_lapic *lapic = vcpu->arch.apic;
1011
Marcelo Tosatti54aaace2008-05-14 02:29:06 -03001012 if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001013 return atomic_read(&lapic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001014
1015 return 0;
1016}
1017
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001018static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001019{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001020 u32 reg = apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001021 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001022
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001023 if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001024 vector = reg & APIC_VECTOR_MASK;
1025 mode = reg & APIC_MODE_MASK;
1026 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1027 return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
1028 }
1029 return 0;
1030}
1031
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001032void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001033{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001034 struct kvm_lapic *apic = vcpu->arch.apic;
1035
1036 if (apic)
1037 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001038}
1039
Hannes Eder386eb6e2009-03-10 22:51:09 +01001040static struct kvm_timer_ops lapic_timer_ops = {
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001041 .is_periodic = lapic_is_periodic,
1042};
Eddie Dong97222cc2007-09-12 10:58:04 +03001043
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001044static const struct kvm_io_device_ops apic_mmio_ops = {
1045 .read = apic_mmio_read,
1046 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001047};
1048
Eddie Dong97222cc2007-09-12 10:58:04 +03001049int kvm_create_lapic(struct kvm_vcpu *vcpu)
1050{
1051 struct kvm_lapic *apic;
1052
1053 ASSERT(vcpu != NULL);
1054 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1055
1056 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1057 if (!apic)
1058 goto nomem;
1059
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001060 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001061
1062 apic->regs_page = alloc_page(GFP_KERNEL);
1063 if (apic->regs_page == NULL) {
1064 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1065 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001066 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001067 }
1068 apic->regs = page_address(apic->regs_page);
1069 memset(apic->regs, 0, PAGE_SIZE);
1070 apic->vcpu = vcpu;
1071
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001072 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1073 HRTIMER_MODE_ABS);
1074 apic->lapic_timer.timer.function = kvm_timer_fn;
1075 apic->lapic_timer.t_ops = &lapic_timer_ops;
1076 apic->lapic_timer.kvm = vcpu->kvm;
Gleb Natapov1ed0ce02009-06-09 15:56:27 +03001077 apic->lapic_timer.vcpu = vcpu;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001078
Eddie Dong97222cc2007-09-12 10:58:04 +03001079 apic->base_address = APIC_DEFAULT_PHYS_BASE;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001080 vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
Eddie Dong97222cc2007-09-12 10:58:04 +03001081
He, Qingc5ec1532007-09-03 17:07:41 +03001082 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001083 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001084
1085 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001086nomem_free_apic:
1087 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001088nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001089 return -ENOMEM;
1090}
Eddie Dong97222cc2007-09-12 10:58:04 +03001091
1092int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1093{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001094 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001095 int highest_irr;
1096
1097 if (!apic || !apic_enabled(apic))
1098 return -1;
1099
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001100 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001101 highest_irr = apic_find_highest_irr(apic);
1102 if ((highest_irr == -1) ||
1103 ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
1104 return -1;
1105 return highest_irr;
1106}
1107
Qing He40487c62007-09-17 14:47:13 +08001108int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1109{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001110 u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001111 int r = 0;
1112
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001113 if (kvm_vcpu_is_bsp(vcpu)) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001114 if (!apic_hw_enabled(vcpu->arch.apic))
Qing He40487c62007-09-17 14:47:13 +08001115 r = 1;
1116 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1117 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1118 r = 1;
1119 }
1120 return r;
1121}
1122
Eddie Dong1b9778d2007-09-03 16:56:58 +03001123void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1124{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001125 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001126
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001127 if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001128 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001129 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001130 }
1131}
1132
Eddie Dong97222cc2007-09-12 10:58:04 +03001133int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1134{
1135 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001136 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001137
1138 if (vector == -1)
1139 return -1;
1140
1141 apic_set_vector(vector, apic->regs + APIC_ISR);
1142 apic_update_ppr(apic);
1143 apic_clear_irr(vector, apic);
1144 return vector;
1145}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001146
1147void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
1148{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001149 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001150
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001151 apic->base_address = vcpu->arch.apic_base &
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001152 MSR_IA32_APICBASE_BASE;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001153 kvm_apic_set_version(vcpu);
1154
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001155 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001156 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001157 update_divide_count(apic);
1158 start_apic_timer(apic);
1159}
Eddie Donga3d7f852007-09-03 16:15:12 +03001160
Avi Kivity2f52d582008-01-16 12:49:30 +02001161void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001162{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001163 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Donga3d7f852007-09-03 16:15:12 +03001164 struct hrtimer *timer;
1165
1166 if (!apic)
1167 return;
1168
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001169 timer = &apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001170 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001171 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001172}
Avi Kivityb93463a2007-10-25 16:52:32 +02001173
1174void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1175{
1176 u32 data;
1177 void *vapic;
1178
1179 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1180 return;
1181
1182 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1183 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1184 kunmap_atomic(vapic, KM_USER0);
1185
1186 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1187}
1188
1189void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1190{
1191 u32 data, tpr;
1192 int max_irr, max_isr;
1193 struct kvm_lapic *apic;
1194 void *vapic;
1195
1196 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1197 return;
1198
1199 apic = vcpu->arch.apic;
1200 tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1201 max_irr = apic_find_highest_irr(apic);
1202 if (max_irr < 0)
1203 max_irr = 0;
1204 max_isr = apic_find_highest_isr(apic);
1205 if (max_isr < 0)
1206 max_isr = 0;
1207 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1208
1209 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1210 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1211 kunmap_atomic(vapic, KM_USER0);
1212}
1213
1214void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1215{
1216 if (!irqchip_in_kernel(vcpu->kvm))
1217 return;
1218
1219 vcpu->arch.apic->vapic_addr = vapic_addr;
1220}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001221
1222int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1223{
1224 struct kvm_lapic *apic = vcpu->arch.apic;
1225 u32 reg = (msr - APIC_BASE_MSR) << 4;
1226
1227 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1228 return 1;
1229
1230 /* if this is ICR write vector before command */
1231 if (msr == 0x830)
1232 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1233 return apic_reg_write(apic, reg, (u32)data);
1234}
1235
1236int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1237{
1238 struct kvm_lapic *apic = vcpu->arch.apic;
1239 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1240
1241 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1242 return 1;
1243
1244 if (apic_reg_read(apic, reg, 4, &low))
1245 return 1;
1246 if (msr == 0x830)
1247 apic_reg_read(apic, APIC_ICR2, 4, &high);
1248
1249 *data = (((u64)high) << 32) | low;
1250
1251 return 0;
1252}