blob: 7112d89fd9ff963b07f266f5fba27ba2f6a54574 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_qstor.c - Pacific Digital Corporation QStor SATA
3 *
4 * Maintained by: Mark Lord <mlord@pobox.com>
5 *
6 * Copyright 2005 Pacific Digital Corporation.
7 * (OSL/GPL code release authorized by Jalil Fadavi).
8 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2, or (at your option)
13 * any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; see the file COPYING. If not, write to
22 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
23 *
24 *
25 * libata documentation is available via 'make {ps|pdf}docs',
26 * as Documentation/DocBook/libata.*
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 */
29
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/pci.h>
33#include <linux/init.h>
34#include <linux/blkdev.h>
35#include <linux/delay.h>
36#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050037#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <scsi/scsi_host.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/libata.h>
40
41#define DRV_NAME "sata_qstor"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040042#define DRV_VERSION "0.09"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090045 QS_MMIO_BAR = 4,
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 QS_PORTS = 4,
48 QS_MAX_PRD = LIBATA_MAX_PRD,
49 QS_CPB_ORDER = 6,
50 QS_CPB_BYTES = (1 << QS_CPB_ORDER),
51 QS_PRD_BYTES = QS_MAX_PRD * 16,
52 QS_PKT_BYTES = QS_CPB_BYTES + QS_PRD_BYTES,
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 /* global register offsets */
55 QS_HCF_CNFG3 = 0x0003, /* host configuration offset */
56 QS_HID_HPHY = 0x0004, /* host physical interface info */
57 QS_HCT_CTRL = 0x00e4, /* global interrupt mask offset */
58 QS_HST_SFF = 0x0100, /* host status fifo offset */
59 QS_HVS_SERD3 = 0x0393, /* PHY enable offset */
60
61 /* global control bits */
62 QS_HPHY_64BIT = (1 << 1), /* 64-bit bus detected */
63 QS_CNFG3_GSRST = 0x01, /* global chip reset */
64 QS_SERD3_PHY_ENA = 0xf0, /* PHY detection ENAble*/
65
66 /* per-channel register offsets */
67 QS_CCF_CPBA = 0x0710, /* chan CPB base address */
68 QS_CCF_CSEP = 0x0718, /* chan CPB separation factor */
69 QS_CFC_HUFT = 0x0800, /* host upstream fifo threshold */
70 QS_CFC_HDFT = 0x0804, /* host downstream fifo threshold */
71 QS_CFC_DUFT = 0x0808, /* dev upstream fifo threshold */
72 QS_CFC_DDFT = 0x080c, /* dev downstream fifo threshold */
73 QS_CCT_CTR0 = 0x0900, /* chan control-0 offset */
74 QS_CCT_CTR1 = 0x0901, /* chan control-1 offset */
75 QS_CCT_CFF = 0x0a00, /* chan command fifo offset */
76
77 /* channel control bits */
78 QS_CTR0_REG = (1 << 1), /* register mode (vs. pkt mode) */
79 QS_CTR0_CLER = (1 << 2), /* clear channel errors */
80 QS_CTR1_RDEV = (1 << 1), /* sata phy/comms reset */
81 QS_CTR1_RCHN = (1 << 4), /* reset channel logic */
82 QS_CCF_RUN_PKT = 0x107, /* RUN a new dma PKT */
83
84 /* pkt sub-field headers */
85 QS_HCB_HDR = 0x01, /* Host Control Block header */
86 QS_DCB_HDR = 0x02, /* Device Control Block header */
87
88 /* pkt HCB flag bits */
89 QS_HF_DIRO = (1 << 0), /* data DIRection Out */
90 QS_HF_DAT = (1 << 3), /* DATa pkt */
91 QS_HF_IEN = (1 << 4), /* Interrupt ENable */
92 QS_HF_VLD = (1 << 5), /* VaLiD pkt */
93
94 /* pkt DCB flag bits */
95 QS_DF_PORD = (1 << 2), /* Pio OR Dma */
96 QS_DF_ELBA = (1 << 3), /* Extended LBA (lba48) */
97
98 /* PCI device IDs */
99 board_2068_idx = 0, /* QStor 4-port SATA/RAID */
100};
101
Al Viro0420dd12005-10-21 06:46:02 +0100102enum {
103 QS_DMA_BOUNDARY = ~0UL
104};
105
Mark Lord12ee7d32007-11-07 10:52:55 -0500106typedef enum { qs_state_mmio, qs_state_pkt } qs_state_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108struct qs_port_priv {
109 u8 *pkt;
110 dma_addr_t pkt_dma;
111 qs_state_t state;
112};
113
Tejun Heo82ef04f2008-07-31 17:02:40 +0900114static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
115static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400116static int qs_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117static int qs_port_start(struct ata_port *ap);
Jeff Garzikcca39742006-08-24 03:19:22 -0400118static void qs_host_stop(struct ata_host *host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119static void qs_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900120static unsigned int qs_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121static int qs_check_atapi_dma(struct ata_queued_cmd *qc);
Alan Coxb73fc892005-08-26 16:03:19 +0100122static void qs_bmdma_stop(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123static u8 qs_bmdma_status(struct ata_port *ap);
Mark Lord6004bda12007-11-07 10:54:15 -0500124static void qs_freeze(struct ata_port *ap);
125static void qs_thaw(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900126static int qs_prereset(struct ata_link *link, unsigned long deadline);
Mark Lord6004bda12007-11-07 10:54:15 -0500127static void qs_error_handler(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128
Jeff Garzik193515d2005-11-07 00:59:37 -0500129static struct scsi_host_template qs_ata_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900130 ATA_BASE_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 .sg_tablesize = QS_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 .dma_boundary = QS_DMA_BOUNDARY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133};
134
Tejun Heo029cfd62008-03-25 12:22:49 +0900135static struct ata_port_operations qs_ata_ops = {
136 .inherits = &ata_sff_port_ops,
137
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 .check_atapi_dma = qs_check_atapi_dma,
Tejun Heo029cfd62008-03-25 12:22:49 +0900139 .bmdma_stop = qs_bmdma_stop,
140 .bmdma_status = qs_bmdma_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 .qc_prep = qs_qc_prep,
142 .qc_issue = qs_qc_issue,
Tejun Heo029cfd62008-03-25 12:22:49 +0900143
Mark Lord6004bda12007-11-07 10:54:15 -0500144 .freeze = qs_freeze,
145 .thaw = qs_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900146 .prereset = qs_prereset,
147 .softreset = ATA_OP_NULL,
Mark Lord6004bda12007-11-07 10:54:15 -0500148 .error_handler = qs_error_handler,
Tejun Heo029cfd62008-03-25 12:22:49 +0900149 .post_internal_cmd = ATA_OP_NULL,
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 .scr_read = qs_scr_read,
152 .scr_write = qs_scr_write,
Tejun Heo029cfd62008-03-25 12:22:49 +0900153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 .port_start = qs_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 .host_stop = qs_host_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156};
157
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100158static const struct ata_port_info qs_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 /* board_2068_idx */
160 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400161 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Albert Leee50362e2005-09-27 17:39:50 +0800162 ATA_FLAG_MMIO | ATA_FLAG_PIO_POLLING,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100163 .pio_mask = ATA_PIO4_ONLY,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400164 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 .port_ops = &qs_ata_ops,
166 },
167};
168
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500169static const struct pci_device_id qs_ata_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400170 { PCI_VDEVICE(PDC, 0x2068), board_2068_idx },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
172 { } /* terminate list */
173};
174
175static struct pci_driver qs_ata_pci_driver = {
176 .name = DRV_NAME,
177 .id_table = qs_ata_pci_tbl,
178 .probe = qs_ata_init_one,
179 .remove = ata_pci_remove_one,
180};
181
Tejun Heo0d5ff562007-02-01 15:06:36 +0900182static void __iomem *qs_mmio_base(struct ata_host *host)
183{
184 return host->iomap[QS_MMIO_BAR];
185}
186
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187static int qs_check_atapi_dma(struct ata_queued_cmd *qc)
188{
189 return 1; /* ATAPI DMA not supported */
190}
191
Jeff Garzikd18d36b2005-08-27 04:13:52 -0400192static void qs_bmdma_stop(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193{
194 /* nothing */
195}
196
197static u8 qs_bmdma_status(struct ata_port *ap)
198{
199 return 0;
200}
201
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202static inline void qs_enter_reg_mode(struct ata_port *ap)
203{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900204 u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
Mark Lord12ee7d32007-11-07 10:52:55 -0500205 struct qs_port_priv *pp = ap->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
Mark Lord12ee7d32007-11-07 10:52:55 -0500207 pp->state = qs_state_mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
209 readb(chan + QS_CCT_CTR0); /* flush */
210}
211
212static inline void qs_reset_channel_logic(struct ata_port *ap)
213{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900214 u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216 writeb(QS_CTR1_RCHN, chan + QS_CCT_CTR1);
217 readb(chan + QS_CCT_CTR0); /* flush */
218 qs_enter_reg_mode(ap);
219}
220
Mark Lord6004bda12007-11-07 10:54:15 -0500221static void qs_freeze(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222{
Mark Lord6004bda12007-11-07 10:54:15 -0500223 u8 __iomem *mmio_base = qs_mmio_base(ap->host);
224
225 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
226 qs_enter_reg_mode(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
Mark Lord6004bda12007-11-07 10:54:15 -0500229static void qs_thaw(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
Mark Lord6004bda12007-11-07 10:54:15 -0500231 u8 __iomem *mmio_base = qs_mmio_base(ap->host);
232
233 qs_enter_reg_mode(ap);
234 writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
235}
236
237static int qs_prereset(struct ata_link *link, unsigned long deadline)
238{
239 struct ata_port *ap = link->ap;
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 qs_reset_channel_logic(ap);
Tejun Heo9363c382008-04-07 22:47:16 +0900242 return ata_sff_prereset(link, deadline);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243}
244
Tejun Heo82ef04f2008-07-31 17:02:40 +0900245static int qs_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246{
247 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900248 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900249 *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 8));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900250 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
Mark Lord6004bda12007-11-07 10:54:15 -0500253static void qs_error_handler(struct ata_port *ap)
254{
255 qs_enter_reg_mode(ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900256 ata_std_error_handler(ap);
Mark Lord6004bda12007-11-07 10:54:15 -0500257}
258
Tejun Heo82ef04f2008-07-31 17:02:40 +0900259static int qs_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260{
261 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900262 return -EINVAL;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900263 writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 8));
Tejun Heoda3dbb12007-07-16 14:29:40 +0900264 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265}
266
Jeff Garzik828d09d2005-11-12 01:27:07 -0500267static unsigned int qs_fill_sg(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400269 struct scatterlist *sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 struct ata_port *ap = qc->ap;
271 struct qs_port_priv *pp = ap->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 u8 *prd = pp->pkt + QS_CPB_BYTES;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900273 unsigned int si;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
Tejun Heoff2aeb12007-12-05 16:43:11 +0900275 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 u64 addr;
277 u32 len;
278
279 addr = sg_dma_address(sg);
280 *(__le64 *)prd = cpu_to_le64(addr);
281 prd += sizeof(u64);
282
283 len = sg_dma_len(sg);
284 *(__le32 *)prd = cpu_to_le32(len);
285 prd += sizeof(u64);
286
Tejun Heoff2aeb12007-12-05 16:43:11 +0900287 VPRINTK("PRD[%u] = (0x%llX, 0x%X)\n", si,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 (unsigned long long)addr, len);
289 }
Jeff Garzik828d09d2005-11-12 01:27:07 -0500290
Tejun Heoff2aeb12007-12-05 16:43:11 +0900291 return si;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292}
293
294static void qs_qc_prep(struct ata_queued_cmd *qc)
295{
296 struct qs_port_priv *pp = qc->ap->private_data;
297 u8 dflags = QS_DF_PORD, *buf = pp->pkt;
298 u8 hflags = QS_HF_DAT | QS_HF_IEN | QS_HF_VLD;
299 u64 addr;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500300 unsigned int nelem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
302 VPRINTK("ENTER\n");
303
304 qs_enter_reg_mode(qc->ap);
305 if (qc->tf.protocol != ATA_PROT_DMA) {
Tejun Heo9363c382008-04-07 22:47:16 +0900306 ata_sff_qc_prep(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 return;
308 }
309
Jeff Garzik828d09d2005-11-12 01:27:07 -0500310 nelem = qs_fill_sg(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311
312 if ((qc->tf.flags & ATA_TFLAG_WRITE))
313 hflags |= QS_HF_DIRO;
314 if ((qc->tf.flags & ATA_TFLAG_LBA48))
315 dflags |= QS_DF_ELBA;
316
317 /* host control block (HCB) */
318 buf[ 0] = QS_HCB_HDR;
319 buf[ 1] = hflags;
Tejun Heo726f0782007-01-03 17:30:39 +0900320 *(__le32 *)(&buf[ 4]) = cpu_to_le32(qc->nbytes);
Jeff Garzik828d09d2005-11-12 01:27:07 -0500321 *(__le32 *)(&buf[ 8]) = cpu_to_le32(nelem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 addr = ((u64)pp->pkt_dma) + QS_CPB_BYTES;
323 *(__le64 *)(&buf[16]) = cpu_to_le64(addr);
324
325 /* device control block (DCB) */
326 buf[24] = QS_DCB_HDR;
327 buf[28] = dflags;
328
329 /* frame information structure (FIS) */
Tejun Heo99771262007-07-16 14:29:38 +0900330 ata_tf_to_fis(&qc->tf, 0, 1, &buf[32]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331}
332
333static inline void qs_packet_start(struct ata_queued_cmd *qc)
334{
335 struct ata_port *ap = qc->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900336 u8 __iomem *chan = qs_mmio_base(ap->host) + (ap->port_no * 0x4000);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338 VPRINTK("ENTER, ap %p\n", ap);
339
340 writeb(QS_CTR0_CLER, chan + QS_CCT_CTR0);
341 wmb(); /* flush PRDs and pkt to memory */
342 writel(QS_CCF_RUN_PKT, chan + QS_CCT_CFF);
343 readl(chan + QS_CCT_CFF); /* flush */
344}
345
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900346static unsigned int qs_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347{
348 struct qs_port_priv *pp = qc->ap->private_data;
349
350 switch (qc->tf.protocol) {
351 case ATA_PROT_DMA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 pp->state = qs_state_pkt;
353 qs_packet_start(qc);
354 return 0;
355
Tejun Heo0dc36882007-12-18 16:34:43 -0500356 case ATAPI_PROT_DMA:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 BUG();
358 break;
359
360 default:
361 break;
362 }
363
364 pp->state = qs_state_mmio;
Tejun Heo9363c382008-04-07 22:47:16 +0900365 return ata_sff_qc_issue(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366}
367
Mark Lord6004bda12007-11-07 10:54:15 -0500368static void qs_do_or_die(struct ata_queued_cmd *qc, u8 status)
369{
370 qc->err_mask |= ac_err_mask(status);
371
372 if (!qc->err_mask) {
373 ata_qc_complete(qc);
374 } else {
375 struct ata_port *ap = qc->ap;
376 struct ata_eh_info *ehi = &ap->link.eh_info;
377
378 ata_ehi_clear_desc(ehi);
379 ata_ehi_push_desc(ehi, "status 0x%02X", status);
380
381 if (qc->err_mask == AC_ERR_DEV)
382 ata_port_abort(ap);
383 else
384 ata_port_freeze(ap);
385 }
386}
387
Jeff Garzikcca39742006-08-24 03:19:22 -0400388static inline unsigned int qs_intr_pkt(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389{
390 unsigned int handled = 0;
391 u8 sFFE;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900392 u8 __iomem *mmio_base = qs_mmio_base(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
394 do {
395 u32 sff0 = readl(mmio_base + QS_HST_SFF);
396 u32 sff1 = readl(mmio_base + QS_HST_SFF + 4);
397 u8 sEVLD = (sff1 >> 30) & 0x01; /* valid flag */
398 sFFE = sff1 >> 31; /* empty flag */
399
400 if (sEVLD) {
401 u8 sDST = sff0 >> 16; /* dev status */
402 u8 sHST = sff1 & 0x3f; /* host status */
403 unsigned int port_no = (sff1 >> 8) & 0x03;
Jeff Garzikcca39742006-08-24 03:19:22 -0400404 struct ata_port *ap = host->ports[port_no];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 DPRINTK("SFF=%08x%08x: sCHAN=%u sHST=%d sDST=%02x\n",
407 sff1, sff0, port_no, sHST, sDST);
408 handled = 1;
Jeff Garzik029f5462006-04-02 10:30:40 -0400409 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 struct ata_queued_cmd *qc;
411 struct qs_port_priv *pp = ap->private_data;
412 if (!pp || pp->state != qs_state_pkt)
413 continue;
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900414 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Albert Leee50362e2005-09-27 17:39:50 +0800415 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 switch (sHST) {
Jeff Garzika7dac442005-10-30 04:44:42 -0500417 case 0: /* successful CPB */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 case 3: /* device error */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 qs_enter_reg_mode(qc->ap);
Mark Lord6004bda12007-11-07 10:54:15 -0500420 qs_do_or_die(qc, sDST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 break;
422 default:
423 break;
424 }
425 }
426 }
427 }
428 } while (!sFFE);
429 return handled;
430}
431
Jeff Garzikcca39742006-08-24 03:19:22 -0400432static inline unsigned int qs_intr_mmio(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433{
434 unsigned int handled = 0, port_no;
435
Jeff Garzikcca39742006-08-24 03:19:22 -0400436 for (port_no = 0; port_no < host->n_ports; ++port_no) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 struct ata_port *ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400438 ap = host->ports[port_no];
Tejun Heoc1389502005-08-22 14:59:24 +0900439 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -0400440 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 struct ata_queued_cmd *qc;
Mark Lord904c7bad2007-11-07 10:53:41 -0500442 struct qs_port_priv *pp;
443 qc = ata_qc_from_tag(ap, ap->link.active_tag);
444 if (!qc || !(qc->flags & ATA_QCFLAG_ACTIVE)) {
445 /*
446 * The qstor hardware generates spurious
447 * interrupts from time to time when switching
448 * in and out of packet mode.
449 * There's no obvious way to know if we're
450 * here now due to that, so just ack the irq
451 * and pretend we knew it was ours.. (ugh).
452 * This does not affect packet mode.
453 */
Tejun Heo9363c382008-04-07 22:47:16 +0900454 ata_sff_check_status(ap);
Mark Lord904c7bad2007-11-07 10:53:41 -0500455 handled = 1;
456 continue;
457 }
458 pp = ap->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 if (!pp || pp->state != qs_state_mmio)
460 continue;
Mark Lord904c7bad2007-11-07 10:53:41 -0500461 if (!(qc->tf.flags & ATA_TFLAG_POLLING))
Tejun Heo9363c382008-04-07 22:47:16 +0900462 handled |= ata_sff_host_intr(ap, qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 }
464 }
465 return handled;
466}
467
David Howells7d12e782006-10-05 14:55:46 +0100468static irqreturn_t qs_intr(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Jeff Garzikcca39742006-08-24 03:19:22 -0400470 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 unsigned int handled = 0;
Mark Lord904c7bad2007-11-07 10:53:41 -0500472 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
474 VPRINTK("ENTER\n");
475
Mark Lord904c7bad2007-11-07 10:53:41 -0500476 spin_lock_irqsave(&host->lock, flags);
Jeff Garzikcca39742006-08-24 03:19:22 -0400477 handled = qs_intr_pkt(host) | qs_intr_mmio(host);
Mark Lord904c7bad2007-11-07 10:53:41 -0500478 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480 VPRINTK("EXIT\n");
481
482 return IRQ_RETVAL(handled);
483}
484
Tejun Heo0d5ff562007-02-01 15:06:36 +0900485static void qs_ata_setup_port(struct ata_ioports *port, void __iomem *base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
487 port->cmd_addr =
488 port->data_addr = base + 0x400;
489 port->error_addr =
490 port->feature_addr = base + 0x408; /* hob_feature = 0x409 */
491 port->nsect_addr = base + 0x410; /* hob_nsect = 0x411 */
492 port->lbal_addr = base + 0x418; /* hob_lbal = 0x419 */
493 port->lbam_addr = base + 0x420; /* hob_lbam = 0x421 */
494 port->lbah_addr = base + 0x428; /* hob_lbah = 0x429 */
495 port->device_addr = base + 0x430;
496 port->status_addr =
497 port->command_addr = base + 0x438;
498 port->altstatus_addr =
499 port->ctl_addr = base + 0x440;
500 port->scr_addr = base + 0xc00;
501}
502
503static int qs_port_start(struct ata_port *ap)
504{
Jeff Garzikcca39742006-08-24 03:19:22 -0400505 struct device *dev = ap->host->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 struct qs_port_priv *pp;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900507 void __iomem *mmio_base = qs_mmio_base(ap->host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 void __iomem *chan = mmio_base + (ap->port_no * 0x4000);
509 u64 addr;
510 int rc;
511
512 rc = ata_port_start(ap);
513 if (rc)
514 return rc;
Tejun Heo24dc5f32007-01-20 16:00:28 +0900515 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
516 if (!pp)
517 return -ENOMEM;
518 pp->pkt = dmam_alloc_coherent(dev, QS_PKT_BYTES, &pp->pkt_dma,
519 GFP_KERNEL);
520 if (!pp->pkt)
521 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 memset(pp->pkt, 0, QS_PKT_BYTES);
523 ap->private_data = pp;
524
Mark Lord12ee7d32007-11-07 10:52:55 -0500525 qs_enter_reg_mode(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 addr = (u64)pp->pkt_dma;
527 writel((u32) addr, chan + QS_CCF_CPBA);
528 writel((u32)(addr >> 32), chan + QS_CCF_CPBA + 4);
529 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530}
531
Jeff Garzikcca39742006-08-24 03:19:22 -0400532static void qs_host_stop(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900534 void __iomem *mmio_base = qs_mmio_base(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
536 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
537 writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538}
539
Tejun Heo4447d352007-04-17 23:44:08 +0900540static void qs_host_init(struct ata_host *host, unsigned int chip_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541{
Tejun Heo4447d352007-04-17 23:44:08 +0900542 void __iomem *mmio_base = host->iomap[QS_MMIO_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 unsigned int port_no;
544
545 writeb(0, mmio_base + QS_HCT_CTRL); /* disable host interrupts */
546 writeb(QS_CNFG3_GSRST, mmio_base + QS_HCF_CNFG3); /* global reset */
547
548 /* reset each channel in turn */
Tejun Heo4447d352007-04-17 23:44:08 +0900549 for (port_no = 0; port_no < host->n_ports; ++port_no) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550 u8 __iomem *chan = mmio_base + (port_no * 0x4000);
551 writeb(QS_CTR1_RDEV|QS_CTR1_RCHN, chan + QS_CCT_CTR1);
552 writeb(QS_CTR0_REG, chan + QS_CCT_CTR0);
553 readb(chan + QS_CCT_CTR0); /* flush */
554 }
555 writeb(QS_SERD3_PHY_ENA, mmio_base + QS_HVS_SERD3); /* enable phy */
556
Tejun Heo4447d352007-04-17 23:44:08 +0900557 for (port_no = 0; port_no < host->n_ports; ++port_no) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 u8 __iomem *chan = mmio_base + (port_no * 0x4000);
559 /* set FIFO depths to same settings as Windows driver */
560 writew(32, chan + QS_CFC_HUFT);
561 writew(32, chan + QS_CFC_HDFT);
562 writew(10, chan + QS_CFC_DUFT);
563 writew( 8, chan + QS_CFC_DDFT);
564 /* set CPB size in bytes, as a power of two */
565 writeb(QS_CPB_ORDER, chan + QS_CCF_CSEP);
566 }
567 writeb(1, mmio_base + QS_HCT_CTRL); /* enable host interrupts */
568}
569
570/*
571 * The QStor understands 64-bit buses, and uses 64-bit fields
572 * for DMA pointers regardless of bus width. We just have to
573 * make sure our DMA masks are set appropriately for whatever
574 * bridge lies between us and the QStor, and then the DMA mapping
575 * code will ensure we only ever "see" appropriate buffer addresses.
576 * If we're 32-bit limited somewhere, then our 64-bit fields will
577 * just end up with zeros in the upper 32-bits, without any special
578 * logic required outside of this routine (below).
579 */
580static int qs_set_dma_masks(struct pci_dev *pdev, void __iomem *mmio_base)
581{
582 u32 bus_info = readl(mmio_base + QS_HID_HPHY);
583 int rc, have_64bit_bus = (bus_info & QS_HPHY_64BIT);
584
585 if (have_64bit_bus &&
586 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
587 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
588 if (rc) {
589 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
590 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500591 dev_printk(KERN_ERR, &pdev->dev,
592 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 return rc;
594 }
595 }
596 } else {
597 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
598 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500599 dev_printk(KERN_ERR, &pdev->dev,
600 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 return rc;
602 }
603 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
604 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500605 dev_printk(KERN_ERR, &pdev->dev,
606 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 return rc;
608 }
609 }
610 return 0;
611}
612
613static int qs_ata_init_one(struct pci_dev *pdev,
614 const struct pci_device_id *ent)
615{
616 static int printed_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 unsigned int board_idx = (unsigned int) ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +0900618 const struct ata_port_info *ppi[] = { &qs_port_info[board_idx], NULL };
619 struct ata_host *host;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 int rc, port_no;
621
622 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -0500623 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Tejun Heo4447d352007-04-17 23:44:08 +0900625 /* alloc host */
626 host = ata_host_alloc_pinfo(&pdev->dev, ppi, QS_PORTS);
627 if (!host)
628 return -ENOMEM;
629
630 /* acquire resources and fill host */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900631 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 if (rc)
633 return rc;
634
Tejun Heo0d5ff562007-02-01 15:06:36 +0900635 if ((pci_resource_flags(pdev, QS_MMIO_BAR) & IORESOURCE_MEM) == 0)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900636 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Tejun Heo0d5ff562007-02-01 15:06:36 +0900638 rc = pcim_iomap_regions(pdev, 1 << QS_MMIO_BAR, DRV_NAME);
639 if (rc)
640 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900641 host->iomap = pcim_iomap_table(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Tejun Heo4447d352007-04-17 23:44:08 +0900643 rc = qs_set_dma_masks(pdev, host->iomap[QS_MMIO_BAR]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900645 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646
Tejun Heo4447d352007-04-17 23:44:08 +0900647 for (port_no = 0; port_no < host->n_ports; ++port_no) {
Tejun Heocbcdd872007-08-18 13:14:55 +0900648 struct ata_port *ap = host->ports[port_no];
649 unsigned int offset = port_no * 0x4000;
650 void __iomem *chan = host->iomap[QS_MMIO_BAR] + offset;
651
652 qs_ata_setup_port(&ap->ioaddr, chan);
653
654 ata_port_pbar_desc(ap, QS_MMIO_BAR, -1, "mmio");
655 ata_port_pbar_desc(ap, QS_MMIO_BAR, offset, "port");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 }
657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +0900659 qs_host_init(host, board_idx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Tejun Heo4447d352007-04-17 23:44:08 +0900661 pci_set_master(pdev);
662 return ata_host_activate(host, pdev->irq, qs_intr, IRQF_SHARED,
663 &qs_ata_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664}
665
666static int __init qs_ata_init(void)
667{
Pavel Roskinb7887192006-08-10 18:13:18 +0900668 return pci_register_driver(&qs_ata_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669}
670
671static void __exit qs_ata_exit(void)
672{
673 pci_unregister_driver(&qs_ata_pci_driver);
674}
675
676MODULE_AUTHOR("Mark Lord");
677MODULE_DESCRIPTION("Pacific Digital Corporation QStor SATA low-level driver");
678MODULE_LICENSE("GPL");
679MODULE_DEVICE_TABLE(pci, qs_ata_pci_tbl);
680MODULE_VERSION(DRV_VERSION);
681
682module_init(qs_ata_init);
683module_exit(qs_ata_exit);