blob: e2433bc50210bb3a2b36aaa293d632b201649d72 [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
17 * Copyright (C) Ashok Raj <ashok.raj@intel.com>
18 * Copyright (C) Shaohua Li <shaohua.li@intel.com>
19 */
20
21#ifndef __DMAR_H__
22#define __DMAR_H__
23
24#include <linux/acpi.h>
25#include <linux/types.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070026#include <linux/msi.h>
Suresh Siddha1531a6a2009-03-16 17:04:57 -070027#include <linux/irqreturn.h>
Jiang Liu3a5670e2014-02-19 14:07:33 +080028#include <linux/rwsem.h>
Ingo Molnarb2d09102017-02-04 01:27:20 +010029#include <linux/rculist.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070030
Andrew Morton6eea69d2011-10-31 17:06:29 -070031struct acpi_dmar_header;
32
Jiang Liu78d8e702014-11-09 22:47:57 +080033#ifdef CONFIG_X86
34# define DMAR_UNITS_SUPPORTED MAX_IO_APICS
35#else
36# define DMAR_UNITS_SUPPORTED 64
37#endif
38
Suresh Siddha41750d32011-08-23 17:05:18 -070039/* DMAR Flags */
40#define DMAR_INTR_REMAP 0x1
41#define DMAR_X2APIC_OPT_OUT 0x2
42
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070043struct intel_iommu;
Jiang Liu694835d2014-01-06 14:18:16 +080044
David Woodhouse832bd852014-03-07 15:08:36 +000045struct dmar_dev_scope {
46 struct device __rcu *dev;
47 u8 bus;
48 u8 devfn;
49};
50
Suresh Siddhad3f13812011-08-23 17:05:25 -070051#ifdef CONFIG_DMAR_TABLE
Suresh Siddha41750d32011-08-23 17:05:18 -070052extern struct acpi_table_header *dmar_tbl;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070053struct dmar_drhd_unit {
54 struct list_head list; /* list of drhd units */
Suresh Siddha1886e8a2008-07-10 11:16:37 -070055 struct acpi_dmar_header *hdr; /* ACPI header */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070056 u64 reg_base_addr; /* register base address*/
David Woodhouse832bd852014-03-07 15:08:36 +000057 struct dmar_dev_scope *devices;/* target device array */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070058 int devices_cnt; /* target device count */
David Woodhouse276dbf992009-04-04 01:45:37 +010059 u16 segment; /* PCI domain */
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070060 u8 ignored:1; /* ignore drhd */
61 u8 include_all:1;
62 struct intel_iommu *iommu;
63};
64
Joerg Roedel57384592014-10-02 11:50:25 +020065struct dmar_pci_path {
66 u8 bus;
67 u8 device;
68 u8 function;
69};
70
Jiang Liu59ce0512014-02-19 14:07:35 +080071struct dmar_pci_notify_info {
72 struct pci_dev *dev;
73 unsigned long event;
74 int bus;
75 u16 seg;
76 u16 level;
Joerg Roedel57384592014-10-02 11:50:25 +020077 struct dmar_pci_path path[];
Jiang Liu59ce0512014-02-19 14:07:35 +080078} __attribute__((packed));
79
Jiang Liu3a5670e2014-02-19 14:07:33 +080080extern struct rw_semaphore dmar_global_lock;
Suresh Siddha2ae21012008-07-10 11:16:43 -070081extern struct list_head dmar_drhd_units;
82
83#define for_each_drhd_unit(drhd) \
Jiang Liu0e242612014-02-19 14:07:34 +080084 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list)
Suresh Siddha2ae21012008-07-10 11:16:43 -070085
Jiang Liu7c919772014-01-06 14:18:18 +080086#define for_each_active_drhd_unit(drhd) \
Jiang Liu0e242612014-02-19 14:07:34 +080087 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
Jiang Liu7c919772014-01-06 14:18:18 +080088 if (drhd->ignored) {} else
89
David Woodhouse8f912ba2009-04-03 15:19:32 +010090#define for_each_active_iommu(i, drhd) \
Jiang Liu0e242612014-02-19 14:07:34 +080091 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
David Woodhouse8f912ba2009-04-03 15:19:32 +010092 if (i=drhd->iommu, drhd->ignored) {} else
93
94#define for_each_iommu(i, drhd) \
Jiang Liu0e242612014-02-19 14:07:34 +080095 list_for_each_entry_rcu(drhd, &dmar_drhd_units, list) \
David Woodhouse8f912ba2009-04-03 15:19:32 +010096 if (i=drhd->iommu, 0) {} else
97
Jiang Liu0e242612014-02-19 14:07:34 +080098static inline bool dmar_rcu_check(void)
99{
100 return rwsem_is_locked(&dmar_global_lock) ||
101 system_state == SYSTEM_BOOTING;
102}
103
104#define dmar_rcu_dereference(p) rcu_dereference_check((p), dmar_rcu_check())
105
Jiang Liub683b232014-02-19 14:07:32 +0800106#define for_each_dev_scope(a, c, p, d) \
David Woodhouse832bd852014-03-07 15:08:36 +0000107 for ((p) = 0; ((d) = (p) < (c) ? dmar_rcu_dereference((a)[(p)].dev) : \
Jiang Liu0e242612014-02-19 14:07:34 +0800108 NULL, (p) < (c)); (p)++)
Jiang Liub683b232014-02-19 14:07:32 +0800109
110#define for_each_active_dev_scope(a, c, p, d) \
111 for_each_dev_scope((a), (c), (p), (d)) if (!(d)) { continue; } else
112
Suresh Siddha2ae21012008-07-10 11:16:43 -0700113extern int dmar_table_init(void);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700114extern int dmar_dev_scope_init(void);
Joerg Roedelec154bf2017-10-06 15:00:53 +0200115extern void dmar_register_bus_notifier(void);
Jiang Liuada4d4b2014-01-06 14:18:09 +0800116extern int dmar_parse_dev_scope(void *start, void *end, int *cnt,
David Woodhouse832bd852014-03-07 15:08:36 +0000117 struct dmar_dev_scope **devices, u16 segment);
Jiang Liubb3a6b72014-02-19 14:07:24 +0800118extern void *dmar_alloc_dev_scope(void *start, void *end, int *cnt);
David Woodhouse832bd852014-03-07 15:08:36 +0000119extern void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt);
Jiang Liu59ce0512014-02-19 14:07:35 +0800120extern int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
121 void *start, void*end, u16 segment,
David Woodhouse832bd852014-03-07 15:08:36 +0000122 struct dmar_dev_scope *devices,
Jiang Liu59ce0512014-02-19 14:07:35 +0800123 int devices_cnt);
124extern int dmar_remove_dev_scope(struct dmar_pci_notify_info *info,
David Woodhouse832bd852014-03-07 15:08:36 +0000125 u16 segment, struct dmar_dev_scope *devices,
Jiang Liu59ce0512014-02-19 14:07:35 +0800126 int count);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700127/* Intel IOMMU detection */
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400128extern int detect_intel_iommu(void);
Suresh Siddha9d783ba2009-03-16 17:04:55 -0700129extern int enable_drhd_fault_handling(void);
Jiang Liu6b197242014-11-09 22:47:58 +0800130extern int dmar_device_add(acpi_handle handle);
131extern int dmar_device_remove(acpi_handle handle);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700132
Jiang Liuc2a0b532014-11-09 22:47:56 +0800133static inline int dmar_res_noop(struct acpi_dmar_header *hdr, void *arg)
134{
135 return 0;
136}
137
Jiang Liu8594d832014-07-11 14:19:32 +0800138#ifdef CONFIG_INTEL_IOMMU
139extern int iommu_detected, no_iommu;
140extern int intel_iommu_init(void);
Jiang Liuc2a0b532014-11-09 22:47:56 +0800141extern int dmar_parse_one_rmrr(struct acpi_dmar_header *header, void *arg);
142extern int dmar_parse_one_atsr(struct acpi_dmar_header *header, void *arg);
Jiang Liu6b197242014-11-09 22:47:58 +0800143extern int dmar_check_one_atsr(struct acpi_dmar_header *hdr, void *arg);
144extern int dmar_release_one_atsr(struct acpi_dmar_header *hdr, void *arg);
145extern int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert);
Jiang Liu8594d832014-07-11 14:19:32 +0800146extern int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info);
147#else /* !CONFIG_INTEL_IOMMU: */
148static inline int intel_iommu_init(void) { return -ENODEV; }
Jiang Liu6b197242014-11-09 22:47:58 +0800149
Jiang Liuc2a0b532014-11-09 22:47:56 +0800150#define dmar_parse_one_rmrr dmar_res_noop
151#define dmar_parse_one_atsr dmar_res_noop
Jiang Liu6b197242014-11-09 22:47:58 +0800152#define dmar_check_one_atsr dmar_res_noop
153#define dmar_release_one_atsr dmar_res_noop
154
Jiang Liu8594d832014-07-11 14:19:32 +0800155static inline int dmar_iommu_notify_scope_dev(struct dmar_pci_notify_info *info)
156{
157 return 0;
158}
Jiang Liu6b197242014-11-09 22:47:58 +0800159
160static inline int dmar_iommu_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
161{
162 return 0;
163}
Jiang Liu8594d832014-07-11 14:19:32 +0800164#endif /* CONFIG_INTEL_IOMMU */
165
Jiang Liu6b197242014-11-09 22:47:58 +0800166#ifdef CONFIG_IRQ_REMAP
167extern int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert);
168#else /* CONFIG_IRQ_REMAP */
169static inline int dmar_ir_hotplug(struct dmar_drhd_unit *dmaru, bool insert)
170{ return 0; }
171#endif /* CONFIG_IRQ_REMAP */
172
173#else /* CONFIG_DMAR_TABLE */
174
175static inline int dmar_device_add(void *handle)
176{
177 return 0;
178}
179
180static inline int dmar_device_remove(void *handle)
181{
182 return 0;
183}
184
Jiang Liu8594d832014-07-11 14:19:32 +0800185#endif /* CONFIG_DMAR_TABLE */
Suresh Siddha2ae21012008-07-10 11:16:43 -0700186
Suresh Siddha2ae21012008-07-10 11:16:43 -0700187struct irte {
188 union {
Thomas Gleixner3bf17472015-06-09 13:20:29 +0800189 /* Shared between remapped and posted mode*/
Suresh Siddha2ae21012008-07-10 11:16:43 -0700190 struct {
Thomas Gleixner3bf17472015-06-09 13:20:29 +0800191 __u64 present : 1, /* 0 */
192 fpd : 1, /* 1 */
193 __res0 : 6, /* 2 - 6 */
194 avail : 4, /* 8 - 11 */
195 __res1 : 3, /* 12 - 14 */
196 pst : 1, /* 15 */
197 vector : 8, /* 16 - 23 */
198 __res2 : 40; /* 24 - 63 */
199 };
200
201 /* Remapped mode */
202 struct {
203 __u64 r_present : 1, /* 0 */
204 r_fpd : 1, /* 1 */
205 dst_mode : 1, /* 2 */
206 redir_hint : 1, /* 3 */
207 trigger_mode : 1, /* 4 */
208 dlvry_mode : 3, /* 5 - 7 */
209 r_avail : 4, /* 8 - 11 */
210 r_res0 : 4, /* 12 - 15 */
211 r_vector : 8, /* 16 - 23 */
212 r_res1 : 8, /* 24 - 31 */
213 dest_id : 32; /* 32 - 63 */
214 };
215
216 /* Posted mode */
217 struct {
218 __u64 p_present : 1, /* 0 */
219 p_fpd : 1, /* 1 */
220 p_res0 : 6, /* 2 - 7 */
221 p_avail : 4, /* 8 - 11 */
222 p_res1 : 2, /* 12 - 13 */
223 p_urgent : 1, /* 14 */
224 p_pst : 1, /* 15 */
225 p_vector : 8, /* 16 - 23 */
226 p_res2 : 14, /* 24 - 37 */
227 pda_l : 26; /* 38 - 63 */
Suresh Siddha2ae21012008-07-10 11:16:43 -0700228 };
229 __u64 low;
230 };
231
232 union {
Thomas Gleixner3bf17472015-06-09 13:20:29 +0800233 /* Shared between remapped and posted mode*/
Suresh Siddha2ae21012008-07-10 11:16:43 -0700234 struct {
Thomas Gleixner3bf17472015-06-09 13:20:29 +0800235 __u64 sid : 16, /* 64 - 79 */
236 sq : 2, /* 80 - 81 */
237 svt : 2, /* 82 - 83 */
238 __res3 : 44; /* 84 - 127 */
239 };
240
241 /* Posted mode*/
242 struct {
243 __u64 p_sid : 16, /* 64 - 79 */
244 p_sq : 2, /* 80 - 81 */
245 p_svt : 2, /* 82 - 83 */
246 p_res3 : 12, /* 84 - 95 */
247 pda_h : 32; /* 96 - 127 */
Suresh Siddha2ae21012008-07-10 11:16:43 -0700248 };
249 __u64 high;
250 };
251};
Thomas Gleixner423f0852010-10-10 11:39:09 +0200252
Thomas Gleixnerbf560272015-06-09 13:20:30 +0800253static inline void dmar_copy_shared_irte(struct irte *dst, struct irte *src)
254{
255 dst->present = src->present;
256 dst->fpd = src->fpd;
257 dst->avail = src->avail;
258 dst->pst = src->pst;
259 dst->vector = src->vector;
260 dst->sid = src->sid;
261 dst->sq = src->sq;
262 dst->svt = src->svt;
263}
264
Thomas Gleixner3bf17472015-06-09 13:20:29 +0800265#define PDA_LOW_BIT 26
266#define PDA_HIGH_BIT 32
267
Suresh Siddha41750d32011-08-23 17:05:18 -0700268enum {
269 IRQ_REMAP_XAPIC_MODE,
270 IRQ_REMAP_X2APIC_MODE,
271};
272
Suresh Siddha2ae21012008-07-10 11:16:43 -0700273/* Can't use the common MSI interrupt functions
274 * since DMAR is not a pci device
275 */
Thomas Gleixner5c2837f2010-09-28 17:15:11 +0200276struct irq_data;
277extern void dmar_msi_unmask(struct irq_data *data);
278extern void dmar_msi_mask(struct irq_data *data);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700279extern void dmar_msi_read(int irq, struct msi_msg *msg);
280extern void dmar_msi_write(int irq, struct msi_msg *msg);
281extern int dmar_set_interrupt(struct intel_iommu *iommu);
Suresh Siddha1531a6a2009-03-16 17:04:57 -0700282extern irqreturn_t dmar_fault(int irq, void *dev_id);
Jiang Liu34742db2015-04-13 14:11:41 +0800283extern int dmar_alloc_hwirq(int id, int node, void *arg);
284extern void dmar_free_hwirq(int irq);
Suresh Siddha2ae21012008-07-10 11:16:43 -0700285
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700286#endif /* __DMAR_H__ */