Shawn Guo | 9daaf31 | 2011-10-17 08:42:17 +0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2011 Freescale Semiconductor, Inc. |
| 3 | * Copyright 2011 Linaro Ltd. |
| 4 | * |
| 5 | * The code contained herein is licensed under the GNU General Public |
| 6 | * License. You may obtain a copy of the GNU General Public License |
| 7 | * Version 2 or later at the following locations: |
| 8 | * |
| 9 | * http://www.opensource.org/licenses/gpl-license.html |
| 10 | * http://www.gnu.org/copyleft/gpl.html |
| 11 | */ |
| 12 | |
| 13 | /dts-v1/; |
Shawn Guo | 36dffd8 | 2013-04-07 10:49:34 +0800 | [diff] [blame] | 14 | #include "imx51.dtsi" |
Shawn Guo | 9daaf31 | 2011-10-17 08:42:17 +0800 | [diff] [blame] | 15 | |
| 16 | / { |
| 17 | model = "Freescale i.MX51 Babbage Board"; |
| 18 | compatible = "fsl,imx51-babbage", "fsl,imx51"; |
| 19 | |
Sascha Hauer | 48f5196 | 2014-05-07 15:19:00 +0200 | [diff] [blame] | 20 | chosen { |
| 21 | stdout-path = &uart1; |
| 22 | }; |
| 23 | |
Shawn Guo | 9daaf31 | 2011-10-17 08:42:17 +0800 | [diff] [blame] | 24 | memory { |
| 25 | reg = <0x90000000 0x20000000>; |
| 26 | }; |
| 27 | |
Alexander Shiyan | 1c0daab | 2014-04-16 11:24:55 +0400 | [diff] [blame] | 28 | clocks { |
| 29 | ckih1 { |
| 30 | clock-frequency = <22579200>; |
| 31 | }; |
| 32 | |
| 33 | clk_26M: codec_clock { |
| 34 | compatible = "fixed-clock"; |
| 35 | reg=<0>; |
| 36 | #clock-cells = <0>; |
| 37 | clock-frequency = <26000000>; |
| 38 | gpios = <&gpio4 26 GPIO_ACTIVE_LOW>; |
| 39 | }; |
| 40 | }; |
| 41 | |
Russell King | 17b5001 | 2013-11-03 11:23:34 +0000 | [diff] [blame] | 42 | display0: display@di0 { |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 43 | compatible = "fsl,imx-parallel-display"; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 44 | interface-pix-fmt = "rgb24"; |
| 45 | pinctrl-names = "default"; |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 46 | pinctrl-0 = <&pinctrl_ipu_disp1>; |
Fabio Estevam | 493a863 | 2013-10-08 15:52:12 -0300 | [diff] [blame] | 47 | display-timings { |
| 48 | native-mode = <&timing0>; |
| 49 | timing0: dvi { |
| 50 | clock-frequency = <65000000>; |
| 51 | hactive = <1024>; |
| 52 | vactive = <768>; |
| 53 | hback-porch = <220>; |
| 54 | hfront-porch = <40>; |
| 55 | vback-porch = <21>; |
| 56 | vfront-porch = <7>; |
| 57 | hsync-len = <60>; |
| 58 | vsync-len = <10>; |
| 59 | }; |
| 60 | }; |
Philipp Zabel | de10e04 | 2014-03-05 10:20:59 +0100 | [diff] [blame] | 61 | |
| 62 | port { |
| 63 | display0_in: endpoint { |
| 64 | remote-endpoint = <&ipu_di0_disp0>; |
| 65 | }; |
| 66 | }; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 67 | }; |
Sascha Hauer | d6aef84 | 2012-11-12 15:39:01 +0100 | [diff] [blame] | 68 | |
Russell King | 17b5001 | 2013-11-03 11:23:34 +0000 | [diff] [blame] | 69 | display1: display@di1 { |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 70 | compatible = "fsl,imx-parallel-display"; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 71 | interface-pix-fmt = "rgb565"; |
| 72 | pinctrl-names = "default"; |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 73 | pinctrl-0 = <&pinctrl_ipu_disp2>; |
Fabio Estevam | 493a863 | 2013-10-08 15:52:12 -0300 | [diff] [blame] | 74 | status = "disabled"; |
| 75 | display-timings { |
| 76 | native-mode = <&timing1>; |
| 77 | timing1: claawvga { |
| 78 | clock-frequency = <27000000>; |
| 79 | hactive = <800>; |
| 80 | vactive = <480>; |
| 81 | hback-porch = <40>; |
| 82 | hfront-porch = <60>; |
| 83 | vback-porch = <10>; |
| 84 | vfront-porch = <10>; |
| 85 | hsync-len = <20>; |
| 86 | vsync-len = <10>; |
| 87 | hsync-active = <0>; |
| 88 | vsync-active = <0>; |
| 89 | de-active = <1>; |
| 90 | pixelclk-active = <0>; |
| 91 | }; |
| 92 | }; |
Philipp Zabel | de10e04 | 2014-03-05 10:20:59 +0100 | [diff] [blame] | 93 | |
| 94 | port { |
| 95 | display1_in: endpoint { |
| 96 | remote-endpoint = <&ipu_di1_disp1>; |
| 97 | }; |
| 98 | }; |
Shawn Guo | 9daaf31 | 2011-10-17 08:42:17 +0800 | [diff] [blame] | 99 | }; |
| 100 | |
| 101 | gpio-keys { |
| 102 | compatible = "gpio-keys"; |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 103 | pinctrl-names = "default"; |
| 104 | pinctrl-0 = <&pinctrl_gpio_keys>; |
Shawn Guo | 9daaf31 | 2011-10-17 08:42:17 +0800 | [diff] [blame] | 105 | |
| 106 | power { |
| 107 | label = "Power Button"; |
Alexander Shiyan | bdb3eec | 2013-11-19 15:47:27 +0400 | [diff] [blame] | 108 | gpios = <&gpio2 21 GPIO_ACTIVE_HIGH>; |
Alexander Shiyan | 02134e7 | 2014-04-16 11:24:53 +0400 | [diff] [blame] | 109 | linux,code = <KEY_POWER>; |
Shawn Guo | 9daaf31 | 2011-10-17 08:42:17 +0800 | [diff] [blame] | 110 | gpio-key,wakeup; |
| 111 | }; |
| 112 | }; |
Shawn Guo | a15d9f8 | 2012-05-11 13:08:46 +0800 | [diff] [blame] | 113 | |
Liu Ying | a198af2 | 2014-02-10 15:05:46 +0800 | [diff] [blame] | 114 | leds { |
| 115 | compatible = "gpio-leds"; |
| 116 | pinctrl-names = "default"; |
| 117 | pinctrl-0 = <&pinctrl_gpio_leds>; |
| 118 | |
| 119 | led-diagnostic { |
| 120 | label = "diagnostic"; |
| 121 | gpios = <&gpio2 6 GPIO_ACTIVE_HIGH>; |
| 122 | }; |
| 123 | }; |
| 124 | |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 125 | regulators { |
| 126 | compatible = "simple-bus"; |
| 127 | #address-cells = <1>; |
| 128 | #size-cells = <0>; |
| 129 | |
Alexander Shiyan | db8235e | 2014-04-16 11:24:54 +0400 | [diff] [blame] | 130 | reg_usbh1_vbus: regulator@0 { |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 131 | compatible = "regulator-fixed"; |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 132 | pinctrl-names = "default"; |
Alexander Shiyan | db8235e | 2014-04-16 11:24:54 +0400 | [diff] [blame] | 133 | pinctrl-0 = <&pinctrl_usbh1reg>; |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 134 | reg = <0>; |
Alexander Shiyan | db8235e | 2014-04-16 11:24:54 +0400 | [diff] [blame] | 135 | regulator-name = "usbh1_vbus"; |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 136 | regulator-min-microvolt = <5000000>; |
| 137 | regulator-max-microvolt = <5000000>; |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 138 | gpio = <&gpio2 5 GPIO_ACTIVE_HIGH>; |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 139 | enable-active-high; |
| 140 | }; |
Alexander Shiyan | db8235e | 2014-04-16 11:24:54 +0400 | [diff] [blame] | 141 | |
| 142 | reg_usbotg_vbus: regulator@1 { |
| 143 | compatible = "regulator-fixed"; |
| 144 | pinctrl-names = "default"; |
| 145 | pinctrl-0 = <&pinctrl_usbotgreg>; |
| 146 | reg = <1>; |
| 147 | regulator-name = "usbotg_vbus"; |
| 148 | regulator-min-microvolt = <5000000>; |
| 149 | regulator-max-microvolt = <5000000>; |
| 150 | gpio = <&gpio1 7 GPIO_ACTIVE_HIGH>; |
| 151 | enable-active-high; |
| 152 | }; |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 153 | }; |
| 154 | |
Alexander Shiyan | 1c0daab | 2014-04-16 11:24:55 +0400 | [diff] [blame] | 155 | sound { |
| 156 | compatible = "fsl,imx51-babbage-sgtl5000", |
| 157 | "fsl,imx-audio-sgtl5000"; |
| 158 | model = "imx51-babbage-sgtl5000"; |
| 159 | ssi-controller = <&ssi2>; |
| 160 | audio-codec = <&sgtl5000>; |
| 161 | audio-routing = |
| 162 | "MIC_IN", "Mic Jack", |
| 163 | "Mic Jack", "Mic Bias", |
| 164 | "Headphone Jack", "HP_OUT"; |
| 165 | mux-int-port = <2>; |
| 166 | mux-ext-port = <3>; |
| 167 | }; |
| 168 | |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 169 | usbphy { |
| 170 | #address-cells = <1>; |
| 171 | #size-cells = <0>; |
| 172 | compatible = "simple-bus"; |
| 173 | |
| 174 | usbh1phy: usbh1phy@0 { |
| 175 | compatible = "usb-nop-xceiv"; |
| 176 | reg = <0>; |
Alexander Shiyan | 6b27328 | 2014-04-16 11:24:57 +0400 | [diff] [blame] | 177 | clocks = <&clks IMX5_CLK_DUMMY>; |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 178 | clock-names = "main_clk"; |
| 179 | }; |
| 180 | }; |
Shawn Guo | 9daaf31 | 2011-10-17 08:42:17 +0800 | [diff] [blame] | 181 | }; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 182 | |
Alexander Shiyan | 1c0daab | 2014-04-16 11:24:55 +0400 | [diff] [blame] | 183 | &audmux { |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 184 | pinctrl-names = "default"; |
Alexander Shiyan | 1c0daab | 2014-04-16 11:24:55 +0400 | [diff] [blame] | 185 | pinctrl-0 = <&pinctrl_audmux>; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 186 | status = "okay"; |
| 187 | }; |
| 188 | |
| 189 | &ecspi1 { |
| 190 | pinctrl-names = "default"; |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 191 | pinctrl-0 = <&pinctrl_ecspi1>; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 192 | fsl,spi-num-chipselects = <2>; |
Alexander Shiyan | bdb3eec | 2013-11-19 15:47:27 +0400 | [diff] [blame] | 193 | cs-gpios = <&gpio4 24 GPIO_ACTIVE_HIGH>, |
Alexander Shiyan | d2176f2 | 2013-11-27 15:55:45 +0400 | [diff] [blame] | 194 | <&gpio4 25 GPIO_ACTIVE_LOW>; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 195 | status = "okay"; |
| 196 | |
| 197 | pmic: mc13892@0 { |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 198 | compatible = "fsl,mc13892"; |
Alexander Shiyan | 1ddcff4 | 2014-04-16 11:24:52 +0400 | [diff] [blame] | 199 | pinctrl-names = "default"; |
| 200 | pinctrl-0 = <&pinctrl_pmic>; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 201 | spi-max-frequency = <6000000>; |
Sascha Hauer | dc07143 | 2013-06-25 15:51:59 +0200 | [diff] [blame] | 202 | spi-cs-high; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 203 | reg = <0>; |
| 204 | interrupt-parent = <&gpio1>; |
Alexander Shiyan | 1cbb74f | 2013-11-07 12:45:08 +0400 | [diff] [blame] | 205 | interrupts = <8 IRQ_TYPE_LEVEL_HIGH>; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 206 | |
| 207 | regulators { |
| 208 | sw1_reg: sw1 { |
| 209 | regulator-min-microvolt = <600000>; |
| 210 | regulator-max-microvolt = <1375000>; |
| 211 | regulator-boot-on; |
| 212 | regulator-always-on; |
| 213 | }; |
| 214 | |
| 215 | sw2_reg: sw2 { |
| 216 | regulator-min-microvolt = <900000>; |
| 217 | regulator-max-microvolt = <1850000>; |
| 218 | regulator-boot-on; |
| 219 | regulator-always-on; |
| 220 | }; |
| 221 | |
| 222 | sw3_reg: sw3 { |
| 223 | regulator-min-microvolt = <1100000>; |
| 224 | regulator-max-microvolt = <1850000>; |
| 225 | regulator-boot-on; |
| 226 | regulator-always-on; |
| 227 | }; |
| 228 | |
| 229 | sw4_reg: sw4 { |
| 230 | regulator-min-microvolt = <1100000>; |
| 231 | regulator-max-microvolt = <1850000>; |
| 232 | regulator-boot-on; |
| 233 | regulator-always-on; |
| 234 | }; |
| 235 | |
| 236 | vpll_reg: vpll { |
| 237 | regulator-min-microvolt = <1050000>; |
| 238 | regulator-max-microvolt = <1800000>; |
| 239 | regulator-boot-on; |
| 240 | regulator-always-on; |
| 241 | }; |
| 242 | |
| 243 | vdig_reg: vdig { |
| 244 | regulator-min-microvolt = <1650000>; |
| 245 | regulator-max-microvolt = <1650000>; |
| 246 | regulator-boot-on; |
| 247 | }; |
| 248 | |
| 249 | vsd_reg: vsd { |
| 250 | regulator-min-microvolt = <1800000>; |
| 251 | regulator-max-microvolt = <3150000>; |
| 252 | }; |
| 253 | |
| 254 | vusb2_reg: vusb2 { |
| 255 | regulator-min-microvolt = <2400000>; |
| 256 | regulator-max-microvolt = <2775000>; |
| 257 | regulator-boot-on; |
| 258 | regulator-always-on; |
| 259 | }; |
| 260 | |
| 261 | vvideo_reg: vvideo { |
| 262 | regulator-min-microvolt = <2775000>; |
| 263 | regulator-max-microvolt = <2775000>; |
| 264 | }; |
| 265 | |
| 266 | vaudio_reg: vaudio { |
| 267 | regulator-min-microvolt = <2300000>; |
| 268 | regulator-max-microvolt = <3000000>; |
| 269 | }; |
| 270 | |
| 271 | vcam_reg: vcam { |
| 272 | regulator-min-microvolt = <2500000>; |
| 273 | regulator-max-microvolt = <3000000>; |
| 274 | }; |
| 275 | |
| 276 | vgen1_reg: vgen1 { |
| 277 | regulator-min-microvolt = <1200000>; |
| 278 | regulator-max-microvolt = <1200000>; |
| 279 | }; |
| 280 | |
| 281 | vgen2_reg: vgen2 { |
| 282 | regulator-min-microvolt = <1200000>; |
| 283 | regulator-max-microvolt = <3150000>; |
| 284 | regulator-always-on; |
| 285 | }; |
| 286 | |
| 287 | vgen3_reg: vgen3 { |
| 288 | regulator-min-microvolt = <1800000>; |
| 289 | regulator-max-microvolt = <2900000>; |
| 290 | regulator-always-on; |
| 291 | }; |
| 292 | }; |
| 293 | }; |
| 294 | |
| 295 | flash: at45db321d@1 { |
| 296 | #address-cells = <1>; |
| 297 | #size-cells = <1>; |
| 298 | compatible = "atmel,at45db321d", "atmel,at45", "atmel,dataflash"; |
| 299 | spi-max-frequency = <25000000>; |
| 300 | reg = <1>; |
| 301 | |
| 302 | partition@0 { |
| 303 | label = "U-Boot"; |
| 304 | reg = <0x0 0x40000>; |
| 305 | read-only; |
| 306 | }; |
| 307 | |
| 308 | partition@40000 { |
| 309 | label = "Kernel"; |
| 310 | reg = <0x40000 0x3c0000>; |
| 311 | }; |
| 312 | }; |
| 313 | }; |
| 314 | |
Alexander Shiyan | 1c0daab | 2014-04-16 11:24:55 +0400 | [diff] [blame] | 315 | &esdhc1 { |
| 316 | pinctrl-names = "default"; |
| 317 | pinctrl-0 = <&pinctrl_esdhc1>; |
| 318 | fsl,cd-controller; |
| 319 | fsl,wp-controller; |
| 320 | status = "okay"; |
| 321 | }; |
| 322 | |
| 323 | &esdhc2 { |
| 324 | pinctrl-names = "default"; |
| 325 | pinctrl-0 = <&pinctrl_esdhc2>; |
| 326 | cd-gpios = <&gpio1 6 GPIO_ACTIVE_HIGH>; |
| 327 | wp-gpios = <&gpio1 5 GPIO_ACTIVE_HIGH>; |
| 328 | status = "okay"; |
| 329 | }; |
| 330 | |
| 331 | &fec { |
| 332 | pinctrl-names = "default"; |
| 333 | pinctrl-0 = <&pinctrl_fec>; |
| 334 | phy-mode = "mii"; |
| 335 | phy-reset-gpios = <&gpio2 14 GPIO_ACTIVE_LOW>; |
| 336 | phy-reset-duration = <1>; |
| 337 | status = "okay"; |
| 338 | }; |
| 339 | |
Alexander Shiyan | dd0c672 | 2014-04-16 11:24:56 +0400 | [diff] [blame] | 340 | &i2c1 { |
| 341 | pinctrl-names = "default"; |
| 342 | pinctrl-0 = <&pinctrl_i2c1>; |
| 343 | status = "okay"; |
| 344 | }; |
| 345 | |
Alexander Shiyan | 1c0daab | 2014-04-16 11:24:55 +0400 | [diff] [blame] | 346 | &i2c2 { |
| 347 | pinctrl-names = "default"; |
| 348 | pinctrl-0 = <&pinctrl_i2c2>; |
| 349 | status = "okay"; |
| 350 | |
| 351 | sgtl5000: codec@0a { |
| 352 | compatible = "fsl,sgtl5000"; |
| 353 | pinctrl-names = "default"; |
| 354 | pinctrl-0 = <&pinctrl_clkcodec>; |
| 355 | reg = <0x0a>; |
| 356 | clocks = <&clk_26M>; |
| 357 | VDDA-supply = <&vdig_reg>; |
| 358 | VDDIO-supply = <&vvideo_reg>; |
| 359 | }; |
| 360 | }; |
| 361 | |
Philipp Zabel | de10e04 | 2014-03-05 10:20:59 +0100 | [diff] [blame] | 362 | &ipu_di0_disp0 { |
| 363 | remote-endpoint = <&display0_in>; |
| 364 | }; |
| 365 | |
| 366 | &ipu_di1_disp1 { |
| 367 | remote-endpoint = <&display1_in>; |
| 368 | }; |
| 369 | |
Alexander Shiyan | 1c0daab | 2014-04-16 11:24:55 +0400 | [diff] [blame] | 370 | &kpp { |
| 371 | pinctrl-names = "default"; |
| 372 | pinctrl-0 = <&pinctrl_kpp>; |
| 373 | linux,keymap = < |
| 374 | MATRIX_KEY(0, 0, KEY_UP) |
| 375 | MATRIX_KEY(0, 1, KEY_DOWN) |
| 376 | MATRIX_KEY(0, 2, KEY_VOLUMEDOWN) |
| 377 | MATRIX_KEY(0, 3, KEY_HOME) |
| 378 | MATRIX_KEY(1, 0, KEY_RIGHT) |
| 379 | MATRIX_KEY(1, 1, KEY_LEFT) |
| 380 | MATRIX_KEY(1, 2, KEY_ENTER) |
| 381 | MATRIX_KEY(1, 3, KEY_VOLUMEUP) |
| 382 | MATRIX_KEY(2, 0, KEY_F6) |
| 383 | MATRIX_KEY(2, 1, KEY_F8) |
| 384 | MATRIX_KEY(2, 2, KEY_F9) |
| 385 | MATRIX_KEY(2, 3, KEY_F10) |
| 386 | MATRIX_KEY(3, 0, KEY_F1) |
| 387 | MATRIX_KEY(3, 1, KEY_F2) |
| 388 | MATRIX_KEY(3, 2, KEY_F3) |
| 389 | MATRIX_KEY(3, 3, KEY_POWER) |
| 390 | >; |
| 391 | status = "okay"; |
| 392 | }; |
| 393 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 394 | &ssi2 { |
| 395 | fsl,mode = "i2s-slave"; |
| 396 | status = "okay"; |
| 397 | }; |
| 398 | |
Alexander Shiyan | 1c0daab | 2014-04-16 11:24:55 +0400 | [diff] [blame] | 399 | &uart1 { |
| 400 | pinctrl-names = "default"; |
| 401 | pinctrl-0 = <&pinctrl_uart1>; |
| 402 | fsl,uart-has-rtscts; |
| 403 | status = "okay"; |
| 404 | }; |
| 405 | |
| 406 | &uart2 { |
| 407 | pinctrl-names = "default"; |
| 408 | pinctrl-0 = <&pinctrl_uart2>; |
| 409 | status = "okay"; |
| 410 | }; |
| 411 | |
| 412 | &uart3 { |
| 413 | pinctrl-names = "default"; |
| 414 | pinctrl-0 = <&pinctrl_uart3>; |
| 415 | fsl,uart-has-rtscts; |
| 416 | status = "okay"; |
| 417 | }; |
| 418 | |
| 419 | &usbh1 { |
| 420 | pinctrl-names = "default"; |
| 421 | pinctrl-0 = <&pinctrl_usbh1>; |
| 422 | vbus-supply = <®_usbh1_vbus>; |
| 423 | fsl,usbphy = <&usbh1phy>; |
| 424 | phy_type = "ulpi"; |
| 425 | status = "okay"; |
| 426 | }; |
| 427 | |
| 428 | &usbotg { |
| 429 | dr_mode = "otg"; |
| 430 | disable-over-current; |
| 431 | phy_type = "utmi_wide"; |
| 432 | vbus-supply = <®_usbotg_vbus>; |
| 433 | status = "okay"; |
| 434 | }; |
| 435 | |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 436 | &iomuxc { |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 437 | imx51-babbage { |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 438 | pinctrl_audmux: audmuxgrp { |
| 439 | fsl,pins = < |
| 440 | MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000 |
| 441 | MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000 |
| 442 | MX51_PAD_AUD3_BB_CK__AUD3_TXC 0x80000000 |
| 443 | MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000 |
| 444 | >; |
| 445 | }; |
| 446 | |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 447 | pinctrl_clkcodec: clkcodecgrp { |
| 448 | fsl,pins = < |
| 449 | MX51_PAD_CSPI1_RDY__GPIO4_26 0x80000000 |
| 450 | >; |
| 451 | }; |
| 452 | |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 453 | pinctrl_ecspi1: ecspi1grp { |
| 454 | fsl,pins = < |
| 455 | MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185 |
| 456 | MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185 |
| 457 | MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185 |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 458 | MX51_PAD_CSPI1_SS0__GPIO4_24 0x85 /* CS0 */ |
| 459 | MX51_PAD_CSPI1_SS1__GPIO4_25 0x85 /* CS1 */ |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 460 | >; |
| 461 | }; |
| 462 | |
| 463 | pinctrl_esdhc1: esdhc1grp { |
| 464 | fsl,pins = < |
| 465 | MX51_PAD_SD1_CMD__SD1_CMD 0x400020d5 |
| 466 | MX51_PAD_SD1_CLK__SD1_CLK 0x20d5 |
| 467 | MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5 |
| 468 | MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5 |
| 469 | MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5 |
| 470 | MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5 |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 471 | MX51_PAD_GPIO1_0__SD1_CD 0x20d5 |
| 472 | MX51_PAD_GPIO1_1__SD1_WP 0x20d5 |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 473 | >; |
| 474 | }; |
| 475 | |
| 476 | pinctrl_esdhc2: esdhc2grp { |
| 477 | fsl,pins = < |
| 478 | MX51_PAD_SD2_CMD__SD2_CMD 0x400020d5 |
| 479 | MX51_PAD_SD2_CLK__SD2_CLK 0x20d5 |
| 480 | MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5 |
| 481 | MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5 |
| 482 | MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5 |
| 483 | MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5 |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 484 | MX51_PAD_GPIO1_5__GPIO1_5 0x100 /* WP */ |
| 485 | MX51_PAD_GPIO1_6__GPIO1_6 0x100 /* CD */ |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 486 | >; |
| 487 | }; |
| 488 | |
| 489 | pinctrl_fec: fecgrp { |
| 490 | fsl,pins = < |
Sascha Hauer | c73dbd7 | 2014-05-08 08:17:30 +0200 | [diff] [blame] | 491 | MX51_PAD_EIM_EB2__FEC_MDIO 0x000001f5 |
| 492 | MX51_PAD_EIM_EB3__FEC_RDATA1 0x00000085 |
| 493 | MX51_PAD_EIM_CS2__FEC_RDATA2 0x00000085 |
| 494 | MX51_PAD_EIM_CS3__FEC_RDATA3 0x00000085 |
| 495 | MX51_PAD_EIM_CS4__FEC_RX_ER 0x00000180 |
| 496 | MX51_PAD_EIM_CS5__FEC_CRS 0x00000180 |
| 497 | MX51_PAD_NANDF_RB2__FEC_COL 0x00000180 |
| 498 | MX51_PAD_NANDF_RB3__FEC_RX_CLK 0x00000180 |
| 499 | MX51_PAD_NANDF_D9__FEC_RDATA0 0x00002180 |
| 500 | MX51_PAD_NANDF_D8__FEC_TDATA0 0x00002004 |
| 501 | MX51_PAD_NANDF_CS2__FEC_TX_ER 0x00002004 |
| 502 | MX51_PAD_NANDF_CS3__FEC_MDC 0x00002004 |
| 503 | MX51_PAD_NANDF_CS4__FEC_TDATA1 0x00002004 |
| 504 | MX51_PAD_NANDF_CS5__FEC_TDATA2 0x00002004 |
| 505 | MX51_PAD_NANDF_CS6__FEC_TDATA3 0x00002004 |
| 506 | MX51_PAD_NANDF_CS7__FEC_TX_EN 0x00002004 |
| 507 | MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x00002180 |
| 508 | MX51_PAD_NANDF_D11__FEC_RX_DV 0x000020a4 |
| 509 | MX51_PAD_EIM_A20__GPIO2_14 0x00000085 /* Phy Reset */ |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 510 | >; |
| 511 | }; |
| 512 | |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 513 | pinctrl_gpio_keys: gpiokeysgrp { |
| 514 | fsl,pins = < |
| 515 | MX51_PAD_EIM_A27__GPIO2_21 0x5 |
| 516 | >; |
| 517 | }; |
| 518 | |
Liu Ying | a198af2 | 2014-02-10 15:05:46 +0800 | [diff] [blame] | 519 | pinctrl_gpio_leds: gpioledsgrp { |
| 520 | fsl,pins = < |
| 521 | MX51_PAD_EIM_D22__GPIO2_6 0x80000000 |
| 522 | >; |
| 523 | }; |
| 524 | |
Alexander Shiyan | dd0c672 | 2014-04-16 11:24:56 +0400 | [diff] [blame] | 525 | pinctrl_i2c1: i2c1grp { |
| 526 | fsl,pins = < |
| 527 | MX51_PAD_EIM_D19__I2C1_SCL 0x400001ed |
| 528 | MX51_PAD_EIM_D16__I2C1_SDA 0x400001ed |
| 529 | >; |
| 530 | }; |
| 531 | |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 532 | pinctrl_i2c2: i2c2grp { |
| 533 | fsl,pins = < |
| 534 | MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed |
| 535 | MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed |
| 536 | >; |
| 537 | }; |
| 538 | |
| 539 | pinctrl_ipu_disp1: ipudisp1grp { |
| 540 | fsl,pins = < |
| 541 | MX51_PAD_DISP1_DAT0__DISP1_DAT0 0x5 |
| 542 | MX51_PAD_DISP1_DAT1__DISP1_DAT1 0x5 |
| 543 | MX51_PAD_DISP1_DAT2__DISP1_DAT2 0x5 |
| 544 | MX51_PAD_DISP1_DAT3__DISP1_DAT3 0x5 |
| 545 | MX51_PAD_DISP1_DAT4__DISP1_DAT4 0x5 |
| 546 | MX51_PAD_DISP1_DAT5__DISP1_DAT5 0x5 |
| 547 | MX51_PAD_DISP1_DAT6__DISP1_DAT6 0x5 |
| 548 | MX51_PAD_DISP1_DAT7__DISP1_DAT7 0x5 |
| 549 | MX51_PAD_DISP1_DAT8__DISP1_DAT8 0x5 |
| 550 | MX51_PAD_DISP1_DAT9__DISP1_DAT9 0x5 |
| 551 | MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5 |
| 552 | MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5 |
| 553 | MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5 |
| 554 | MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5 |
| 555 | MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5 |
| 556 | MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5 |
| 557 | MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5 |
| 558 | MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5 |
| 559 | MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5 |
| 560 | MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5 |
| 561 | MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5 |
| 562 | MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5 |
| 563 | MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5 |
| 564 | MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5 |
| 565 | MX51_PAD_DI1_PIN2__DI1_PIN2 0x5 |
| 566 | MX51_PAD_DI1_PIN3__DI1_PIN3 0x5 |
| 567 | >; |
| 568 | }; |
| 569 | |
| 570 | pinctrl_ipu_disp2: ipudisp2grp { |
| 571 | fsl,pins = < |
| 572 | MX51_PAD_DISP2_DAT0__DISP2_DAT0 0x5 |
| 573 | MX51_PAD_DISP2_DAT1__DISP2_DAT1 0x5 |
| 574 | MX51_PAD_DISP2_DAT2__DISP2_DAT2 0x5 |
| 575 | MX51_PAD_DISP2_DAT3__DISP2_DAT3 0x5 |
| 576 | MX51_PAD_DISP2_DAT4__DISP2_DAT4 0x5 |
| 577 | MX51_PAD_DISP2_DAT5__DISP2_DAT5 0x5 |
| 578 | MX51_PAD_DISP2_DAT6__DISP2_DAT6 0x5 |
| 579 | MX51_PAD_DISP2_DAT7__DISP2_DAT7 0x5 |
| 580 | MX51_PAD_DISP2_DAT8__DISP2_DAT8 0x5 |
| 581 | MX51_PAD_DISP2_DAT9__DISP2_DAT9 0x5 |
| 582 | MX51_PAD_DISP2_DAT10__DISP2_DAT10 0x5 |
| 583 | MX51_PAD_DISP2_DAT11__DISP2_DAT11 0x5 |
| 584 | MX51_PAD_DISP2_DAT12__DISP2_DAT12 0x5 |
| 585 | MX51_PAD_DISP2_DAT13__DISP2_DAT13 0x5 |
| 586 | MX51_PAD_DISP2_DAT14__DISP2_DAT14 0x5 |
| 587 | MX51_PAD_DISP2_DAT15__DISP2_DAT15 0x5 |
| 588 | MX51_PAD_DI2_PIN2__DI2_PIN2 0x5 |
| 589 | MX51_PAD_DI2_PIN3__DI2_PIN3 0x5 |
| 590 | MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5 |
| 591 | MX51_PAD_DI_GP4__DI2_PIN15 0x5 |
| 592 | >; |
| 593 | }; |
| 594 | |
| 595 | pinctrl_kpp: kppgrp { |
| 596 | fsl,pins = < |
| 597 | MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0 |
| 598 | MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0 |
| 599 | MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0 |
| 600 | MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0 |
| 601 | MX51_PAD_KEY_COL0__KEY_COL0 0xe8 |
| 602 | MX51_PAD_KEY_COL1__KEY_COL1 0xe8 |
| 603 | MX51_PAD_KEY_COL2__KEY_COL2 0xe8 |
| 604 | MX51_PAD_KEY_COL3__KEY_COL3 0xe8 |
| 605 | >; |
| 606 | }; |
| 607 | |
Alexander Shiyan | 1ddcff4 | 2014-04-16 11:24:52 +0400 | [diff] [blame] | 608 | pinctrl_pmic: pmicgrp { |
| 609 | fsl,pins = < |
| 610 | MX51_PAD_GPIO1_8__GPIO1_8 0xe5 /* IRQ */ |
| 611 | >; |
| 612 | }; |
| 613 | |
Shawn Guo | 5a2a7d5 | 2013-11-04 16:05:37 +0800 | [diff] [blame] | 614 | pinctrl_uart1: uart1grp { |
| 615 | fsl,pins = < |
| 616 | MX51_PAD_UART1_RXD__UART1_RXD 0x1c5 |
| 617 | MX51_PAD_UART1_TXD__UART1_TXD 0x1c5 |
| 618 | MX51_PAD_UART1_RTS__UART1_RTS 0x1c5 |
| 619 | MX51_PAD_UART1_CTS__UART1_CTS 0x1c5 |
| 620 | >; |
| 621 | }; |
| 622 | |
| 623 | pinctrl_uart2: uart2grp { |
| 624 | fsl,pins = < |
| 625 | MX51_PAD_UART2_RXD__UART2_RXD 0x1c5 |
| 626 | MX51_PAD_UART2_TXD__UART2_TXD 0x1c5 |
| 627 | >; |
| 628 | }; |
| 629 | |
| 630 | pinctrl_uart3: uart3grp { |
| 631 | fsl,pins = < |
| 632 | MX51_PAD_EIM_D25__UART3_RXD 0x1c5 |
| 633 | MX51_PAD_EIM_D26__UART3_TXD 0x1c5 |
| 634 | MX51_PAD_EIM_D27__UART3_RTS 0x1c5 |
| 635 | MX51_PAD_EIM_D24__UART3_CTS 0x1c5 |
| 636 | >; |
| 637 | }; |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 638 | |
| 639 | pinctrl_usbh1: usbh1grp { |
| 640 | fsl,pins = < |
| 641 | MX51_PAD_USBH1_CLK__USBH1_CLK 0x80000000 |
| 642 | MX51_PAD_USBH1_DIR__USBH1_DIR 0x80000000 |
| 643 | MX51_PAD_USBH1_NXT__USBH1_NXT 0x80000000 |
| 644 | MX51_PAD_USBH1_DATA0__USBH1_DATA0 0x80000000 |
| 645 | MX51_PAD_USBH1_DATA1__USBH1_DATA1 0x80000000 |
| 646 | MX51_PAD_USBH1_DATA2__USBH1_DATA2 0x80000000 |
| 647 | MX51_PAD_USBH1_DATA3__USBH1_DATA3 0x80000000 |
| 648 | MX51_PAD_USBH1_DATA4__USBH1_DATA4 0x80000000 |
| 649 | MX51_PAD_USBH1_DATA5__USBH1_DATA5 0x80000000 |
| 650 | MX51_PAD_USBH1_DATA6__USBH1_DATA6 0x80000000 |
| 651 | MX51_PAD_USBH1_DATA7__USBH1_DATA7 0x80000000 |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 652 | >; |
| 653 | }; |
| 654 | |
Alexander Shiyan | db8235e | 2014-04-16 11:24:54 +0400 | [diff] [blame] | 655 | pinctrl_usbh1reg: usbh1reggrp { |
Alexander Shiyan | 2ccc447 | 2014-04-16 11:24:51 +0400 | [diff] [blame] | 656 | fsl,pins = < |
| 657 | MX51_PAD_EIM_D21__GPIO2_5 0x85 |
Fabio Estevam | 9bf206a | 2014-03-26 11:54:38 -0300 | [diff] [blame] | 658 | >; |
| 659 | }; |
Alexander Shiyan | db8235e | 2014-04-16 11:24:54 +0400 | [diff] [blame] | 660 | |
| 661 | pinctrl_usbotgreg: usbotgreggrp { |
| 662 | fsl,pins = < |
| 663 | MX51_PAD_GPIO1_7__GPIO1_7 0x85 |
| 664 | >; |
| 665 | }; |
Shawn Guo | be4ccfc | 2012-12-31 11:32:48 +0800 | [diff] [blame] | 666 | }; |
| 667 | }; |