blob: a0daa2fb5de667d4410a87e81fb53cba254dc664 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Jon Hunterb1538832012-09-28 11:43:30 -050038#include <linux/clk.h>
Axel Lin869dec152011-11-02 09:49:46 +080039#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010040#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053041#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053042#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053043#include <linux/pm_runtime.h>
Jon Hunter9725f442012-05-14 10:41:37 -050044#include <linux/of.h>
45#include <linux/of_device.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050046#include <linux/platform_device.h>
47#include <linux/platform_data/dmtimer-omap.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053048
Tony Lindgrence491cf2009-10-20 09:40:47 -070049#include <plat/dmtimer.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080050
Jon Hunterb7b4ff72012-06-05 12:34:51 -050051static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053052static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010054
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053055/**
56 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
57 * @timer: timer pointer over which read operation to perform
58 * @reg: lowest byte holds the register offset
59 *
60 * The posted mode bit is encoded in reg. Note that in posted mode write
61 * pending bit must be checked. Otherwise a read of a non completed write
62 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030063 */
64static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010065{
Tony Lindgrenee17f112011-09-16 15:44:20 -070066 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
67 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070068}
69
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053070/**
71 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
72 * @timer: timer pointer over which write operation is to perform
73 * @reg: lowest byte holds the register offset
74 * @value: data to write into the register
75 *
76 * The posted mode bit is encoded in reg. Note that in posted mode the write
77 * pending bit must be checked. Otherwise a write on a register which has a
78 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030079 */
80static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
81 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070082{
Tony Lindgrenee17f112011-09-16 15:44:20 -070083 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
84 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010085}
86
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053087static void omap_timer_restore_context(struct omap_dm_timer *timer)
88{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053089 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
90 timer->context.twer);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
92 timer->context.tcrr);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
94 timer->context.tldr);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
96 timer->context.tmar);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
98 timer->context.tsicr);
99 __raw_writel(timer->context.tier, timer->irq_ena);
100 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
101 timer->context.tclr);
102}
103
Jon Hunterae6672c2012-07-11 13:47:38 -0500104static int omap_dm_timer_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100105{
Jon Hunterae6672c2012-07-11 13:47:38 -0500106 u32 l, timeout = 100000;
Timo Teras77900a22006-06-26 16:16:12 -0700107
Jon Hunterae6672c2012-07-11 13:47:38 -0500108 if (timer->revision != 1)
109 return -EINVAL;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110
Jon Hunterffc957b2012-07-06 16:46:35 -0500111 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
Jon Hunterae6672c2012-07-11 13:47:38 -0500112
113 do {
114 l = __omap_dm_timer_read(timer,
115 OMAP_TIMER_V1_SYS_STAT_OFFSET, 0);
116 } while (!l && timeout--);
117
118 if (!timeout) {
119 dev_err(&timer->pdev->dev, "Timer failed to reset\n");
120 return -ETIMEDOUT;
121 }
122
123 /* Configure timer for smart-idle mode */
124 l = __omap_dm_timer_read(timer, OMAP_TIMER_OCP_CFG_OFFSET, 0);
125 l |= 0x2 << 0x3;
126 __omap_dm_timer_write(timer, OMAP_TIMER_OCP_CFG_OFFSET, l, 0);
127
128 timer->posted = 0;
129
130 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700131}
132
Jon Hunterb0cadb32012-09-28 12:21:09 -0500133static int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700134{
Jon Hunterae6672c2012-07-11 13:47:38 -0500135 int rc;
136
Jon Hunterbca45802012-06-05 12:34:58 -0500137 /*
138 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
139 * do not call clk_get() for these devices.
140 */
141 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
142 timer->fclk = clk_get(&timer->pdev->dev, "fck");
143 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
144 timer->fclk = NULL;
145 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
146 return -EINVAL;
147 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530148 }
149
Jon Hunter7b44cf22012-07-06 16:45:04 -0500150 omap_dm_timer_enable(timer);
151
Jon Hunterae6672c2012-07-11 13:47:38 -0500152 if (timer->capability & OMAP_TIMER_NEEDS_RESET) {
153 rc = omap_dm_timer_reset(timer);
154 if (rc) {
155 omap_dm_timer_disable(timer);
156 return rc;
157 }
158 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530159
Jon Hunter7b44cf22012-07-06 16:45:04 -0500160 __omap_dm_timer_enable_posted(timer);
161 omap_dm_timer_disable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530162
Jon Hunter7b44cf22012-07-06 16:45:04 -0500163 return omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
Timo Teras77900a22006-06-26 16:16:12 -0700164}
165
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500166static inline u32 omap_dm_timer_reserved_systimer(int id)
167{
168 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
169}
170
171int omap_dm_timer_reserve_systimer(int id)
172{
173 if (omap_dm_timer_reserved_systimer(id))
174 return -ENODEV;
175
176 omap_reserved_systimers |= (1 << (id - 1));
177
178 return 0;
179}
180
Timo Teras77900a22006-06-26 16:16:12 -0700181struct omap_dm_timer *omap_dm_timer_request(void)
182{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530183 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700184 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530185 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700186
187 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530188 list_for_each_entry(t, &omap_timer_list, node) {
189 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700190 continue;
191
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530192 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700193 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700194 break;
195 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300196 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530197
198 if (timer) {
199 ret = omap_dm_timer_prepare(timer);
200 if (ret) {
201 timer->reserved = 0;
202 timer = NULL;
203 }
204 }
Timo Teras77900a22006-06-26 16:16:12 -0700205
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530206 if (!timer)
207 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700208
Timo Teras77900a22006-06-26 16:16:12 -0700209 return timer;
210}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700211EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700212
213struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100214{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530215 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700216 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530217 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100218
Jon Hunter9725f442012-05-14 10:41:37 -0500219 /* Requesting timer by ID is not supported when device tree is used */
220 if (of_have_populated_dt()) {
221 pr_warn("%s: Please use omap_dm_timer_request_by_cap()\n",
222 __func__);
223 return NULL;
224 }
225
Timo Teras77900a22006-06-26 16:16:12 -0700226 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530227 list_for_each_entry(t, &omap_timer_list, node) {
228 if (t->pdev->id == id && !t->reserved) {
229 timer = t;
230 timer->reserved = 1;
231 break;
232 }
Timo Teras77900a22006-06-26 16:16:12 -0700233 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300234 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100235
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530236 if (timer) {
237 ret = omap_dm_timer_prepare(timer);
238 if (ret) {
239 timer->reserved = 0;
240 timer = NULL;
241 }
242 }
Timo Teras77900a22006-06-26 16:16:12 -0700243
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530244 if (!timer)
245 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700246
Timo Teras77900a22006-06-26 16:16:12 -0700247 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100248}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700249EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100250
Jon Hunter373fe0b2012-09-06 15:28:00 -0500251/**
252 * omap_dm_timer_request_by_cap - Request a timer by capability
253 * @cap: Bit mask of capabilities to match
254 *
255 * Find a timer based upon capabilities bit mask. Callers of this function
256 * should use the definitions found in the plat/dmtimer.h file under the
257 * comment "timer capabilities used in hwmod database". Returns pointer to
258 * timer handle on success and a NULL pointer on failure.
259 */
260struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
261{
262 struct omap_dm_timer *timer = NULL, *t;
263 unsigned long flags;
264
265 if (!cap)
266 return NULL;
267
268 spin_lock_irqsave(&dm_timer_lock, flags);
269 list_for_each_entry(t, &omap_timer_list, node) {
270 if ((!t->reserved) && ((t->capability & cap) == cap)) {
271 /*
272 * If timer is not NULL, we have already found one timer
273 * but it was not an exact match because it had more
274 * capabilites that what was required. Therefore,
275 * unreserve the last timer found and see if this one
276 * is a better match.
277 */
278 if (timer)
279 timer->reserved = 0;
280
281 timer = t;
282 timer->reserved = 1;
283
284 /* Exit loop early if we find an exact match */
285 if (t->capability == cap)
286 break;
287 }
288 }
289 spin_unlock_irqrestore(&dm_timer_lock, flags);
290
291 if (timer && omap_dm_timer_prepare(timer)) {
292 timer->reserved = 0;
293 timer = NULL;
294 }
295
296 if (!timer)
297 pr_debug("%s: timer request failed!\n", __func__);
298
299 return timer;
300}
301EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
302
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530303int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700304{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530305 if (unlikely(!timer))
306 return -EINVAL;
307
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530308 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300309
Timo Teras77900a22006-06-26 16:16:12 -0700310 WARN_ON(!timer->reserved);
311 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530312 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700313}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700314EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700315
Timo Teras12583a72006-09-25 12:41:42 +0300316void omap_dm_timer_enable(struct omap_dm_timer *timer)
317{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530318 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300319}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700320EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300321
322void omap_dm_timer_disable(struct omap_dm_timer *timer)
323{
Jon Hunter54f32a32012-07-13 15:12:03 -0500324 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300325}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700326EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300327
Timo Teras77900a22006-06-26 16:16:12 -0700328int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
329{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530330 if (timer)
331 return timer->irq;
332 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700333}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700334EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700335
336#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren7136f8d2012-10-31 12:38:43 -0700337#include <mach/hardware.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100338/**
339 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
340 * @inputmask: current value of idlect mask
341 */
342__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
343{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530344 int i = 0;
345 struct omap_dm_timer *timer = NULL;
346 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100347
348 /* If ARMXOR cannot be idled this function call is unnecessary */
349 if (!(inputmask & (1 << 1)))
350 return inputmask;
351
352 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530353 spin_lock_irqsave(&dm_timer_lock, flags);
354 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700355 u32 l;
356
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530357 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700358 if (l & OMAP_TIMER_CTRL_ST) {
359 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100360 inputmask &= ~(1 << 1);
361 else
362 inputmask &= ~(1 << 2);
363 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530364 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700365 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530366 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100367
368 return inputmask;
369}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700370EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100371
Tony Lindgren140455f2010-02-12 12:26:48 -0800372#else
Timo Teras77900a22006-06-26 16:16:12 -0700373
374struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
375{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530376 if (timer)
377 return timer->fclk;
378 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700379}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700380EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700381
382__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
383{
384 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800385
386 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700387}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700388EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700389
390#endif
391
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530392int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700393{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530394 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
395 pr_err("%s: timer not available or enabled.\n", __func__);
396 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530397 }
398
Timo Teras77900a22006-06-26 16:16:12 -0700399 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530400 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700401}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700402EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700403
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530404int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700405{
406 u32 l;
407
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530408 if (unlikely(!timer))
409 return -EINVAL;
410
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530411 omap_dm_timer_enable(timer);
412
Jon Hunter1c2d0762012-06-05 12:34:55 -0500413 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700414 if (timer->get_context_loss_count &&
415 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500416 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530417 omap_timer_restore_context(timer);
418 }
419
Timo Teras77900a22006-06-26 16:16:12 -0700420 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
421 if (!(l & OMAP_TIMER_CTRL_ST)) {
422 l |= OMAP_TIMER_CTRL_ST;
423 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
424 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530425
426 /* Save the context */
427 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530428 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700429}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700430EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700431
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530432int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700433{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700434 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700435
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530436 if (unlikely(!timer))
437 return -EINVAL;
438
Jon Hunter66159752012-06-05 12:34:57 -0500439 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530440 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700441
Tony Lindgrenee17f112011-09-16 15:44:20 -0700442 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530443
Tony Lindgren6e740f92012-10-29 15:20:45 -0700444 if (!(timer->capability & OMAP_TIMER_ALWON)) {
445 if (timer->get_context_loss_count)
446 timer->ctx_loss_count =
447 timer->get_context_loss_count(&timer->pdev->dev);
448 }
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800449
450 /*
451 * Since the register values are computed and written within
452 * __omap_dm_timer_stop, we need to use read to retrieve the
453 * context.
454 */
455 timer->context.tclr =
456 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800457 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530458 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700459}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700460EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700461
Paul Walmsleyf2480762009-04-23 21:11:10 -0600462int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100463{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530464 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500465 char *parent_name = NULL;
Jon Hunterd7aba552012-07-18 20:10:12 -0500466 struct clk *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530467 struct dmtimer_platform_data *pdata;
468
469 if (unlikely(!timer))
470 return -EINVAL;
471
472 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530473
Timo Teras77900a22006-06-26 16:16:12 -0700474 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600475 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700476
Jon Hunter2b2d3522012-06-05 12:34:59 -0500477 /*
478 * FIXME: Used for OMAP1 devices only because they do not currently
479 * use the clock framework to set the parent clock. To be removed
480 * once OMAP1 migrated to using clock framework for dmtimers
481 */
Jon Hunter9725f442012-05-14 10:41:37 -0500482 if (pdata && pdata->set_timer_src)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500483 return pdata->set_timer_src(timer->pdev, source);
484
Jon Hunterd7aba552012-07-18 20:10:12 -0500485 if (!timer->fclk)
Jon Hunter2b2d3522012-06-05 12:34:59 -0500486 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500487
488 switch (source) {
489 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500490 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500491 break;
492
493 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500494 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500495 break;
496
497 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500498 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500499 break;
500 }
501
502 parent = clk_get(&timer->pdev->dev, parent_name);
503 if (IS_ERR_OR_NULL(parent)) {
504 pr_err("%s: %s not found\n", __func__, parent_name);
Jon Hunterd7aba552012-07-18 20:10:12 -0500505 return -EINVAL;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500506 }
507
Jon Hunterd7aba552012-07-18 20:10:12 -0500508 ret = clk_set_parent(timer->fclk, parent);
Jon Hunter2b2d3522012-06-05 12:34:59 -0500509 if (IS_ERR_VALUE(ret))
510 pr_err("%s: failed to set %s as parent\n", __func__,
511 parent_name);
512
513 clk_put(parent);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530514
515 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700516}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700517EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700518
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530519int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700520 unsigned int load)
521{
522 u32 l;
523
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530524 if (unlikely(!timer))
525 return -EINVAL;
526
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530527 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700528 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
529 if (autoreload)
530 l |= OMAP_TIMER_CTRL_AR;
531 else
532 l &= ~OMAP_TIMER_CTRL_AR;
533 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
534 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300535
Timo Teras77900a22006-06-26 16:16:12 -0700536 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530537 /* Save the context */
538 timer->context.tclr = l;
539 timer->context.tldr = load;
540 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530541 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700542}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700543EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700544
Richard Woodruff3fddd092008-07-03 12:24:30 +0300545/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530546int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300547 unsigned int load)
548{
549 u32 l;
550
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530551 if (unlikely(!timer))
552 return -EINVAL;
553
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530554 omap_dm_timer_enable(timer);
555
Jon Hunter1c2d0762012-06-05 12:34:55 -0500556 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Tony Lindgren6e740f92012-10-29 15:20:45 -0700557 if (timer->get_context_loss_count &&
558 timer->get_context_loss_count(&timer->pdev->dev) !=
Jon Hunter0b30ec12012-06-05 12:34:56 -0500559 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530560 omap_timer_restore_context(timer);
561 }
562
Richard Woodruff3fddd092008-07-03 12:24:30 +0300563 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800564 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300565 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800566 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
567 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300568 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800569 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300570 l |= OMAP_TIMER_CTRL_ST;
571
Tony Lindgrenee17f112011-09-16 15:44:20 -0700572 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530573
574 /* Save the context */
575 timer->context.tclr = l;
576 timer->context.tldr = load;
577 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530578 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300579}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700580EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300581
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530582int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700583 unsigned int match)
584{
585 u32 l;
586
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530587 if (unlikely(!timer))
588 return -EINVAL;
589
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530590 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700591 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700592 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700593 l |= OMAP_TIMER_CTRL_CE;
594 else
595 l &= ~OMAP_TIMER_CTRL_CE;
Timo Teras77900a22006-06-26 16:16:12 -0700596 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Jon Hunter991ad162012-10-04 18:17:42 -0500597 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530598
599 /* Save the context */
600 timer->context.tclr = l;
601 timer->context.tmar = match;
602 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530603 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100604}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700605EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100606
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530607int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700608 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100609{
Timo Teras77900a22006-06-26 16:16:12 -0700610 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100611
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530612 if (unlikely(!timer))
613 return -EINVAL;
614
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530615 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700616 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
617 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
618 OMAP_TIMER_CTRL_PT | (0x03 << 10));
619 if (def_on)
620 l |= OMAP_TIMER_CTRL_SCPWM;
621 if (toggle)
622 l |= OMAP_TIMER_CTRL_PT;
623 l |= trigger << 10;
624 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530625
626 /* Save the context */
627 timer->context.tclr = l;
628 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530629 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700630}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700631EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700632
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530633int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700634{
635 u32 l;
636
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530637 if (unlikely(!timer))
638 return -EINVAL;
639
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530640 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700641 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
642 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
643 if (prescaler >= 0x00 && prescaler <= 0x07) {
644 l |= OMAP_TIMER_CTRL_PRE;
645 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100646 }
Timo Teras77900a22006-06-26 16:16:12 -0700647 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530648
649 /* Save the context */
650 timer->context.tclr = l;
651 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530652 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100653}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700654EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100655
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530656int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700657 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100658{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530659 if (unlikely(!timer))
660 return -EINVAL;
661
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530662 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700663 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530664
665 /* Save the context */
666 timer->context.tier = value;
667 timer->context.twer = value;
668 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530669 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100670}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700671EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100672
Jon Hunter4249d962012-07-13 14:03:18 -0500673/**
674 * omap_dm_timer_set_int_disable - disable timer interrupts
675 * @timer: pointer to timer handle
676 * @mask: bit mask of interrupts to be disabled
677 *
678 * Disables the specified timer interrupts for a timer.
679 */
680int omap_dm_timer_set_int_disable(struct omap_dm_timer *timer, u32 mask)
681{
682 u32 l = mask;
683
684 if (unlikely(!timer))
685 return -EINVAL;
686
687 omap_dm_timer_enable(timer);
688
689 if (timer->revision == 1)
690 l = __raw_readl(timer->irq_ena) & ~mask;
691
692 __raw_writel(l, timer->irq_dis);
693 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_WAKEUP_EN_REG) & ~mask;
694 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, l);
695
696 /* Save the context */
697 timer->context.tier &= ~mask;
698 timer->context.twer &= ~mask;
699 omap_dm_timer_disable(timer);
700 return 0;
701}
702EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_disable);
703
Tony Lindgren92105bb2005-09-07 17:20:26 +0100704unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
705{
Timo Terasfa4bb622006-09-25 12:41:35 +0300706 unsigned int l;
707
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530708 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
709 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530710 return 0;
711 }
712
Tony Lindgrenee17f112011-09-16 15:44:20 -0700713 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300714
715 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100716}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700717EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100718
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530719int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100720{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530721 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
722 return -EINVAL;
723
Tony Lindgrenee17f112011-09-16 15:44:20 -0700724 __omap_dm_timer_write_status(timer, value);
Jon Hunter1eaff712012-10-04 17:01:14 -0500725
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530726 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100727}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700728EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100729
Tony Lindgren92105bb2005-09-07 17:20:26 +0100730unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
731{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530732 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
733 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530734 return 0;
735 }
736
Tony Lindgrenee17f112011-09-16 15:44:20 -0700737 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100738}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700739EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100740
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530741int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700742{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530743 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
744 pr_err("%s: timer not available or enabled.\n", __func__);
745 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530746 }
747
Timo Terasfa4bb622006-09-25 12:41:35 +0300748 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530749
750 /* Save the context */
751 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530752 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700753}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700754EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700755
Timo Teras77900a22006-06-26 16:16:12 -0700756int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100757{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530758 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100759
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530760 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530761 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300762 continue;
763
Timo Teras77900a22006-06-26 16:16:12 -0700764 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300765 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700766 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300767 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100768 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100769 return 0;
770}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700771EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100772
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530773/**
774 * omap_dm_timer_probe - probe function called for every registered device
775 * @pdev: pointer to current timer platform device
776 *
777 * Called by driver framework at the end of device registration for all
778 * timer devices.
779 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800780static int omap_dm_timer_probe(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530781{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530782 unsigned long flags;
783 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530784 struct resource *mem, *irq;
785 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530786 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
787
Jon Hunter9725f442012-05-14 10:41:37 -0500788 if (!pdata && !dev->of_node) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530789 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530790 return -ENODEV;
791 }
792
793 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
794 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530795 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530796 return -ENODEV;
797 }
798
799 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
800 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530801 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530802 return -ENODEV;
803 }
804
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530805 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530806 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530807 dev_err(dev, "%s: memory alloc failed!\n", __func__);
808 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530809 }
810
Thierry Reding5857bd92013-01-21 11:08:55 +0100811 timer->io_base = devm_ioremap_resource(dev, mem);
812 if (IS_ERR(timer->io_base))
813 return PTR_ERR(timer->io_base);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530814
Jon Hunter9725f442012-05-14 10:41:37 -0500815 if (dev->of_node) {
816 if (of_find_property(dev->of_node, "ti,timer-alwon", NULL))
817 timer->capability |= OMAP_TIMER_ALWON;
818 if (of_find_property(dev->of_node, "ti,timer-dsp", NULL))
819 timer->capability |= OMAP_TIMER_HAS_DSP_IRQ;
820 if (of_find_property(dev->of_node, "ti,timer-pwm", NULL))
821 timer->capability |= OMAP_TIMER_HAS_PWM;
822 if (of_find_property(dev->of_node, "ti,timer-secure", NULL))
823 timer->capability |= OMAP_TIMER_SECURE;
824 } else {
825 timer->id = pdev->id;
Jon Hunterbfd6d022012-09-27 12:47:43 -0500826 timer->errata = pdata->timer_errata;
Jon Hunter9725f442012-05-14 10:41:37 -0500827 timer->capability = pdata->timer_capability;
828 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tony Lindgrenf56f52e2012-11-09 14:54:17 -0800829 timer->get_context_loss_count = pdata->get_context_loss_count;
Jon Hunter9725f442012-05-14 10:41:37 -0500830 }
831
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530832 timer->irq = irq->start;
833 timer->pdev = pdev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530834
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530835 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500836 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530837 pm_runtime_enable(dev);
838 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530839 }
840
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700841 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530842 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700843 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530844 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700845 }
846
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530847 /* add the timer element to the list */
848 spin_lock_irqsave(&dm_timer_lock, flags);
849 list_add_tail(&timer->node, &omap_timer_list);
850 spin_unlock_irqrestore(&dm_timer_lock, flags);
851
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530852 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530853
854 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530855}
856
857/**
858 * omap_dm_timer_remove - cleanup a registered timer device
859 * @pdev: pointer to current timer platform device
860 *
861 * Called by driver framework whenever a timer device is unregistered.
862 * In addition to freeing platform resources it also deletes the timer
863 * entry from the local list.
864 */
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800865static int omap_dm_timer_remove(struct platform_device *pdev)
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530866{
867 struct omap_dm_timer *timer;
868 unsigned long flags;
869 int ret = -EINVAL;
870
871 spin_lock_irqsave(&dm_timer_lock, flags);
872 list_for_each_entry(timer, &omap_timer_list, node)
Jon Hunter9725f442012-05-14 10:41:37 -0500873 if (!strcmp(dev_name(&timer->pdev->dev),
874 dev_name(&pdev->dev))) {
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530875 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530876 ret = 0;
877 break;
878 }
879 spin_unlock_irqrestore(&dm_timer_lock, flags);
880
881 return ret;
882}
883
Jon Hunter9725f442012-05-14 10:41:37 -0500884static const struct of_device_id omap_timer_match[] = {
885 { .compatible = "ti,omap2-timer", },
886 {},
887};
888MODULE_DEVICE_TABLE(of, omap_timer_match);
889
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530890static struct platform_driver omap_dm_timer_driver = {
891 .probe = omap_dm_timer_probe,
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800892 .remove = omap_dm_timer_remove,
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530893 .driver = {
894 .name = "omap_timer",
Jon Hunter9725f442012-05-14 10:41:37 -0500895 .of_match_table = of_match_ptr(omap_timer_match),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530896 },
897};
898
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530899early_platform_init("earlytimer", &omap_dm_timer_driver);
Srinivas Kandagatlae4e9f7e2012-12-16 11:30:02 -0800900module_platform_driver(omap_dm_timer_driver);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530901
902MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
903MODULE_LICENSE("GPL");
904MODULE_ALIAS("platform:" DRIVER_NAME);
905MODULE_AUTHOR("Texas Instruments Inc");