blob: a3bc4310a67c878b0a54e2a9abf91d9914760da1 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithc37452b2009-03-09 09:31:57 +053058static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053061static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
62 struct list_head *bf_q,
63 int txok, int sendbar);
64static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
65 struct list_head *head);
66static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053067static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
68 int txok);
69static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053070 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053071
72/*********************/
73/* Aggregation logic */
74/*********************/
75
Sujithe8324352009-01-16 21:38:42 +053076static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
77{
78 struct ath_atx_ac *ac = tid->ac;
79
80 if (tid->paused)
81 return;
82
83 if (tid->sched)
84 return;
85
86 tid->sched = true;
87 list_add_tail(&tid->list, &ac->tid_q);
88
89 if (ac->sched)
90 return;
91
92 ac->sched = true;
93 list_add_tail(&ac->list, &txq->axq_acq);
94}
95
96static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
97{
98 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
99
100 spin_lock_bh(&txq->axq_lock);
101 tid->paused++;
102 spin_unlock_bh(&txq->axq_lock);
103}
104
105static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
106{
107 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
108
109 ASSERT(tid->paused > 0);
110 spin_lock_bh(&txq->axq_lock);
111
112 tid->paused--;
113
114 if (tid->paused > 0)
115 goto unlock;
116
117 if (list_empty(&tid->buf_q))
118 goto unlock;
119
120 ath_tx_queue_tid(txq, tid);
121 ath_txq_schedule(sc, txq);
122unlock:
123 spin_unlock_bh(&txq->axq_lock);
124}
125
126static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
127{
128 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
129 struct ath_buf *bf;
130 struct list_head bf_head;
131 INIT_LIST_HEAD(&bf_head);
132
133 ASSERT(tid->paused > 0);
134 spin_lock_bh(&txq->axq_lock);
135
136 tid->paused--;
137
138 if (tid->paused > 0) {
139 spin_unlock_bh(&txq->axq_lock);
140 return;
141 }
142
143 while (!list_empty(&tid->buf_q)) {
144 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
145 ASSERT(!bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530146 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530147 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530148 }
149
150 spin_unlock_bh(&txq->axq_lock);
151}
152
153static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
154 int seqno)
155{
156 int index, cindex;
157
158 index = ATH_BA_INDEX(tid->seq_start, seqno);
159 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
160
161 tid->tx_buf[cindex] = NULL;
162
163 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
164 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
165 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
166 }
167}
168
169static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
170 struct ath_buf *bf)
171{
172 int index, cindex;
173
174 if (bf_isretried(bf))
175 return;
176
177 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
178 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
179
180 ASSERT(tid->tx_buf[cindex] == NULL);
181 tid->tx_buf[cindex] = bf;
182
183 if (index >= ((tid->baw_tail - tid->baw_head) &
184 (ATH_TID_MAX_BUFS - 1))) {
185 tid->baw_tail = cindex;
186 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
187 }
188}
189
190/*
191 * TODO: For frame(s) that are in the retry state, we will reuse the
192 * sequence number(s) without setting the retry bit. The
193 * alternative is to give up on these and BAR the receiver's window
194 * forward.
195 */
196static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
197 struct ath_atx_tid *tid)
198
199{
200 struct ath_buf *bf;
201 struct list_head bf_head;
202 INIT_LIST_HEAD(&bf_head);
203
204 for (;;) {
205 if (list_empty(&tid->buf_q))
206 break;
Sujithe8324352009-01-16 21:38:42 +0530207
Sujithd43f30152009-01-16 21:38:53 +0530208 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
209 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530210
211 if (bf_isretried(bf))
212 ath_tx_update_baw(sc, tid, bf->bf_seqno);
213
214 spin_unlock(&txq->axq_lock);
215 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
216 spin_lock(&txq->axq_lock);
217 }
218
219 tid->seq_next = tid->seq_start;
220 tid->baw_tail = tid->baw_head;
221}
222
223static void ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
224{
225 struct sk_buff *skb;
226 struct ieee80211_hdr *hdr;
227
228 bf->bf_state.bf_type |= BUF_RETRY;
229 bf->bf_retries++;
230
231 skb = bf->bf_mpdu;
232 hdr = (struct ieee80211_hdr *)skb->data;
233 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
234}
235
Sujithd43f30152009-01-16 21:38:53 +0530236static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
237{
238 struct ath_buf *tbf;
239
240 spin_lock_bh(&sc->tx.txbuflock);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530241 if (WARN_ON(list_empty(&sc->tx.txbuf))) {
242 spin_unlock_bh(&sc->tx.txbuflock);
243 return NULL;
244 }
Sujithd43f30152009-01-16 21:38:53 +0530245 ASSERT(!list_empty((&sc->tx.txbuf)));
246 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
247 list_del(&tbf->list);
248 spin_unlock_bh(&sc->tx.txbuflock);
249
250 ATH_TXBUF_RESET(tbf);
251
252 tbf->bf_mpdu = bf->bf_mpdu;
253 tbf->bf_buf_addr = bf->bf_buf_addr;
254 *(tbf->bf_desc) = *(bf->bf_desc);
255 tbf->bf_state = bf->bf_state;
256 tbf->bf_dmacontext = bf->bf_dmacontext;
257
258 return tbf;
259}
260
261static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
262 struct ath_buf *bf, struct list_head *bf_q,
263 int txok)
Sujithe8324352009-01-16 21:38:42 +0530264{
265 struct ath_node *an = NULL;
266 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530267 struct ieee80211_sta *sta;
268 struct ieee80211_hdr *hdr;
Sujithe8324352009-01-16 21:38:42 +0530269 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530270 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530271 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530272 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530273 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530274 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530275 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
276 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530277
Sujitha22be222009-03-30 15:28:36 +0530278 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530279 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530280
Sujith1286ec62009-01-27 13:30:37 +0530281 rcu_read_lock();
282
283 sta = ieee80211_find_sta(sc->hw, hdr->addr1);
284 if (!sta) {
285 rcu_read_unlock();
286 return;
Sujithe8324352009-01-16 21:38:42 +0530287 }
288
Sujith1286ec62009-01-27 13:30:37 +0530289 an = (struct ath_node *)sta->drv_priv;
290 tid = ATH_AN_2_TID(an, bf->bf_tidno);
291
Sujithe8324352009-01-16 21:38:42 +0530292 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530293 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530294
Sujithd43f30152009-01-16 21:38:53 +0530295 if (isaggr && txok) {
296 if (ATH_DS_TX_BA(ds)) {
297 seq_st = ATH_DS_BA_SEQ(ds);
298 memcpy(ba, ATH_DS_BA_BITMAP(ds),
299 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530300 } else {
Sujithd43f30152009-01-16 21:38:53 +0530301 /*
302 * AR5416 can become deaf/mute when BA
303 * issue happens. Chip needs to be reset.
304 * But AP code may have sychronization issues
305 * when perform internal reset in this routine.
306 * Only enable reset in STA mode for now.
307 */
Sujith2660b812009-02-09 13:27:26 +0530308 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530309 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530310 }
311 }
312
313 INIT_LIST_HEAD(&bf_pending);
314 INIT_LIST_HEAD(&bf_head);
315
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530316 nbad = ath_tx_num_badfrms(sc, bf, txok);
Sujithe8324352009-01-16 21:38:42 +0530317 while (bf) {
318 txfail = txpending = 0;
319 bf_next = bf->bf_next;
320
321 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
322 /* transmit completion, subframe is
323 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530324 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530325 } else if (!isaggr && txok) {
326 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530327 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530328 } else {
Sujithe8324352009-01-16 21:38:42 +0530329 if (!(tid->state & AGGR_CLEANUP) &&
330 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
331 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
332 ath_tx_set_retry(sc, bf);
333 txpending = 1;
334 } else {
335 bf->bf_state.bf_type |= BUF_XRETRY;
336 txfail = 1;
337 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530338 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530339 }
340 } else {
341 /*
342 * cleanup in progress, just fail
343 * the un-acked sub-frames
344 */
345 txfail = 1;
346 }
347 }
348
349 if (bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530350 /*
351 * Make sure the last desc is reclaimed if it
352 * not a holding desc.
353 */
354 if (!bf_last->bf_stale)
355 list_move_tail(&bf->list, &bf_head);
356 else
357 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530358 } else {
359 ASSERT(!list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530360 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530361 }
362
363 if (!txpending) {
364 /*
365 * complete the acked-ones/xretried ones; update
366 * block-ack window
367 */
368 spin_lock_bh(&txq->axq_lock);
369 ath_tx_update_baw(sc, tid, bf->bf_seqno);
370 spin_unlock_bh(&txq->axq_lock);
371
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530372 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
373 ath_tx_rc_status(bf, ds, nbad, txok, true);
374 rc_update = false;
375 } else {
376 ath_tx_rc_status(bf, ds, nbad, txok, false);
377 }
378
Sujithe8324352009-01-16 21:38:42 +0530379 ath_tx_complete_buf(sc, bf, &bf_head, !txfail, sendbar);
380 } else {
Sujithd43f30152009-01-16 21:38:53 +0530381 /* retry the un-acked ones */
Sujitha119cc42009-03-30 15:28:38 +0530382 if (bf->bf_next == NULL && bf_last->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +0530383 struct ath_buf *tbf;
384
Sujithd43f30152009-01-16 21:38:53 +0530385 tbf = ath_clone_txbuf(sc, bf_last);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530386 if (!tbf)
387 break;
Sujithd43f30152009-01-16 21:38:53 +0530388 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530389 list_add_tail(&tbf->list, &bf_head);
390 } else {
391 /*
392 * Clear descriptor status words for
393 * software retry
394 */
Sujithd43f30152009-01-16 21:38:53 +0530395 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530396 }
397
398 /*
399 * Put this buffer to the temporary pending
400 * queue to retain ordering
401 */
402 list_splice_tail_init(&bf_head, &bf_pending);
403 }
404
405 bf = bf_next;
406 }
407
408 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530409 if (tid->baw_head == tid->baw_tail) {
410 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530411 tid->state &= ~AGGR_CLEANUP;
412
413 /* send buffered frames as singles */
414 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530415 }
Sujith1286ec62009-01-27 13:30:37 +0530416 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530417 return;
418 }
419
Sujithd43f30152009-01-16 21:38:53 +0530420 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530421 if (!list_empty(&bf_pending)) {
422 spin_lock_bh(&txq->axq_lock);
423 list_splice(&bf_pending, &tid->buf_q);
424 ath_tx_queue_tid(txq, tid);
425 spin_unlock_bh(&txq->axq_lock);
426 }
427
Sujith1286ec62009-01-27 13:30:37 +0530428 rcu_read_unlock();
429
Sujithe8324352009-01-16 21:38:42 +0530430 if (needreset)
431 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530432}
433
434static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
435 struct ath_atx_tid *tid)
436{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400437 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530438 struct sk_buff *skb;
439 struct ieee80211_tx_info *tx_info;
440 struct ieee80211_tx_rate *rates;
441 struct ath_tx_info_priv *tx_info_priv;
Sujithd43f30152009-01-16 21:38:53 +0530442 u32 max_4ms_framelen, frmlen;
Sujithe8324352009-01-16 21:38:42 +0530443 u16 aggr_limit, legacy = 0, maxampdu;
444 int i;
445
Sujitha22be222009-03-30 15:28:36 +0530446 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530447 tx_info = IEEE80211_SKB_CB(skb);
448 rates = tx_info->control.rates;
Sujithd43f30152009-01-16 21:38:53 +0530449 tx_info_priv = (struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
Sujithe8324352009-01-16 21:38:42 +0530450
451 /*
452 * Find the lowest frame length among the rate series that will have a
453 * 4ms transmit duration.
454 * TODO - TXOP limit needs to be considered.
455 */
456 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
457
458 for (i = 0; i < 4; i++) {
459 if (rates[i].count) {
460 if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
461 legacy = 1;
462 break;
463 }
464
Sujithd43f30152009-01-16 21:38:53 +0530465 frmlen = rate_table->info[rates[i].idx].max_4ms_framelen;
466 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530467 }
468 }
469
470 /*
471 * limit aggregate size by the minimum rate if rate selected is
472 * not a probe rate, if rate selected is a probe rate then
473 * avoid aggregation of this packet.
474 */
475 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
476 return 0;
477
Sujithd43f30152009-01-16 21:38:53 +0530478 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_DEFAULT);
Sujithe8324352009-01-16 21:38:42 +0530479
480 /*
481 * h/w can accept aggregates upto 16 bit lengths (65535).
482 * The IE, however can hold upto 65536, which shows up here
483 * as zero. Ignore 65536 since we are constrained by hw.
484 */
485 maxampdu = tid->an->maxampdu;
486 if (maxampdu)
487 aggr_limit = min(aggr_limit, maxampdu);
488
489 return aggr_limit;
490}
491
492/*
Sujithd43f30152009-01-16 21:38:53 +0530493 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530494 * meet the minimum required mpdudensity.
Sujithd43f30152009-01-16 21:38:53 +0530495 * caller should make sure that the rate is HT rate .
Sujithe8324352009-01-16 21:38:42 +0530496 */
497static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
498 struct ath_buf *bf, u16 frmlen)
499{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400500 const struct ath_rate_table *rt = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530501 struct sk_buff *skb = bf->bf_mpdu;
502 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
503 u32 nsymbits, nsymbols, mpdudensity;
504 u16 minlen;
505 u8 rc, flags, rix;
506 int width, half_gi, ndelim, mindelim;
507
508 /* Select standard number of delimiters based on frame length alone */
509 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
510
511 /*
512 * If encryption enabled, hardware requires some more padding between
513 * subframes.
514 * TODO - this could be improved to be dependent on the rate.
515 * The hardware can keep up at lower rates, but not higher rates
516 */
517 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
518 ndelim += ATH_AGGR_ENCRYPTDELIM;
519
520 /*
521 * Convert desired mpdu density from microeconds to bytes based
522 * on highest rate in rate series (i.e. first rate) to determine
523 * required minimum length for subframe. Take into account
524 * whether high rate is 20 or 40Mhz and half or full GI.
525 */
526 mpdudensity = tid->an->mpdudensity;
527
528 /*
529 * If there is no mpdu density restriction, no further calculation
530 * is needed.
531 */
532 if (mpdudensity == 0)
533 return ndelim;
534
535 rix = tx_info->control.rates[0].idx;
536 flags = tx_info->control.rates[0].flags;
537 rc = rt->info[rix].ratecode;
538 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
539 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
540
541 if (half_gi)
542 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(mpdudensity);
543 else
544 nsymbols = NUM_SYMBOLS_PER_USEC(mpdudensity);
545
546 if (nsymbols == 0)
547 nsymbols = 1;
548
549 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
550 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
551
Sujithe8324352009-01-16 21:38:42 +0530552 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530553 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
554 ndelim = max(mindelim, ndelim);
555 }
556
557 return ndelim;
558}
559
560static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithd43f30152009-01-16 21:38:53 +0530561 struct ath_atx_tid *tid,
562 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530563{
564#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530565 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
566 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530567 u16 aggr_limit = 0, al = 0, bpad = 0,
568 al_delta, h_baw = tid->baw_size / 2;
569 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530570
571 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
572
573 do {
574 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
575
Sujithd43f30152009-01-16 21:38:53 +0530576 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530577 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
578 status = ATH_AGGR_BAW_CLOSED;
579 break;
580 }
581
582 if (!rl) {
583 aggr_limit = ath_lookup_rate(sc, bf, tid);
584 rl = 1;
585 }
586
Sujithd43f30152009-01-16 21:38:53 +0530587 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530588 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
589
Sujithd43f30152009-01-16 21:38:53 +0530590 if (nframes &&
591 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530592 status = ATH_AGGR_LIMITED;
593 break;
594 }
595
Sujithd43f30152009-01-16 21:38:53 +0530596 /* do not exceed subframe limit */
597 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530598 status = ATH_AGGR_LIMITED;
599 break;
600 }
Sujithd43f30152009-01-16 21:38:53 +0530601 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530602
Sujithd43f30152009-01-16 21:38:53 +0530603 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530604 al += bpad + al_delta;
605
606 /*
607 * Get the delimiters needed to meet the MPDU
608 * density for this node.
609 */
610 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530611 bpad = PADBYTES(al_delta) + (ndelim << 2);
612
613 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530614 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530615
Sujithd43f30152009-01-16 21:38:53 +0530616 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530617 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530618 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
619 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530620 if (bf_prev) {
621 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530622 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530623 }
624 bf_prev = bf;
Sujithe8324352009-01-16 21:38:42 +0530625 } while (!list_empty(&tid->buf_q));
626
627 bf_first->bf_al = al;
628 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530629
Sujithe8324352009-01-16 21:38:42 +0530630 return status;
631#undef PADBYTES
632}
633
634static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
635 struct ath_atx_tid *tid)
636{
Sujithd43f30152009-01-16 21:38:53 +0530637 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530638 enum ATH_AGGR_STATUS status;
639 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530640
641 do {
642 if (list_empty(&tid->buf_q))
643 return;
644
645 INIT_LIST_HEAD(&bf_q);
646
Sujithd43f30152009-01-16 21:38:53 +0530647 status = ath_tx_form_aggr(sc, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530648
649 /*
Sujithd43f30152009-01-16 21:38:53 +0530650 * no frames picked up to be aggregated;
651 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530652 */
653 if (list_empty(&bf_q))
654 break;
655
656 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530657 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530658
Sujithd43f30152009-01-16 21:38:53 +0530659 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530660 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530661 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530662 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530663 ath_buf_set_rate(sc, bf);
664 ath_tx_txqaddbuf(sc, txq, &bf_q);
665 continue;
666 }
667
Sujithd43f30152009-01-16 21:38:53 +0530668 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530669 bf->bf_state.bf_type |= BUF_AGGR;
670 ath_buf_set_rate(sc, bf);
671 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
672
Sujithd43f30152009-01-16 21:38:53 +0530673 /* anchor last desc of aggregate */
674 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530675
676 txq->axq_aggr_depth++;
Sujithe8324352009-01-16 21:38:42 +0530677 ath_tx_txqaddbuf(sc, txq, &bf_q);
678
679 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
680 status != ATH_AGGR_BAW_CLOSED);
681}
682
683int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
684 u16 tid, u16 *ssn)
685{
686 struct ath_atx_tid *txtid;
687 struct ath_node *an;
688
689 an = (struct ath_node *)sta->drv_priv;
690
691 if (sc->sc_flags & SC_OP_TXAGGR) {
692 txtid = ATH_AN_2_TID(an, tid);
693 txtid->state |= AGGR_ADDBA_PROGRESS;
694 ath_tx_pause_tid(sc, txtid);
Sujithd22b0022009-01-28 11:55:45 +0530695 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530696 }
697
698 return 0;
699}
700
701int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
702{
703 struct ath_node *an = (struct ath_node *)sta->drv_priv;
704 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
705 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
706 struct ath_buf *bf;
707 struct list_head bf_head;
708 INIT_LIST_HEAD(&bf_head);
709
710 if (txtid->state & AGGR_CLEANUP)
711 return 0;
712
713 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530714 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithe8324352009-01-16 21:38:42 +0530715 return 0;
716 }
717
718 ath_tx_pause_tid(sc, txtid);
719
720 /* drop all software retried frames and mark this TID */
721 spin_lock_bh(&txq->axq_lock);
722 while (!list_empty(&txtid->buf_q)) {
723 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
724 if (!bf_isretried(bf)) {
725 /*
726 * NB: it's based on the assumption that
727 * software retried frame will always stay
728 * at the head of software queue.
729 */
730 break;
731 }
Sujithd43f30152009-01-16 21:38:53 +0530732 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530733 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
734 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
735 }
Sujithd43f30152009-01-16 21:38:53 +0530736 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530737
738 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530739 txtid->state |= AGGR_CLEANUP;
740 } else {
741 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530742 ath_tx_flush_tid(sc, txtid);
743 }
744
745 return 0;
746}
747
748void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
749{
750 struct ath_atx_tid *txtid;
751 struct ath_node *an;
752
753 an = (struct ath_node *)sta->drv_priv;
754
755 if (sc->sc_flags & SC_OP_TXAGGR) {
756 txtid = ATH_AN_2_TID(an, tid);
757 txtid->baw_size =
758 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
759 txtid->state |= AGGR_ADDBA_COMPLETE;
760 txtid->state &= ~AGGR_ADDBA_PROGRESS;
761 ath_tx_resume_tid(sc, txtid);
762 }
763}
764
765bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
766{
767 struct ath_atx_tid *txtid;
768
769 if (!(sc->sc_flags & SC_OP_TXAGGR))
770 return false;
771
772 txtid = ATH_AN_2_TID(an, tidno);
773
Vasanthakumar Thiagarajanc3d8f022009-06-10 17:50:08 +0530774 if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
Sujithe8324352009-01-16 21:38:42 +0530775 return true;
Sujithe8324352009-01-16 21:38:42 +0530776 return false;
777}
778
779/********************/
780/* Queue Management */
781/********************/
782
Sujithe8324352009-01-16 21:38:42 +0530783static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
784 struct ath_txq *txq)
785{
786 struct ath_atx_ac *ac, *ac_tmp;
787 struct ath_atx_tid *tid, *tid_tmp;
788
789 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
790 list_del(&ac->list);
791 ac->sched = false;
792 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
793 list_del(&tid->list);
794 tid->sched = false;
795 ath_tid_drain(sc, txq, tid);
796 }
797 }
798}
799
800struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
801{
Sujithcbe61d82009-02-09 13:27:12 +0530802 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530803 struct ath9k_tx_queue_info qi;
804 int qnum;
805
806 memset(&qi, 0, sizeof(qi));
807 qi.tqi_subtype = subtype;
808 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
809 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
810 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
811 qi.tqi_physCompBuf = 0;
812
813 /*
814 * Enable interrupts only for EOL and DESC conditions.
815 * We mark tx descriptors to receive a DESC interrupt
816 * when a tx queue gets deep; otherwise waiting for the
817 * EOL to reap descriptors. Note that this is done to
818 * reduce interrupt load and this only defers reaping
819 * descriptors, never transmitting frames. Aside from
820 * reducing interrupts this also permits more concurrency.
821 * The only potential downside is if the tx queue backs
822 * up in which case the top half of the kernel may backup
823 * due to a lack of tx descriptors.
824 *
825 * The UAPSD queue is an exception, since we take a desc-
826 * based intr on the EOSP frames.
827 */
828 if (qtype == ATH9K_TX_QUEUE_UAPSD)
829 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
830 else
831 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
832 TXQ_FLAG_TXDESCINT_ENABLE;
833 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
834 if (qnum == -1) {
835 /*
836 * NB: don't print a message, this happens
837 * normally on parts with too few tx queues
838 */
839 return NULL;
840 }
841 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
842 DPRINTF(sc, ATH_DBG_FATAL,
843 "qnum %u out of range, max %u!\n",
844 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
845 ath9k_hw_releasetxqueue(ah, qnum);
846 return NULL;
847 }
848 if (!ATH_TXQ_SETUP(sc, qnum)) {
849 struct ath_txq *txq = &sc->tx.txq[qnum];
850
851 txq->axq_qnum = qnum;
852 txq->axq_link = NULL;
853 INIT_LIST_HEAD(&txq->axq_q);
854 INIT_LIST_HEAD(&txq->axq_acq);
855 spin_lock_init(&txq->axq_lock);
856 txq->axq_depth = 0;
857 txq->axq_aggr_depth = 0;
858 txq->axq_totalqueued = 0;
859 txq->axq_linkbuf = NULL;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400860 txq->axq_tx_inprogress = false;
Sujithe8324352009-01-16 21:38:42 +0530861 sc->tx.txqsetup |= 1<<qnum;
862 }
863 return &sc->tx.txq[qnum];
864}
865
866static int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
867{
868 int qnum;
869
870 switch (qtype) {
871 case ATH9K_TX_QUEUE_DATA:
872 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
873 DPRINTF(sc, ATH_DBG_FATAL,
874 "HAL AC %u out of range, max %zu!\n",
875 haltype, ARRAY_SIZE(sc->tx.hwq_map));
876 return -1;
877 }
878 qnum = sc->tx.hwq_map[haltype];
879 break;
880 case ATH9K_TX_QUEUE_BEACON:
881 qnum = sc->beacon.beaconq;
882 break;
883 case ATH9K_TX_QUEUE_CAB:
884 qnum = sc->beacon.cabq->axq_qnum;
885 break;
886 default:
887 qnum = -1;
888 }
889 return qnum;
890}
891
892struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
893{
894 struct ath_txq *txq = NULL;
895 int qnum;
896
897 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
898 txq = &sc->tx.txq[qnum];
899
900 spin_lock_bh(&txq->axq_lock);
901
902 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc117fa02009-03-09 22:09:41 -0400903 DPRINTF(sc, ATH_DBG_XMIT,
Sujithe8324352009-01-16 21:38:42 +0530904 "TX queue: %d is full, depth: %d\n",
905 qnum, txq->axq_depth);
906 ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
907 txq->stopped = 1;
908 spin_unlock_bh(&txq->axq_lock);
909 return NULL;
910 }
911
912 spin_unlock_bh(&txq->axq_lock);
913
914 return txq;
915}
916
917int ath_txq_update(struct ath_softc *sc, int qnum,
918 struct ath9k_tx_queue_info *qinfo)
919{
Sujithcbe61d82009-02-09 13:27:12 +0530920 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530921 int error = 0;
922 struct ath9k_tx_queue_info qi;
923
924 if (qnum == sc->beacon.beaconq) {
925 /*
926 * XXX: for beacon queue, we just save the parameter.
927 * It will be picked up by ath_beaconq_config when
928 * it's necessary.
929 */
930 sc->beacon.beacon_qi = *qinfo;
931 return 0;
932 }
933
934 ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
935
936 ath9k_hw_get_txq_props(ah, qnum, &qi);
937 qi.tqi_aifs = qinfo->tqi_aifs;
938 qi.tqi_cwmin = qinfo->tqi_cwmin;
939 qi.tqi_cwmax = qinfo->tqi_cwmax;
940 qi.tqi_burstTime = qinfo->tqi_burstTime;
941 qi.tqi_readyTime = qinfo->tqi_readyTime;
942
943 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
944 DPRINTF(sc, ATH_DBG_FATAL,
945 "Unable to update hardware queue %u!\n", qnum);
946 error = -EIO;
947 } else {
948 ath9k_hw_resettxqueue(ah, qnum);
949 }
950
951 return error;
952}
953
954int ath_cabq_update(struct ath_softc *sc)
955{
956 struct ath9k_tx_queue_info qi;
957 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +0530958
959 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
960 /*
961 * Ensure the readytime % is within the bounds.
962 */
Sujith17d79042009-02-09 13:27:03 +0530963 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
964 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
965 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
966 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +0530967
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200968 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +0530969 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +0530970 ath_txq_update(sc, qnum, &qi);
971
972 return 0;
973}
974
Sujith043a0402009-01-16 21:38:47 +0530975/*
976 * Drain a given TX queue (could be Beacon or Data)
977 *
978 * This assumes output has been stopped and
979 * we do not need to block ath_tx_tasklet.
980 */
981void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +0530982{
983 struct ath_buf *bf, *lastbf;
984 struct list_head bf_head;
985
986 INIT_LIST_HEAD(&bf_head);
987
Sujithe8324352009-01-16 21:38:42 +0530988 for (;;) {
989 spin_lock_bh(&txq->axq_lock);
990
991 if (list_empty(&txq->axq_q)) {
992 txq->axq_link = NULL;
993 txq->axq_linkbuf = NULL;
994 spin_unlock_bh(&txq->axq_lock);
995 break;
996 }
997
998 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
999
Sujitha119cc42009-03-30 15:28:38 +05301000 if (bf->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +05301001 list_del(&bf->list);
1002 spin_unlock_bh(&txq->axq_lock);
1003
1004 spin_lock_bh(&sc->tx.txbuflock);
1005 list_add_tail(&bf->list, &sc->tx.txbuf);
1006 spin_unlock_bh(&sc->tx.txbuflock);
1007 continue;
1008 }
1009
1010 lastbf = bf->bf_lastbf;
1011 if (!retry_tx)
1012 lastbf->bf_desc->ds_txstat.ts_flags =
1013 ATH9K_TX_SW_ABORTED;
1014
1015 /* remove ath_buf's of the same mpdu from txq */
1016 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1017 txq->axq_depth--;
1018
1019 spin_unlock_bh(&txq->axq_lock);
1020
1021 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301022 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301023 else
1024 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
1025 }
1026
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001027 spin_lock_bh(&txq->axq_lock);
1028 txq->axq_tx_inprogress = false;
1029 spin_unlock_bh(&txq->axq_lock);
1030
Sujithe8324352009-01-16 21:38:42 +05301031 /* flush any pending frames if aggregation is enabled */
1032 if (sc->sc_flags & SC_OP_TXAGGR) {
1033 if (!retry_tx) {
1034 spin_lock_bh(&txq->axq_lock);
1035 ath_txq_drain_pending_buffers(sc, txq);
1036 spin_unlock_bh(&txq->axq_lock);
1037 }
1038 }
1039}
1040
Sujith043a0402009-01-16 21:38:47 +05301041void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1042{
Sujithcbe61d82009-02-09 13:27:12 +05301043 struct ath_hw *ah = sc->sc_ah;
Sujith043a0402009-01-16 21:38:47 +05301044 struct ath_txq *txq;
1045 int i, npend = 0;
1046
1047 if (sc->sc_flags & SC_OP_INVALID)
1048 return;
1049
1050 /* Stop beacon queue */
1051 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1052
1053 /* Stop data queues */
1054 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1055 if (ATH_TXQ_SETUP(sc, i)) {
1056 txq = &sc->tx.txq[i];
1057 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1058 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1059 }
1060 }
1061
1062 if (npend) {
1063 int r;
1064
1065 DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1066
1067 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301068 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, true);
Sujith043a0402009-01-16 21:38:47 +05301069 if (r)
1070 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301071 "Unable to reset hardware; reset status %d\n",
Sujith043a0402009-01-16 21:38:47 +05301072 r);
1073 spin_unlock_bh(&sc->sc_resetlock);
1074 }
1075
1076 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1077 if (ATH_TXQ_SETUP(sc, i))
1078 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1079 }
1080}
1081
Sujithe8324352009-01-16 21:38:42 +05301082void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1083{
1084 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1085 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1086}
1087
Sujithe8324352009-01-16 21:38:42 +05301088void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1089{
1090 struct ath_atx_ac *ac;
1091 struct ath_atx_tid *tid;
1092
1093 if (list_empty(&txq->axq_acq))
1094 return;
1095
1096 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1097 list_del(&ac->list);
1098 ac->sched = false;
1099
1100 do {
1101 if (list_empty(&ac->tid_q))
1102 return;
1103
1104 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1105 list_del(&tid->list);
1106 tid->sched = false;
1107
1108 if (tid->paused)
1109 continue;
1110
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001111 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301112
1113 /*
1114 * add tid to round-robin queue if more frames
1115 * are pending for the tid
1116 */
1117 if (!list_empty(&tid->buf_q))
1118 ath_tx_queue_tid(txq, tid);
1119
1120 break;
1121 } while (!list_empty(&ac->tid_q));
1122
1123 if (!list_empty(&ac->tid_q)) {
1124 if (!ac->sched) {
1125 ac->sched = true;
1126 list_add_tail(&ac->list, &txq->axq_acq);
1127 }
1128 }
1129}
1130
1131int ath_tx_setup(struct ath_softc *sc, int haltype)
1132{
1133 struct ath_txq *txq;
1134
1135 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1136 DPRINTF(sc, ATH_DBG_FATAL,
1137 "HAL AC %u out of range, max %zu!\n",
1138 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1139 return 0;
1140 }
1141 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1142 if (txq != NULL) {
1143 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1144 return 1;
1145 } else
1146 return 0;
1147}
1148
1149/***********/
1150/* TX, DMA */
1151/***********/
1152
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001153/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001154 * Insert a chain of ath_buf (descriptors) on a txq and
1155 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001156 */
Sujith102e0572008-10-29 10:15:16 +05301157static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1158 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001159{
Sujithcbe61d82009-02-09 13:27:12 +05301160 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001161 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301162
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001163 /*
1164 * Insert the frame on the outbound list and
1165 * pass it on to the hardware.
1166 */
1167
1168 if (list_empty(head))
1169 return;
1170
1171 bf = list_first_entry(head, struct ath_buf, list);
1172
1173 list_splice_tail_init(head, &txq->axq_q);
1174 txq->axq_depth++;
1175 txq->axq_totalqueued++;
1176 txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);
1177
1178 DPRINTF(sc, ATH_DBG_QUEUE,
Sujith04bd46382008-11-28 22:18:05 +05301179 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001180
1181 if (txq->axq_link == NULL) {
1182 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1183 DPRINTF(sc, ATH_DBG_XMIT,
Sujith04bd46382008-11-28 22:18:05 +05301184 "TXDP[%u] = %llx (%p)\n",
1185 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001186 } else {
1187 *txq->axq_link = bf->bf_daddr;
Sujith04bd46382008-11-28 22:18:05 +05301188 DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001189 txq->axq_qnum, txq->axq_link,
1190 ito64(bf->bf_daddr), bf->bf_desc);
1191 }
1192 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1193 ath9k_hw_txstart(ah, txq->axq_qnum);
1194}
1195
Sujithe8324352009-01-16 21:38:42 +05301196static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301197{
Sujithe8324352009-01-16 21:38:42 +05301198 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301199
Sujithe8324352009-01-16 21:38:42 +05301200 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301201
Sujithe8324352009-01-16 21:38:42 +05301202 if (unlikely(list_empty(&sc->tx.txbuf))) {
1203 spin_unlock_bh(&sc->tx.txbuflock);
1204 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301205 }
1206
Sujithe8324352009-01-16 21:38:42 +05301207 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1208 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301209
Sujithe8324352009-01-16 21:38:42 +05301210 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301211
Sujithe8324352009-01-16 21:38:42 +05301212 return bf;
1213}
Sujithc4288392008-11-18 09:09:30 +05301214
Sujithe8324352009-01-16 21:38:42 +05301215static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1216 struct list_head *bf_head,
1217 struct ath_tx_control *txctl)
1218{
1219 struct ath_buf *bf;
1220
Sujithe8324352009-01-16 21:38:42 +05301221 bf = list_first_entry(bf_head, struct ath_buf, list);
1222 bf->bf_state.bf_type |= BUF_AMPDU;
1223
1224 /*
1225 * Do not queue to h/w when any of the following conditions is true:
1226 * - there are pending frames in software queue
1227 * - the TID is currently paused for ADDBA/BAR request
1228 * - seqno is not within block-ack window
1229 * - h/w queue depth exceeds low water mark
1230 */
1231 if (!list_empty(&tid->buf_q) || tid->paused ||
1232 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1233 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001234 /*
Sujithe8324352009-01-16 21:38:42 +05301235 * Add this frame to software queue for scheduling later
1236 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001237 */
Sujithd43f30152009-01-16 21:38:53 +05301238 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301239 ath_tx_queue_tid(txctl->txq, tid);
1240 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001241 }
1242
Sujithe8324352009-01-16 21:38:42 +05301243 /* Add sub-frame to BAW */
1244 ath_tx_addto_baw(sc, tid, bf);
1245
1246 /* Queue to h/w without aggregation */
1247 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301248 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301249 ath_buf_set_rate(sc, bf);
1250 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301251}
1252
Sujithc37452b2009-03-09 09:31:57 +05301253static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1254 struct ath_atx_tid *tid,
1255 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001256{
Sujithe8324352009-01-16 21:38:42 +05301257 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001258
Sujithe8324352009-01-16 21:38:42 +05301259 bf = list_first_entry(bf_head, struct ath_buf, list);
1260 bf->bf_state.bf_type &= ~BUF_AMPDU;
1261
1262 /* update starting sequence number for subsequent ADDBA request */
1263 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1264
1265 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301266 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301267 ath_buf_set_rate(sc, bf);
1268 ath_tx_txqaddbuf(sc, txq, bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001269}
1270
Sujithc37452b2009-03-09 09:31:57 +05301271static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1272 struct list_head *bf_head)
1273{
1274 struct ath_buf *bf;
1275
1276 bf = list_first_entry(bf_head, struct ath_buf, list);
1277
1278 bf->bf_lastbf = bf;
1279 bf->bf_nframes = 1;
1280 ath_buf_set_rate(sc, bf);
1281 ath_tx_txqaddbuf(sc, txq, bf_head);
1282}
1283
Sujith528f0c62008-10-29 10:14:26 +05301284static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001285{
Sujith528f0c62008-10-29 10:14:26 +05301286 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001287 enum ath9k_pkt_type htype;
1288 __le16 fc;
1289
Sujith528f0c62008-10-29 10:14:26 +05301290 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001291 fc = hdr->frame_control;
1292
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001293 if (ieee80211_is_beacon(fc))
1294 htype = ATH9K_PKT_TYPE_BEACON;
1295 else if (ieee80211_is_probe_resp(fc))
1296 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1297 else if (ieee80211_is_atim(fc))
1298 htype = ATH9K_PKT_TYPE_ATIM;
1299 else if (ieee80211_is_pspoll(fc))
1300 htype = ATH9K_PKT_TYPE_PSPOLL;
1301 else
1302 htype = ATH9K_PKT_TYPE_NORMAL;
1303
1304 return htype;
1305}
1306
Sujitha8efee42008-11-18 09:07:30 +05301307static bool is_pae(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001308{
1309 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001310 __le16 fc;
1311
1312 hdr = (struct ieee80211_hdr *)skb->data;
1313 fc = hdr->frame_control;
Johannes Berge6a98542008-10-21 12:40:02 +02001314
Sujitha8efee42008-11-18 09:07:30 +05301315 if (ieee80211_is_data(fc)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001316 if (ieee80211_is_nullfunc(fc) ||
Sujith528f0c62008-10-29 10:14:26 +05301317 /* Port Access Entity (IEEE 802.1X) */
1318 (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
Sujitha8efee42008-11-18 09:07:30 +05301319 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001320 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001321 }
1322
Sujitha8efee42008-11-18 09:07:30 +05301323 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001324}
1325
Sujith528f0c62008-10-29 10:14:26 +05301326static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001327{
Sujith528f0c62008-10-29 10:14:26 +05301328 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1329
1330 if (tx_info->control.hw_key) {
1331 if (tx_info->control.hw_key->alg == ALG_WEP)
1332 return ATH9K_KEY_TYPE_WEP;
1333 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1334 return ATH9K_KEY_TYPE_TKIP;
1335 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1336 return ATH9K_KEY_TYPE_AES;
1337 }
1338
1339 return ATH9K_KEY_TYPE_CLEAR;
1340}
1341
Sujith528f0c62008-10-29 10:14:26 +05301342static void assign_aggr_tid_seqno(struct sk_buff *skb,
1343 struct ath_buf *bf)
1344{
1345 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1346 struct ieee80211_hdr *hdr;
1347 struct ath_node *an;
1348 struct ath_atx_tid *tid;
1349 __le16 fc;
1350 u8 *qc;
1351
1352 if (!tx_info->control.sta)
1353 return;
1354
1355 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1356 hdr = (struct ieee80211_hdr *)skb->data;
1357 fc = hdr->frame_control;
1358
Sujith528f0c62008-10-29 10:14:26 +05301359 if (ieee80211_is_data_qos(fc)) {
1360 qc = ieee80211_get_qos_ctl(hdr);
1361 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301362 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001363
Sujithe8324352009-01-16 21:38:42 +05301364 /*
1365 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301366 * We also override seqno set by upper layer with the one
1367 * in tx aggregation state.
1368 *
1369 * If fragmentation is on, the sequence number is
1370 * not overridden, since it has been
1371 * incremented by the fragmentation routine.
1372 *
1373 * FIXME: check if the fragmentation threshold exceeds
1374 * IEEE80211 max.
1375 */
1376 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1377 hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
1378 IEEE80211_SEQ_SEQ_SHIFT);
1379 bf->bf_seqno = tid->seq_next;
1380 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301381}
1382
1383static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1384 struct ath_txq *txq)
1385{
1386 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1387 int flags = 0;
1388
1389 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1390 flags |= ATH9K_TXDESC_INTREQ;
1391
1392 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1393 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301394
1395 return flags;
1396}
1397
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001398/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001399 * rix - rate index
1400 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1401 * width - 0 for 20 MHz, 1 for 40 MHz
1402 * half_gi - to use 4us v/s 3.6 us for symbol time
1403 */
Sujith102e0572008-10-29 10:15:16 +05301404static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1405 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001406{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001407 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001408 u32 nbits, nsymbits, duration, nsymbols;
1409 u8 rc;
1410 int streams, pktlen;
1411
Sujithcd3d39a2008-08-11 14:03:34 +05301412 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301413 rc = rate_table->info[rix].ratecode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001414
Sujithe63835b2008-11-18 09:07:53 +05301415 /* for legacy rates, use old function to compute packet duration */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001416 if (!IS_HT_RATE(rc))
Sujithe63835b2008-11-18 09:07:53 +05301417 return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
1418 rix, shortPreamble);
1419
1420 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001421 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1422 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
1423 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1424
1425 if (!half_gi)
1426 duration = SYMBOL_TIME(nsymbols);
1427 else
1428 duration = SYMBOL_TIME_HALFGI(nsymbols);
1429
Sujithe63835b2008-11-18 09:07:53 +05301430 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001431 streams = HT_RC_2_STREAMS(rc);
1432 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301433
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001434 return duration;
1435}
1436
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001437static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1438{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001439 const struct ath_rate_table *rt = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001440 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301441 struct sk_buff *skb;
1442 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301443 struct ieee80211_tx_rate *rates;
Sujith254ad0f2009-02-04 08:10:19 +05301444 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301445 int i, flags = 0;
1446 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301447 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301448
1449 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301450
Sujitha22be222009-03-30 15:28:36 +05301451 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301452 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301453 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301454 hdr = (struct ieee80211_hdr *)skb->data;
1455 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301456
Sujithc89424d2009-01-30 14:29:28 +05301457 /*
1458 * We check if Short Preamble is needed for the CTS rate by
1459 * checking the BSS's global flag.
1460 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1461 */
1462 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1463 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode |
1464 rt->info[tx_info->control.rts_cts_rate_idx].short_preamble;
1465 else
1466 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001467
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001468 /*
Sujithc89424d2009-01-30 14:29:28 +05301469 * ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive.
1470 * Check the first rate in the series to decide whether RTS/CTS
1471 * or CTS-to-self has to be used.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001472 */
Sujithc89424d2009-01-30 14:29:28 +05301473 if (rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT)
1474 flags = ATH9K_TXDESC_CTSENA;
1475 else if (rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1476 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001477
Sujithc89424d2009-01-30 14:29:28 +05301478 /* FIXME: Handle aggregation protection */
Sujith17d79042009-02-09 13:27:03 +05301479 if (sc->config.ath_aggr_prot &&
Sujithcd3d39a2008-08-11 14:03:34 +05301480 (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001481 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001482 }
1483
Sujithe63835b2008-11-18 09:07:53 +05301484 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Sujith2660b812009-02-09 13:27:26 +05301485 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001486 flags &= ~(ATH9K_TXDESC_RTSENA);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001487
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001488 for (i = 0; i < 4; i++) {
Sujithe63835b2008-11-18 09:07:53 +05301489 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001490 continue;
1491
Sujitha8efee42008-11-18 09:07:30 +05301492 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301493 series[i].Tries = rates[i].count;
Sujith17d79042009-02-09 13:27:03 +05301494 series[i].ChSel = sc->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001495
Sujithc89424d2009-01-30 14:29:28 +05301496 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1497 series[i].Rate = rt->info[rix].ratecode |
1498 rt->info[rix].short_preamble;
1499 else
1500 series[i].Rate = rt->info[rix].ratecode;
1501
1502 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1503 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1504 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1505 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1506 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1507 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001508
Sujith102e0572008-10-29 10:15:16 +05301509 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
Sujitha8efee42008-11-18 09:07:30 +05301510 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
1511 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
Sujithc89424d2009-01-30 14:29:28 +05301512 (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001513 }
1514
Sujithe63835b2008-11-18 09:07:53 +05301515 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301516 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1517 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301518 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301519 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301520
Sujith17d79042009-02-09 13:27:03 +05301521 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301522 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001523}
1524
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001525static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301526 struct sk_buff *skb,
1527 struct ath_tx_control *txctl)
1528{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001529 struct ath_wiphy *aphy = hw->priv;
1530 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301531 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1532 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1533 struct ath_tx_info_priv *tx_info_priv;
1534 int hdrlen;
1535 __le16 fc;
1536
1537 tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
1538 if (unlikely(!tx_info_priv))
1539 return -ENOMEM;
1540 tx_info->rate_driver_data[0] = tx_info_priv;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001541 tx_info_priv->aphy = aphy;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001542 tx_info_priv->frame_type = txctl->frame_type;
Sujithe8324352009-01-16 21:38:42 +05301543 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1544 fc = hdr->frame_control;
1545
1546 ATH_TXBUF_RESET(bf);
1547
1548 bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
1549
Sujithc37452b2009-03-09 09:31:57 +05301550 if (conf_is_ht(&sc->hw->conf) && !is_pae(skb))
Sujithc656bbb2009-01-16 21:38:56 +05301551 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301552
1553 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1554
1555 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301556 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1557 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1558 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1559 } else {
1560 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1561 }
1562
1563 if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
1564 assign_aggr_tid_seqno(skb, bf);
1565
1566 bf->bf_mpdu = skb;
1567
1568 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1569 skb->len, DMA_TO_DEVICE);
1570 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1571 bf->bf_mpdu = NULL;
Sujith675902e2009-04-13 21:56:34 +05301572 kfree(tx_info_priv);
1573 tx_info->rate_driver_data[0] = NULL;
1574 DPRINTF(sc, ATH_DBG_FATAL, "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301575 return -ENOMEM;
1576 }
1577
1578 bf->bf_buf_addr = bf->bf_dmacontext;
1579 return 0;
1580}
1581
1582/* FIXME: tx power */
1583static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1584 struct ath_tx_control *txctl)
1585{
Sujitha22be222009-03-30 15:28:36 +05301586 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301587 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301588 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301589 struct ath_node *an = NULL;
1590 struct list_head bf_head;
1591 struct ath_desc *ds;
1592 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301593 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301594 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301595 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301596
1597 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301598 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301599
1600 INIT_LIST_HEAD(&bf_head);
1601 list_add_tail(&bf->list, &bf_head);
1602
1603 ds = bf->bf_desc;
1604 ds->ds_link = 0;
1605 ds->ds_data = bf->bf_buf_addr;
1606
1607 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1608 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1609
1610 ath9k_hw_filltxdesc(ah, ds,
1611 skb->len, /* segment length */
1612 true, /* first segment */
1613 true, /* last segment */
1614 ds); /* first descriptor */
1615
Sujithe8324352009-01-16 21:38:42 +05301616 spin_lock_bh(&txctl->txq->axq_lock);
1617
1618 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1619 tx_info->control.sta) {
1620 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1621 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1622
Sujithc37452b2009-03-09 09:31:57 +05301623 if (!ieee80211_is_data_qos(fc)) {
1624 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1625 goto tx_done;
1626 }
1627
Vasanthakumar Thiagarajan089e6982009-06-10 17:50:07 +05301628 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
Sujithe8324352009-01-16 21:38:42 +05301629 /*
1630 * Try aggregation if it's a unicast data frame
1631 * and the destination is HT capable.
1632 */
1633 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1634 } else {
1635 /*
1636 * Send this frame as regular when ADDBA
1637 * exchange is neither complete nor pending.
1638 */
Sujithc37452b2009-03-09 09:31:57 +05301639 ath_tx_send_ht_normal(sc, txctl->txq,
1640 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301641 }
1642 } else {
Sujithc37452b2009-03-09 09:31:57 +05301643 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301644 }
1645
Sujithc37452b2009-03-09 09:31:57 +05301646tx_done:
Sujithe8324352009-01-16 21:38:42 +05301647 spin_unlock_bh(&txctl->txq->axq_lock);
1648}
1649
1650/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001651int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301652 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001653{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001654 struct ath_wiphy *aphy = hw->priv;
1655 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001656 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301657 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001658
Sujithe8324352009-01-16 21:38:42 +05301659 bf = ath_tx_get_buffer(sc);
1660 if (!bf) {
1661 DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
1662 return -1;
1663 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001664
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001665 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301666 if (unlikely(r)) {
1667 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001668
Sujithe8324352009-01-16 21:38:42 +05301669 DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001670
Sujithe8324352009-01-16 21:38:42 +05301671 /* upon ath_tx_processq() this TX queue will be resumed, we
1672 * guarantee this will happen by knowing beforehand that
1673 * we will at least have to run TX completionon one buffer
1674 * on the queue */
1675 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301676 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Sujithe8324352009-01-16 21:38:42 +05301677 ieee80211_stop_queue(sc->hw,
1678 skb_get_queue_mapping(skb));
1679 txq->stopped = 1;
1680 }
1681 spin_unlock_bh(&txq->axq_lock);
1682
1683 spin_lock_bh(&sc->tx.txbuflock);
1684 list_add_tail(&bf->list, &sc->tx.txbuf);
1685 spin_unlock_bh(&sc->tx.txbuflock);
1686
1687 return r;
1688 }
1689
1690 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001691
1692 return 0;
1693}
1694
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001695void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001696{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001697 struct ath_wiphy *aphy = hw->priv;
1698 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301699 int hdrlen, padsize;
1700 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1701 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001702
Sujithe8324352009-01-16 21:38:42 +05301703 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001704
Sujithe8324352009-01-16 21:38:42 +05301705 /*
1706 * As a temporary workaround, assign seq# here; this will likely need
1707 * to be cleaned up to work better with Beacon transmission and virtual
1708 * BSSes.
1709 */
1710 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1711 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1712 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1713 sc->tx.seq_no += 0x10;
1714 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1715 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001716 }
1717
Sujithe8324352009-01-16 21:38:42 +05301718 /* Add the padding after the header if this is not already done */
1719 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1720 if (hdrlen & 3) {
1721 padsize = hdrlen % 4;
1722 if (skb_headroom(skb) < padsize) {
1723 DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
1724 dev_kfree_skb_any(skb);
1725 return;
1726 }
1727 skb_push(skb, padsize);
1728 memmove(skb->data, skb->data + padsize, hdrlen);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001729 }
1730
Sujithe8324352009-01-16 21:38:42 +05301731 txctl.txq = sc->beacon.cabq;
1732
1733 DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
1734
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001735 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujithe8324352009-01-16 21:38:42 +05301736 DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
1737 goto exit;
1738 }
1739
1740 return;
1741exit:
1742 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001743}
1744
Sujithe8324352009-01-16 21:38:42 +05301745/*****************/
1746/* TX Completion */
1747/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001748
Sujithe8324352009-01-16 21:38:42 +05301749static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301750 int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001751{
Sujithe8324352009-01-16 21:38:42 +05301752 struct ieee80211_hw *hw = sc->hw;
1753 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1754 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1755 int hdrlen, padsize;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001756 int frame_type = ATH9K_NOT_INTERNAL;
Sujithe8324352009-01-16 21:38:42 +05301757
1758 DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1759
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001760 if (tx_info_priv) {
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001761 hw = tx_info_priv->aphy->hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001762 frame_type = tx_info_priv->frame_type;
1763 }
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001764
Sujithe8324352009-01-16 21:38:42 +05301765 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1766 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1767 kfree(tx_info_priv);
1768 tx_info->rate_driver_data[0] = NULL;
1769 }
1770
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301771 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301772 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301773
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301774 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301775 /* Frame was ACKed */
1776 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1777 }
1778
Sujithe8324352009-01-16 21:38:42 +05301779 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1780 padsize = hdrlen & 3;
1781 if (padsize && hdrlen >= 24) {
1782 /*
1783 * Remove MAC header padding before giving the frame back to
1784 * mac80211.
1785 */
1786 memmove(skb->data + padsize, skb->data, hdrlen);
1787 skb_pull(skb, padsize);
1788 }
1789
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001790 if (sc->sc_flags & SC_OP_WAIT_FOR_TX_ACK) {
1791 sc->sc_flags &= ~SC_OP_WAIT_FOR_TX_ACK;
1792 DPRINTF(sc, ATH_DBG_PS, "Going back to sleep after having "
1793 "received TX status (0x%x)\n",
1794 sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
1795 SC_OP_WAIT_FOR_CAB |
1796 SC_OP_WAIT_FOR_PSPOLL_DATA |
1797 SC_OP_WAIT_FOR_TX_ACK));
1798 }
1799
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001800 if (frame_type == ATH9K_NOT_INTERNAL)
1801 ieee80211_tx_status(hw, skb);
1802 else
1803 ath9k_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301804}
1805
1806static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1807 struct list_head *bf_q,
1808 int txok, int sendbar)
1809{
1810 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301811 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301812 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301813
Sujithe8324352009-01-16 21:38:42 +05301814
1815 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301816 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301817
1818 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301819 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301820
1821 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301822 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301823 }
1824
1825 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301826 ath_tx_complete(sc, skb, tx_flags);
Sujithe8324352009-01-16 21:38:42 +05301827
1828 /*
1829 * Return the list of ath_buf of this mpdu to free queue
1830 */
1831 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1832 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1833 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1834}
1835
1836static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1837 int txok)
1838{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001839 struct ath_buf *bf_last = bf->bf_lastbf;
1840 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001841 u16 seq_st = 0;
1842 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301843 int ba_index;
1844 int nbad = 0;
1845 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001846
Sujithe8324352009-01-16 21:38:42 +05301847 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1848 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301849
Sujithcd3d39a2008-08-11 14:03:34 +05301850 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001851 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301852 seq_st = ATH_DS_BA_SEQ(ds);
1853 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001854 }
1855
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001856 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301857 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1858 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1859 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001860
Sujithe8324352009-01-16 21:38:42 +05301861 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001862 }
1863
Sujithe8324352009-01-16 21:38:42 +05301864 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001865}
1866
Sujith95e4acb2009-03-13 08:56:09 +05301867static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301868 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301869{
Sujitha22be222009-03-30 15:28:36 +05301870 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301871 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301872 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1873 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301874 struct ieee80211_hw *hw = tx_info_priv->aphy->hw;
1875 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301876
Sujith95e4acb2009-03-13 08:56:09 +05301877 if (txok)
1878 tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
1879
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301880 tx_rateindex = ds->ds_txstat.ts_rateindex;
1881 WARN_ON(tx_rateindex >= hw->max_rates);
1882
1883 tx_info_priv->update_rc = update_rc;
Sujithc4288392008-11-18 09:09:30 +05301884 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1885 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1886
1887 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301888 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05301889 if (ieee80211_is_data(hdr->frame_control)) {
Sujithc4288392008-11-18 09:09:30 +05301890 memcpy(&tx_info_priv->tx, &ds->ds_txstat,
1891 sizeof(tx_info_priv->tx));
1892 tx_info_priv->n_frames = bf->bf_nframes;
1893 tx_info_priv->n_bad_frames = nbad;
1894 }
1895 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301896
1897 for (i = tx_rateindex + 1; i < hw->max_rates; i++)
1898 tx_info->status.rates[i].count = 0;
1899
1900 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05301901}
1902
Sujith059d8062009-01-16 21:38:49 +05301903static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1904{
1905 int qnum;
1906
1907 spin_lock_bh(&txq->axq_lock);
1908 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301909 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301910 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1911 if (qnum != -1) {
1912 ieee80211_wake_queue(sc->hw, qnum);
1913 txq->stopped = 0;
1914 }
1915 }
1916 spin_unlock_bh(&txq->axq_lock);
1917}
1918
Sujithc4288392008-11-18 09:09:30 +05301919static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001920{
Sujithcbe61d82009-02-09 13:27:12 +05301921 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1923 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301924 struct ath_desc *ds;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301925 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926 int status;
1927
Sujith04bd46382008-11-28 22:18:05 +05301928 DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001929 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1930 txq->axq_link);
1931
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001932 for (;;) {
1933 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001934 if (list_empty(&txq->axq_q)) {
1935 txq->axq_link = NULL;
1936 txq->axq_linkbuf = NULL;
1937 spin_unlock_bh(&txq->axq_lock);
1938 break;
1939 }
1940 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1941
1942 /*
1943 * There is a race condition that a BH gets scheduled
1944 * after sw writes TxE and before hw re-load the last
1945 * descriptor to get the newly chained one.
1946 * Software must keep the last DONE descriptor as a
1947 * holding descriptor - software does so by marking
1948 * it with the STALE flag.
1949 */
1950 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05301951 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952 bf_held = bf;
1953 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05301954 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001955 break;
1956 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001957 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05301958 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001959 }
1960 }
1961
1962 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301963 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001964
1965 status = ath9k_hw_txprocdesc(ah, ds);
1966 if (status == -EINPROGRESS) {
1967 spin_unlock_bh(&txq->axq_lock);
1968 break;
1969 }
1970 if (bf->bf_desc == txq->axq_lastdsWithCTS)
1971 txq->axq_lastdsWithCTS = NULL;
1972 if (ds == txq->axq_gatingds)
1973 txq->axq_gatingds = NULL;
1974
1975 /*
1976 * Remove ath_buf's of the same transmit unit from txq,
1977 * however leave the last descriptor back as the holding
1978 * descriptor for hw.
1979 */
Sujitha119cc42009-03-30 15:28:38 +05301980 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001981 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982 if (!list_is_singular(&lastbf->list))
1983 list_cut_position(&bf_head,
1984 &txq->axq_q, lastbf->list.prev);
1985
1986 txq->axq_depth--;
Sujithcd3d39a2008-08-11 14:03:34 +05301987 if (bf_isaggr(bf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001988 txq->axq_aggr_depth--;
1989
1990 txok = (ds->ds_txstat.ts_status == 0);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001991 txq->axq_tx_inprogress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001992 spin_unlock_bh(&txq->axq_lock);
1993
1994 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05301995 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05301996 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05301997 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001998 }
1999
Sujithcd3d39a2008-08-11 14:03:34 +05302000 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002001 /*
2002 * This frame is sent out as a single frame.
2003 * Use hardware retry status for this frame.
2004 */
2005 bf->bf_retries = ds->ds_txstat.ts_longretry;
2006 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302007 bf->bf_state.bf_type |= BUF_XRETRY;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302008 ath_tx_rc_status(bf, ds, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002009 }
Johannes Berge6a98542008-10-21 12:40:02 +02002010
Sujithcd3d39a2008-08-11 14:03:34 +05302011 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05302012 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 else
2014 ath_tx_complete_buf(sc, bf, &bf_head, txok, 0);
2015
Sujith059d8062009-01-16 21:38:49 +05302016 ath_wake_mac80211_queue(sc, txq);
2017
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002018 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302019 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002020 ath_txq_schedule(sc, txq);
2021 spin_unlock_bh(&txq->axq_lock);
2022 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023}
2024
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002025void ath_tx_complete_poll_work(struct work_struct *work)
2026{
2027 struct ath_softc *sc = container_of(work, struct ath_softc,
2028 tx_complete_work.work);
2029 struct ath_txq *txq;
2030 int i;
2031 bool needreset = false;
2032
2033 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2034 if (ATH_TXQ_SETUP(sc, i)) {
2035 txq = &sc->tx.txq[i];
2036 spin_lock_bh(&txq->axq_lock);
2037 if (txq->axq_depth) {
2038 if (txq->axq_tx_inprogress) {
2039 needreset = true;
2040 spin_unlock_bh(&txq->axq_lock);
2041 break;
2042 } else {
2043 txq->axq_tx_inprogress = true;
2044 }
2045 }
2046 spin_unlock_bh(&txq->axq_lock);
2047 }
2048
2049 if (needreset) {
2050 DPRINTF(sc, ATH_DBG_RESET, "tx hung, resetting the chip\n");
2051 ath_reset(sc, false);
2052 }
2053
2054 queue_delayed_work(sc->hw->workqueue, &sc->tx_complete_work,
2055 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2056}
2057
2058
Sujithe8324352009-01-16 21:38:42 +05302059
2060void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002061{
Sujithe8324352009-01-16 21:38:42 +05302062 int i;
2063 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002064
Sujithe8324352009-01-16 21:38:42 +05302065 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002066
2067 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302068 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2069 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002070 }
2071}
2072
Sujithe8324352009-01-16 21:38:42 +05302073/*****************/
2074/* Init, Cleanup */
2075/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002076
2077int ath_tx_init(struct ath_softc *sc, int nbufs)
2078{
2079 int error = 0;
2080
Sujith797fe5cb2009-03-30 15:28:45 +05302081 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002082
Sujith797fe5cb2009-03-30 15:28:45 +05302083 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2084 "tx", nbufs, 1);
2085 if (error != 0) {
2086 DPRINTF(sc, ATH_DBG_FATAL,
2087 "Failed to allocate tx descriptors: %d\n", error);
2088 goto err;
2089 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002090
Sujith797fe5cb2009-03-30 15:28:45 +05302091 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2092 "beacon", ATH_BCBUF, 1);
2093 if (error != 0) {
2094 DPRINTF(sc, ATH_DBG_FATAL,
2095 "Failed to allocate beacon descriptors: %d\n", error);
2096 goto err;
2097 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002098
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002099 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2100
Sujith797fe5cb2009-03-30 15:28:45 +05302101err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002102 if (error != 0)
2103 ath_tx_cleanup(sc);
2104
2105 return error;
2106}
2107
Sujith797fe5cb2009-03-30 15:28:45 +05302108void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002109{
Sujithb77f4832008-12-07 21:44:03 +05302110 if (sc->beacon.bdma.dd_desc_len != 0)
2111 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002112
Sujithb77f4832008-12-07 21:44:03 +05302113 if (sc->tx.txdma.dd_desc_len != 0)
2114 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002115}
2116
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002117void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2118{
Sujithc5170162008-10-29 10:13:59 +05302119 struct ath_atx_tid *tid;
2120 struct ath_atx_ac *ac;
2121 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002122
Sujith8ee5afb2008-12-07 21:43:36 +05302123 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302124 tidno < WME_NUM_TID;
2125 tidno++, tid++) {
2126 tid->an = an;
2127 tid->tidno = tidno;
2128 tid->seq_start = tid->seq_next = 0;
2129 tid->baw_size = WME_MAX_BA;
2130 tid->baw_head = tid->baw_tail = 0;
2131 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302132 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302133 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302134 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302135 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302136 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302137 tid->state &= ~AGGR_ADDBA_COMPLETE;
2138 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302139 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002140
Sujith8ee5afb2008-12-07 21:43:36 +05302141 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302142 acno < WME_NUM_AC; acno++, ac++) {
2143 ac->sched = false;
2144 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002145
Sujithc5170162008-10-29 10:13:59 +05302146 switch (acno) {
2147 case WME_AC_BE:
2148 ac->qnum = ath_tx_get_qnum(sc,
2149 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2150 break;
2151 case WME_AC_BK:
2152 ac->qnum = ath_tx_get_qnum(sc,
2153 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2154 break;
2155 case WME_AC_VI:
2156 ac->qnum = ath_tx_get_qnum(sc,
2157 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2158 break;
2159 case WME_AC_VO:
2160 ac->qnum = ath_tx_get_qnum(sc,
2161 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2162 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002163 }
2164 }
2165}
2166
Sujithb5aa9bf2008-10-29 10:13:31 +05302167void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002168{
2169 int i;
2170 struct ath_atx_ac *ac, *ac_tmp;
2171 struct ath_atx_tid *tid, *tid_tmp;
2172 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302173
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002174 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2175 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302176 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177
Sujithb5aa9bf2008-10-29 10:13:31 +05302178 spin_lock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002179
2180 list_for_each_entry_safe(ac,
2181 ac_tmp, &txq->axq_acq, list) {
2182 tid = list_first_entry(&ac->tid_q,
2183 struct ath_atx_tid, list);
2184 if (tid && tid->an != an)
2185 continue;
2186 list_del(&ac->list);
2187 ac->sched = false;
2188
2189 list_for_each_entry_safe(tid,
2190 tid_tmp, &ac->tid_q, list) {
2191 list_del(&tid->list);
2192 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302193 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302194 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujitha37c2c72008-10-29 10:15:40 +05302195 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002196 }
2197 }
2198
Sujithb5aa9bf2008-10-29 10:13:31 +05302199 spin_unlock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002200 }
2201 }
2202}