Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 1 | /* |
| 2 | * at91-i2s.c -- ALSA SoC I2S Audio Layer Platform driver |
| 3 | * |
| 4 | * Author: Frank Mandarino <fmandarino@endrelia.com> |
| 5 | * Endrelia Technologies Inc. |
| 6 | * |
| 7 | * Based on pxa2xx Platform drivers by |
| 8 | * Liam Girdwood <liam.girdwood@wolfsonmicro.com> |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify it |
| 11 | * under the terms of the GNU General Public License as published by the |
| 12 | * Free Software Foundation; either version 2 of the License, or (at your |
| 13 | * option) any later version. |
| 14 | * |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #include <linux/init.h> |
| 18 | #include <linux/module.h> |
| 19 | #include <linux/interrupt.h> |
| 20 | #include <linux/device.h> |
| 21 | #include <linux/delay.h> |
| 22 | #include <linux/clk.h> |
| 23 | #include <sound/driver.h> |
| 24 | #include <sound/core.h> |
| 25 | #include <sound/pcm.h> |
| 26 | #include <sound/initval.h> |
| 27 | #include <sound/soc.h> |
| 28 | |
| 29 | #include <asm/arch/hardware.h> |
| 30 | #include <asm/arch/at91_pmc.h> |
| 31 | #include <asm/arch/at91_ssc.h> |
| 32 | #include <asm/arch/at91_pdc.h> |
| 33 | |
| 34 | #include "at91-pcm.h" |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 35 | #include "at91-i2s.h" |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 36 | |
| 37 | #if 0 |
| 38 | #define DBG(x...) printk(KERN_DEBUG "at91-i2s:" x) |
| 39 | #else |
| 40 | #define DBG(x...) |
| 41 | #endif |
| 42 | |
| 43 | #if defined(CONFIG_ARCH_AT91SAM9260) |
| 44 | #define NUM_SSC_DEVICES 1 |
| 45 | #else |
| 46 | #define NUM_SSC_DEVICES 3 |
| 47 | #endif |
| 48 | |
| 49 | |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 50 | /* |
| 51 | * SSC PDC registers required by the PCM DMA engine. |
| 52 | */ |
| 53 | static struct at91_pdc_regs pdc_tx_reg = { |
| 54 | .xpr = AT91_PDC_TPR, |
| 55 | .xcr = AT91_PDC_TCR, |
| 56 | .xnpr = AT91_PDC_TNPR, |
| 57 | .xncr = AT91_PDC_TNCR, |
| 58 | }; |
| 59 | |
| 60 | static struct at91_pdc_regs pdc_rx_reg = { |
| 61 | .xpr = AT91_PDC_RPR, |
| 62 | .xcr = AT91_PDC_RCR, |
| 63 | .xnpr = AT91_PDC_RNPR, |
| 64 | .xncr = AT91_PDC_RNCR, |
| 65 | }; |
| 66 | |
| 67 | /* |
| 68 | * SSC & PDC status bits for transmit and receive. |
| 69 | */ |
| 70 | static struct at91_ssc_mask ssc_tx_mask = { |
| 71 | .ssc_enable = AT91_SSC_TXEN, |
| 72 | .ssc_disable = AT91_SSC_TXDIS, |
| 73 | .ssc_endx = AT91_SSC_ENDTX, |
| 74 | .ssc_endbuf = AT91_SSC_TXBUFE, |
| 75 | .pdc_enable = AT91_PDC_TXTEN, |
| 76 | .pdc_disable = AT91_PDC_TXTDIS, |
| 77 | }; |
| 78 | |
| 79 | static struct at91_ssc_mask ssc_rx_mask = { |
| 80 | .ssc_enable = AT91_SSC_RXEN, |
| 81 | .ssc_disable = AT91_SSC_RXDIS, |
| 82 | .ssc_endx = AT91_SSC_ENDRX, |
| 83 | .ssc_endbuf = AT91_SSC_RXBUFF, |
| 84 | .pdc_enable = AT91_PDC_RXTEN, |
| 85 | .pdc_disable = AT91_PDC_RXTDIS, |
| 86 | }; |
| 87 | |
| 88 | |
| 89 | /* |
| 90 | * DMA parameters. |
| 91 | */ |
| 92 | static struct at91_pcm_dma_params ssc_dma_params[NUM_SSC_DEVICES][2] = { |
| 93 | {{ |
| 94 | .name = "SSC0/I2S PCM Stereo out", |
| 95 | .pdc = &pdc_tx_reg, |
| 96 | .mask = &ssc_tx_mask, |
| 97 | }, |
| 98 | { |
| 99 | .name = "SSC0/I2S PCM Stereo in", |
| 100 | .pdc = &pdc_rx_reg, |
| 101 | .mask = &ssc_rx_mask, |
| 102 | }}, |
| 103 | #if NUM_SSC_DEVICES == 3 |
| 104 | {{ |
| 105 | .name = "SSC1/I2S PCM Stereo out", |
| 106 | .pdc = &pdc_tx_reg, |
| 107 | .mask = &ssc_tx_mask, |
| 108 | }, |
| 109 | { |
| 110 | .name = "SSC1/I2S PCM Stereo in", |
| 111 | .pdc = &pdc_rx_reg, |
| 112 | .mask = &ssc_rx_mask, |
| 113 | }}, |
| 114 | {{ |
| 115 | .name = "SSC2/I2S PCM Stereo out", |
| 116 | .pdc = &pdc_tx_reg, |
| 117 | .mask = &ssc_tx_mask, |
| 118 | }, |
| 119 | { |
| 120 | .name = "SSC1/I2S PCM Stereo in", |
| 121 | .pdc = &pdc_rx_reg, |
| 122 | .mask = &ssc_rx_mask, |
| 123 | }}, |
| 124 | #endif |
| 125 | }; |
| 126 | |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 127 | struct at91_ssc_state { |
| 128 | u32 ssc_cmr; |
| 129 | u32 ssc_rcmr; |
| 130 | u32 ssc_rfmr; |
| 131 | u32 ssc_tcmr; |
| 132 | u32 ssc_tfmr; |
| 133 | u32 ssc_sr; |
| 134 | u32 ssc_imr; |
| 135 | }; |
| 136 | |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 137 | static struct at91_ssc_info { |
| 138 | char *name; |
| 139 | struct at91_ssc_periph ssc; |
| 140 | spinlock_t lock; /* lock for dir_mask */ |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 141 | unsigned short dir_mask; /* 0=unused, 1=playback, 2=capture */ |
| 142 | unsigned short initialized; /* 1=SSC has been initialized */ |
| 143 | unsigned short daifmt; |
| 144 | unsigned short cmr_div; |
| 145 | unsigned short tcmr_period; |
| 146 | unsigned short rcmr_period; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 147 | struct at91_pcm_dma_params *dma_params[2]; |
| 148 | struct at91_ssc_state ssc_state; |
| 149 | |
| 150 | } ssc_info[NUM_SSC_DEVICES] = { |
| 151 | { |
| 152 | .name = "ssc0", |
| 153 | .lock = SPIN_LOCK_UNLOCKED, |
| 154 | .dir_mask = 0, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 155 | .initialized = 0, |
| 156 | }, |
| 157 | #if NUM_SSC_DEVICES == 3 |
| 158 | { |
| 159 | .name = "ssc1", |
| 160 | .lock = SPIN_LOCK_UNLOCKED, |
| 161 | .dir_mask = 0, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 162 | .initialized = 0, |
| 163 | }, |
| 164 | { |
| 165 | .name = "ssc2", |
| 166 | .lock = SPIN_LOCK_UNLOCKED, |
| 167 | .dir_mask = 0, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 168 | .initialized = 0, |
| 169 | }, |
| 170 | #endif |
| 171 | }; |
| 172 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 173 | static unsigned int at91_i2s_sysclk; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 174 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 175 | /* |
| 176 | * SSC interrupt handler. Passes PDC interrupts to the DMA |
| 177 | * interrupt handler in the PCM driver. |
| 178 | */ |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 179 | static irqreturn_t at91_i2s_interrupt(int irq, void *dev_id) |
| 180 | { |
| 181 | struct at91_ssc_info *ssc_p = dev_id; |
| 182 | struct at91_pcm_dma_params *dma_params; |
| 183 | u32 ssc_sr; |
| 184 | int i; |
| 185 | |
| 186 | ssc_sr = at91_ssc_read(ssc_p->ssc.base + AT91_SSC_SR) |
| 187 | & at91_ssc_read(ssc_p->ssc.base + AT91_SSC_IMR); |
| 188 | |
| 189 | /* |
| 190 | * Loop through the substreams attached to this SSC. If |
| 191 | * a DMA-related interrupt occurred on that substream, call |
| 192 | * the DMA interrupt handler function, if one has been |
| 193 | * registered in the dma_params structure by the PCM driver. |
| 194 | */ |
| 195 | for (i = 0; i < ARRAY_SIZE(ssc_p->dma_params); i++) { |
| 196 | dma_params = ssc_p->dma_params[i]; |
| 197 | |
| 198 | if (dma_params != NULL && dma_params->dma_intr_handler != NULL && |
| 199 | (ssc_sr & |
| 200 | (dma_params->mask->ssc_endx | dma_params->mask->ssc_endbuf))) |
| 201 | |
| 202 | dma_params->dma_intr_handler(ssc_sr, dma_params->substream); |
| 203 | } |
| 204 | |
| 205 | return IRQ_HANDLED; |
| 206 | } |
| 207 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 208 | /* |
| 209 | * Startup. Only that one substream allowed in each direction. |
| 210 | */ |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 211 | static int at91_i2s_startup(struct snd_pcm_substream *substream) |
| 212 | { |
| 213 | struct snd_soc_pcm_runtime *rtd = substream->private_data; |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 214 | struct at91_ssc_info *ssc_p = &ssc_info[rtd->dai->cpu_dai->id]; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 215 | int dir_mask; |
| 216 | |
| 217 | DBG("i2s_startup: SSC_SR=0x%08lx\n", |
| 218 | at91_ssc_read(ssc_p->ssc.base + AT91_SSC_SR)); |
| 219 | dir_mask = substream->stream == SNDRV_PCM_STREAM_PLAYBACK ? 0x1 : 0x2; |
| 220 | |
| 221 | spin_lock_irq(&ssc_p->lock); |
| 222 | if (ssc_p->dir_mask & dir_mask) { |
| 223 | spin_unlock_irq(&ssc_p->lock); |
| 224 | return -EBUSY; |
| 225 | } |
| 226 | ssc_p->dir_mask |= dir_mask; |
| 227 | spin_unlock_irq(&ssc_p->lock); |
| 228 | |
| 229 | return 0; |
| 230 | } |
| 231 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 232 | /* |
| 233 | * Shutdown. Clear DMA parameters and shutdown the SSC if there |
| 234 | * are no other substreams open. |
| 235 | */ |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 236 | static void at91_i2s_shutdown(struct snd_pcm_substream *substream) |
| 237 | { |
| 238 | struct snd_soc_pcm_runtime *rtd = substream->private_data; |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 239 | struct at91_ssc_info *ssc_p = &ssc_info[rtd->dai->cpu_dai->id]; |
| 240 | struct at91_pcm_dma_params *dma_params; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 241 | int dir, dir_mask; |
| 242 | |
| 243 | dir = substream->stream == SNDRV_PCM_STREAM_PLAYBACK ? 0 : 1; |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 244 | dma_params = ssc_p->dma_params[dir]; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 245 | |
| 246 | if (dma_params != NULL) { |
| 247 | at91_ssc_write(dma_params->ssc_base + AT91_SSC_CR, |
| 248 | dma_params->mask->ssc_disable); |
| 249 | DBG("%s disabled SSC_SR=0x%08lx\n", (dir ? "receive" : "transmit"), |
| 250 | at91_ssc_read(ssc_p->ssc.base + AT91_SSC_SR)); |
| 251 | |
| 252 | dma_params->ssc_base = NULL; |
| 253 | dma_params->substream = NULL; |
| 254 | ssc_p->dma_params[dir] = NULL; |
| 255 | } |
| 256 | |
| 257 | dir_mask = 1 << dir; |
| 258 | |
| 259 | spin_lock_irq(&ssc_p->lock); |
| 260 | ssc_p->dir_mask &= ~dir_mask; |
| 261 | if (!ssc_p->dir_mask) { |
| 262 | /* Shutdown the SSC clock. */ |
| 263 | DBG("Stopping pid %d clock\n", ssc_p->ssc.pid); |
| 264 | at91_sys_write(AT91_PMC_PCDR, 1<<ssc_p->ssc.pid); |
| 265 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 266 | if (ssc_p->initialized) { |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 267 | free_irq(ssc_p->ssc.pid, ssc_p); |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 268 | ssc_p->initialized = 0; |
| 269 | } |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 270 | |
| 271 | /* Reset the SSC */ |
| 272 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_CR, AT91_SSC_SWRST); |
| 273 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 274 | /* Clear the SSC dividers */ |
| 275 | ssc_p->cmr_div = ssc_p->tcmr_period = ssc_p->rcmr_period = 0; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 276 | } |
| 277 | spin_unlock_irq(&ssc_p->lock); |
| 278 | } |
| 279 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 280 | /* |
| 281 | * Record the SSC system clock rate. |
| 282 | */ |
| 283 | static int at91_i2s_set_dai_sysclk(struct snd_soc_cpu_dai *cpu_dai, |
| 284 | int clk_id, unsigned int freq, int dir) |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 285 | { |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 286 | /* |
| 287 | * The only clock supplied to the SSC is the AT91 master clock, |
| 288 | * which is only used if the SSC is generating BCLK and/or |
| 289 | * LRC clocks. |
| 290 | */ |
| 291 | switch (clk_id) { |
| 292 | case AT91_SYSCLK_MCK: |
| 293 | at91_i2s_sysclk = freq; |
| 294 | break; |
| 295 | default: |
| 296 | return -EINVAL; |
| 297 | } |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 298 | |
| 299 | return 0; |
| 300 | } |
| 301 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 302 | /* |
| 303 | * Record the DAI format for use in hw_params(). |
| 304 | */ |
| 305 | static int at91_i2s_set_dai_fmt(struct snd_soc_cpu_dai *cpu_dai, |
| 306 | unsigned int fmt) |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 307 | { |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 308 | struct at91_ssc_info *ssc_p = &ssc_info[cpu_dai->id]; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 309 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 310 | if ((fmt & SND_SOC_DAIFMT_FORMAT_MASK) != SND_SOC_DAIFMT_I2S) |
| 311 | return -EINVAL; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 312 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 313 | ssc_p->daifmt = fmt; |
| 314 | return 0; |
| 315 | } |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 316 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 317 | /* |
| 318 | * Record SSC clock dividers for use in hw_params(). |
| 319 | */ |
| 320 | static int at91_i2s_set_dai_clkdiv(struct snd_soc_cpu_dai *cpu_dai, |
| 321 | int div_id, int div) |
| 322 | { |
| 323 | struct at91_ssc_info *ssc_p = &ssc_info[cpu_dai->id]; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 324 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 325 | switch (div_id) { |
| 326 | case AT91SSC_CMR_DIV: |
| 327 | /* |
| 328 | * The same master clock divider is used for both |
| 329 | * transmit and receive, so if a value has already |
| 330 | * been set, it must match this value. |
| 331 | */ |
| 332 | if (ssc_p->cmr_div == 0) |
| 333 | ssc_p->cmr_div = div; |
| 334 | else |
| 335 | if (div != ssc_p->cmr_div) |
| 336 | return -EBUSY; |
| 337 | break; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 338 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 339 | case AT91SSC_TCMR_PERIOD: |
| 340 | ssc_p->tcmr_period = div; |
| 341 | break; |
| 342 | |
| 343 | case AT91SSC_RCMR_PERIOD: |
| 344 | ssc_p->rcmr_period = div; |
| 345 | break; |
| 346 | |
| 347 | default: |
| 348 | return -EINVAL; |
| 349 | } |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 350 | |
| 351 | return 0; |
| 352 | } |
| 353 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 354 | /* |
| 355 | * Configure the SSC. |
| 356 | */ |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 357 | static int at91_i2s_hw_params(struct snd_pcm_substream *substream, |
| 358 | struct snd_pcm_hw_params *params) |
| 359 | { |
| 360 | struct snd_soc_pcm_runtime *rtd = substream->private_data; |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 361 | int id = rtd->dai->cpu_dai->id; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 362 | struct at91_ssc_info *ssc_p = &ssc_info[id]; |
| 363 | struct at91_pcm_dma_params *dma_params; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 364 | int dir, channels, bits; |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 365 | u32 tfmr, rfmr, tcmr, rcmr; |
| 366 | int start_event; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 367 | int ret; |
| 368 | |
| 369 | /* |
| 370 | * Currently, there is only one set of dma params for |
| 371 | * each direction. If more are added, this code will |
| 372 | * have to be changed to select the proper set. |
| 373 | */ |
| 374 | dir = substream->stream == SNDRV_PCM_STREAM_PLAYBACK ? 0 : 1; |
| 375 | |
| 376 | dma_params = &ssc_dma_params[id][dir]; |
| 377 | dma_params->ssc_base = ssc_p->ssc.base; |
| 378 | dma_params->substream = substream; |
| 379 | |
| 380 | ssc_p->dma_params[dir] = dma_params; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 381 | |
| 382 | /* |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 383 | * The cpu_dai->dma_data field is only used to communicate the |
| 384 | * appropriate DMA parameters to the pcm driver hw_params() |
| 385 | * function. It should not be used for other purposes |
| 386 | * as it is common to all substreams. |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 387 | */ |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 388 | rtd->dai->cpu_dai->dma_data = dma_params; |
| 389 | |
| 390 | channels = params_channels(params); |
| 391 | |
| 392 | /* |
| 393 | * The SSC only supports up to 16-bit samples in I2S format, due |
| 394 | * to the size of the Frame Mode Register FSLEN field. Also, I2S |
| 395 | * implies signed data. |
| 396 | */ |
| 397 | bits = 16; |
| 398 | dma_params->pdc_xfer_size = 2; |
| 399 | |
| 400 | /* |
| 401 | * Compute SSC register settings. |
| 402 | */ |
| 403 | switch (ssc_p->daifmt) { |
| 404 | case SND_SOC_DAIFMT_CBS_CFS: |
| 405 | /* |
| 406 | * SSC provides BCLK and LRC clocks. |
| 407 | * |
| 408 | * The SSC transmit and receive clocks are generated from the |
| 409 | * MCK divider, and the BCLK signal is output on the SSC TK line. |
| 410 | */ |
| 411 | rcmr = (( ssc_p->rcmr_period << 24) & AT91_SSC_PERIOD) |
| 412 | | (( 1 << 16) & AT91_SSC_STTDLY) |
| 413 | | (( AT91_SSC_START_FALLING_RF ) & AT91_SSC_START) |
| 414 | | (( AT91_SSC_CK_RISING ) & AT91_SSC_CKI) |
| 415 | | (( AT91_SSC_CKO_NONE ) & AT91_SSC_CKO) |
| 416 | | (( AT91_SSC_CKS_DIV ) & AT91_SSC_CKS); |
| 417 | |
| 418 | rfmr = (( AT91_SSC_FSEDGE_POSITIVE ) & AT91_SSC_FSEDGE) |
| 419 | | (( AT91_SSC_FSOS_NEGATIVE ) & AT91_SSC_FSOS) |
| 420 | | (((bits - 1) << 16) & AT91_SSC_FSLEN) |
| 421 | | (((channels - 1) << 8) & AT91_SSC_DATNB) |
| 422 | | (( 1 << 7) & AT91_SSC_MSBF) |
| 423 | | (( 0 << 5) & AT91_SSC_LOOP) |
| 424 | | (((bits - 1) << 0) & AT91_SSC_DATALEN); |
| 425 | |
| 426 | tcmr = (( ssc_p->tcmr_period << 24) & AT91_SSC_PERIOD) |
| 427 | | (( 1 << 16) & AT91_SSC_STTDLY) |
| 428 | | (( AT91_SSC_START_FALLING_RF ) & AT91_SSC_START) |
| 429 | | (( AT91_SSC_CKI_FALLING ) & AT91_SSC_CKI) |
| 430 | | (( AT91_SSC_CKO_CONTINUOUS ) & AT91_SSC_CKO) |
| 431 | | (( AT91_SSC_CKS_DIV ) & AT91_SSC_CKS); |
| 432 | |
| 433 | tfmr = (( AT91_SSC_FSEDGE_POSITIVE ) & AT91_SSC_FSEDGE) |
| 434 | | (( 0 << 23) & AT91_SSC_FSDEN) |
| 435 | | (( AT91_SSC_FSOS_NEGATIVE ) & AT91_SSC_FSOS) |
| 436 | | (((bits - 1) << 16) & AT91_SSC_FSLEN) |
| 437 | | (((channels - 1) << 8) & AT91_SSC_DATNB) |
| 438 | | (( 1 << 7) & AT91_SSC_MSBF) |
| 439 | | (( 0 << 5) & AT91_SSC_DATDEF) |
| 440 | | (((bits - 1) << 0) & AT91_SSC_DATALEN); |
| 441 | break; |
| 442 | |
| 443 | case SND_SOC_DAIFMT_CBM_CFM: |
| 444 | |
| 445 | /* |
| 446 | * CODEC supplies BCLK and LRC clocks. |
| 447 | * |
| 448 | * The SSC transmit clock is obtained from the BCLK signal on |
| 449 | * on the TK line, and the SSC receive clock is generated from the |
| 450 | * transmit clock. |
| 451 | * |
| 452 | * For single channel data, one sample is transferred on the falling |
| 453 | * edge of the LRC clock. For two channel data, one sample is |
| 454 | * transferred on both edges of the LRC clock. |
| 455 | */ |
| 456 | start_event = channels == 1 |
| 457 | ? AT91_SSC_START_FALLING_RF |
| 458 | : AT91_SSC_START_EDGE_RF; |
| 459 | |
| 460 | rcmr = (( 0 << 24) & AT91_SSC_PERIOD) |
| 461 | | (( 1 << 16) & AT91_SSC_STTDLY) |
| 462 | | (( start_event ) & AT91_SSC_START) |
| 463 | | (( AT91_SSC_CK_RISING ) & AT91_SSC_CKI) |
| 464 | | (( AT91_SSC_CKO_NONE ) & AT91_SSC_CKO) |
| 465 | | (( AT91_SSC_CKS_CLOCK ) & AT91_SSC_CKS); |
| 466 | |
| 467 | rfmr = (( AT91_SSC_FSEDGE_POSITIVE ) & AT91_SSC_FSEDGE) |
| 468 | | (( AT91_SSC_FSOS_NONE ) & AT91_SSC_FSOS) |
| 469 | | (( 0 << 16) & AT91_SSC_FSLEN) |
| 470 | | (( 0 << 8) & AT91_SSC_DATNB) |
| 471 | | (( 1 << 7) & AT91_SSC_MSBF) |
| 472 | | (( 0 << 5) & AT91_SSC_LOOP) |
| 473 | | (((bits - 1) << 0) & AT91_SSC_DATALEN); |
| 474 | |
| 475 | tcmr = (( 0 << 24) & AT91_SSC_PERIOD) |
| 476 | | (( 1 << 16) & AT91_SSC_STTDLY) |
| 477 | | (( start_event ) & AT91_SSC_START) |
| 478 | | (( AT91_SSC_CKI_FALLING ) & AT91_SSC_CKI) |
| 479 | | (( AT91_SSC_CKO_NONE ) & AT91_SSC_CKO) |
| 480 | | (( AT91_SSC_CKS_PIN ) & AT91_SSC_CKS); |
| 481 | |
| 482 | tfmr = (( AT91_SSC_FSEDGE_POSITIVE ) & AT91_SSC_FSEDGE) |
| 483 | | (( 0 << 23) & AT91_SSC_FSDEN) |
| 484 | | (( AT91_SSC_FSOS_NONE ) & AT91_SSC_FSOS) |
| 485 | | (( 0 << 16) & AT91_SSC_FSLEN) |
| 486 | | (( 0 << 8) & AT91_SSC_DATNB) |
| 487 | | (( 1 << 7) & AT91_SSC_MSBF) |
| 488 | | (( 0 << 5) & AT91_SSC_DATDEF) |
| 489 | | (((bits - 1) << 0) & AT91_SSC_DATALEN); |
| 490 | break; |
| 491 | |
| 492 | case SND_SOC_DAIFMT_CBS_CFM: |
| 493 | case SND_SOC_DAIFMT_CBM_CFS: |
| 494 | default: |
| 495 | printk(KERN_WARNING "at91-i2s: unsupported DAI format 0x%x.\n", |
| 496 | ssc_p->daifmt); |
| 497 | return -EINVAL; |
| 498 | break; |
| 499 | } |
| 500 | DBG("RCMR=%08x RFMR=%08x TCMR=%08x TFMR=%08x\n", rcmr, rfmr, tcmr, tfmr); |
| 501 | |
| 502 | if (!ssc_p->initialized) { |
| 503 | |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 504 | /* Enable PMC peripheral clock for this SSC */ |
| 505 | DBG("Starting pid %d clock\n", ssc_p->ssc.pid); |
| 506 | at91_sys_write(AT91_PMC_PCER, 1<<ssc_p->ssc.pid); |
| 507 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 508 | /* Reset the SSC and its PDC registers */ |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 509 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_CR, AT91_SSC_SWRST); |
| 510 | |
| 511 | at91_ssc_write(ssc_p->ssc.base + AT91_PDC_RPR, 0); |
| 512 | at91_ssc_write(ssc_p->ssc.base + AT91_PDC_RCR, 0); |
| 513 | at91_ssc_write(ssc_p->ssc.base + AT91_PDC_RNPR, 0); |
| 514 | at91_ssc_write(ssc_p->ssc.base + AT91_PDC_RNCR, 0); |
| 515 | at91_ssc_write(ssc_p->ssc.base + AT91_PDC_TPR, 0); |
| 516 | at91_ssc_write(ssc_p->ssc.base + AT91_PDC_TCR, 0); |
| 517 | at91_ssc_write(ssc_p->ssc.base + AT91_PDC_TNPR, 0); |
| 518 | at91_ssc_write(ssc_p->ssc.base + AT91_PDC_TNCR, 0); |
| 519 | |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 520 | if ((ret = request_irq(ssc_p->ssc.pid, at91_i2s_interrupt, |
| 521 | 0, ssc_p->name, ssc_p)) < 0) { |
| 522 | printk(KERN_WARNING "at91-i2s: request_irq failure\n"); |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 523 | |
| 524 | DBG("Stopping pid %d clock\n", ssc_p->ssc.pid); |
| 525 | at91_sys_write(AT91_PMC_PCER, 1<<ssc_p->ssc.pid); |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 526 | return ret; |
| 527 | } |
| 528 | |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 529 | ssc_p->initialized = 1; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 530 | } |
| 531 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 532 | /* set SSC clock mode register */ |
| 533 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_CMR, ssc_p->cmr_div); |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 534 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 535 | /* set receive clock mode and format */ |
| 536 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_RCMR, rcmr); |
| 537 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_RFMR, rfmr); |
| 538 | |
| 539 | /* set transmit clock mode and format */ |
| 540 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_TCMR, tcmr); |
| 541 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_TFMR, tfmr); |
| 542 | |
| 543 | DBG("hw_params: SSC initialized\n"); |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 544 | return 0; |
| 545 | } |
| 546 | |
| 547 | |
| 548 | static int at91_i2s_prepare(struct snd_pcm_substream *substream) |
| 549 | { |
| 550 | struct snd_soc_pcm_runtime *rtd = substream->private_data; |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 551 | struct at91_ssc_info *ssc_p = &ssc_info[rtd->dai->cpu_dai->id]; |
| 552 | struct at91_pcm_dma_params *dma_params; |
| 553 | int dir; |
| 554 | |
| 555 | dir = substream->stream == SNDRV_PCM_STREAM_PLAYBACK ? 0 : 1; |
| 556 | dma_params = ssc_p->dma_params[dir]; |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 557 | |
| 558 | at91_ssc_write(dma_params->ssc_base + AT91_SSC_CR, |
| 559 | dma_params->mask->ssc_enable); |
| 560 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 561 | DBG("%s enabled SSC_SR=0x%08lx\n", dir ? "receive" : "transmit", |
| 562 | at91_ssc_read(dma_params->ssc_base + AT91_SSC_SR)); |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 563 | return 0; |
| 564 | } |
| 565 | |
| 566 | |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 567 | #ifdef CONFIG_PM |
| 568 | static int at91_i2s_suspend(struct platform_device *pdev, |
| 569 | struct snd_soc_cpu_dai *cpu_dai) |
| 570 | { |
| 571 | struct at91_ssc_info *ssc_p; |
| 572 | |
| 573 | if(!cpu_dai->active) |
| 574 | return 0; |
| 575 | |
| 576 | ssc_p = &ssc_info[cpu_dai->id]; |
| 577 | |
| 578 | /* Save the status register before disabling transmit and receive. */ |
| 579 | ssc_p->ssc_state.ssc_sr = at91_ssc_read(ssc_p->ssc.base + AT91_SSC_SR); |
| 580 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_CR, |
| 581 | AT91_SSC_TXDIS | AT91_SSC_RXDIS); |
| 582 | |
| 583 | /* Save the current interrupt mask, then disable unmasked interrupts. */ |
| 584 | ssc_p->ssc_state.ssc_imr = at91_ssc_read(ssc_p->ssc.base + AT91_SSC_IMR); |
| 585 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_IDR, ssc_p->ssc_state.ssc_imr); |
| 586 | |
| 587 | ssc_p->ssc_state.ssc_cmr = at91_ssc_read(ssc_p->ssc.base + AT91_SSC_CMR); |
| 588 | ssc_p->ssc_state.ssc_rcmr = at91_ssc_read(ssc_p->ssc.base + AT91_SSC_RCMR); |
| 589 | ssc_p->ssc_state.ssc_rfmr = at91_ssc_read(ssc_p->ssc.base + AT91_SSC_RFMR); |
| 590 | ssc_p->ssc_state.ssc_tcmr = at91_ssc_read(ssc_p->ssc.base + AT91_SSC_TCMR); |
| 591 | ssc_p->ssc_state.ssc_tfmr = at91_ssc_read(ssc_p->ssc.base + AT91_SSC_TFMR); |
| 592 | |
| 593 | return 0; |
| 594 | } |
| 595 | |
| 596 | static int at91_i2s_resume(struct platform_device *pdev, |
| 597 | struct snd_soc_cpu_dai *cpu_dai) |
| 598 | { |
| 599 | struct at91_ssc_info *ssc_p; |
| 600 | |
| 601 | if(!cpu_dai->active) |
| 602 | return 0; |
| 603 | |
| 604 | ssc_p = &ssc_info[cpu_dai->id]; |
| 605 | |
| 606 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_TFMR, ssc_p->ssc_state.ssc_tfmr); |
| 607 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_TCMR, ssc_p->ssc_state.ssc_tcmr); |
| 608 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_RFMR, ssc_p->ssc_state.ssc_rfmr); |
| 609 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_RCMR, ssc_p->ssc_state.ssc_rcmr); |
| 610 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_CMR, ssc_p->ssc_state.ssc_cmr); |
| 611 | |
| 612 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_IER, ssc_p->ssc_state.ssc_imr); |
| 613 | |
| 614 | at91_ssc_write(ssc_p->ssc.base + AT91_SSC_CR, |
| 615 | ((ssc_p->ssc_state.ssc_sr & AT91_SSC_RXENA) ? AT91_SSC_RXEN : 0) | |
| 616 | ((ssc_p->ssc_state.ssc_sr & AT91_SSC_TXENA) ? AT91_SSC_TXEN : 0)); |
| 617 | |
| 618 | return 0; |
| 619 | } |
| 620 | |
| 621 | #else |
| 622 | #define at91_i2s_suspend NULL |
| 623 | #define at91_i2s_resume NULL |
| 624 | #endif |
| 625 | |
| 626 | #define AT91_I2S_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\ |
| 627 | SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\ |
| 628 | SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |\ |
| 629 | SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |\ |
| 630 | SNDRV_PCM_RATE_96000) |
| 631 | |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 632 | struct snd_soc_cpu_dai at91_i2s_dai[NUM_SSC_DEVICES] = { |
| 633 | { .name = "at91_ssc0/i2s", |
| 634 | .id = 0, |
| 635 | .type = SND_SOC_DAI_I2S, |
| 636 | .suspend = at91_i2s_suspend, |
| 637 | .resume = at91_i2s_resume, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 638 | .playback = { |
| 639 | .channels_min = 1, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 640 | .channels_max = 2, |
| 641 | .rates = AT91_I2S_RATES, |
| 642 | .formats = SNDRV_PCM_FMTBIT_S16_LE,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 643 | .capture = { |
| 644 | .channels_min = 1, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 645 | .channels_max = 2, |
| 646 | .rates = AT91_I2S_RATES, |
| 647 | .formats = SNDRV_PCM_FMTBIT_S16_LE,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 648 | .ops = { |
| 649 | .startup = at91_i2s_startup, |
| 650 | .shutdown = at91_i2s_shutdown, |
| 651 | .prepare = at91_i2s_prepare, |
| 652 | .hw_params = at91_i2s_hw_params,}, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 653 | .dai_ops = { |
| 654 | .set_sysclk = at91_i2s_set_dai_sysclk, |
| 655 | .set_fmt = at91_i2s_set_dai_fmt, |
| 656 | .set_clkdiv = at91_i2s_set_dai_clkdiv,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 657 | .private_data = &ssc_info[0].ssc, |
| 658 | }, |
| 659 | #if NUM_SSC_DEVICES == 3 |
| 660 | { .name = "at91_ssc1/i2s", |
| 661 | .id = 1, |
| 662 | .type = SND_SOC_DAI_I2S, |
| 663 | .suspend = at91_i2s_suspend, |
| 664 | .resume = at91_i2s_resume, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 665 | .playback = { |
| 666 | .channels_min = 1, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 667 | .channels_max = 2, |
| 668 | .rates = AT91_I2S_RATES, |
| 669 | .formats = SNDRV_PCM_FMTBIT_S16_LE,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 670 | .capture = { |
| 671 | .channels_min = 1, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 672 | .channels_max = 2, |
| 673 | .rates = AT91_I2S_RATES, |
| 674 | .formats = SNDRV_PCM_FMTBIT_S16_LE,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 675 | .ops = { |
| 676 | .startup = at91_i2s_startup, |
| 677 | .shutdown = at91_i2s_shutdown, |
| 678 | .prepare = at91_i2s_prepare, |
| 679 | .hw_params = at91_i2s_hw_params,}, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 680 | .dai_ops = { |
| 681 | .set_sysclk = at91_i2s_set_dai_sysclk, |
| 682 | .set_fmt = at91_i2s_set_dai_fmt, |
| 683 | .set_clkdiv = at91_i2s_set_dai_clkdiv,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 684 | .private_data = &ssc_info[1].ssc, |
| 685 | }, |
| 686 | { .name = "at91_ssc2/i2s", |
| 687 | .id = 2, |
| 688 | .type = SND_SOC_DAI_I2S, |
| 689 | .suspend = at91_i2s_suspend, |
| 690 | .resume = at91_i2s_resume, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 691 | .playback = { |
| 692 | .channels_min = 1, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 693 | .channels_max = 2, |
| 694 | .rates = AT91_I2S_RATES, |
| 695 | .formats = SNDRV_PCM_FMTBIT_S16_LE,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 696 | .capture = { |
| 697 | .channels_min = 1, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 698 | .channels_max = 2, |
| 699 | .rates = AT91_I2S_RATES, |
| 700 | .formats = SNDRV_PCM_FMTBIT_S16_LE,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 701 | .ops = { |
| 702 | .startup = at91_i2s_startup, |
| 703 | .shutdown = at91_i2s_shutdown, |
| 704 | .prepare = at91_i2s_prepare, |
| 705 | .hw_params = at91_i2s_hw_params,}, |
Frank Mandarino | 171eb8f | 2007-02-02 17:18:38 +0100 | [diff] [blame^] | 706 | .dai_ops = { |
| 707 | .set_sysclk = at91_i2s_set_dai_sysclk, |
| 708 | .set_fmt = at91_i2s_set_dai_fmt, |
| 709 | .set_clkdiv = at91_i2s_set_dai_clkdiv,}, |
Frank Mandarino | 9f0ac6e | 2006-11-24 15:49:39 +0100 | [diff] [blame] | 710 | .private_data = &ssc_info[2].ssc, |
| 711 | }, |
| 712 | #endif |
| 713 | }; |
| 714 | |
| 715 | EXPORT_SYMBOL_GPL(at91_i2s_dai); |
| 716 | |
| 717 | /* Module information */ |
| 718 | MODULE_AUTHOR("Frank Mandarino, fmandarino@endrelia.com, www.endrelia.com"); |
| 719 | MODULE_DESCRIPTION("AT91 I2S ASoC Interface"); |
| 720 | MODULE_LICENSE("GPL"); |