blob: 9b791a3d47ddeb8b81a60f493124f7c0882eae0c [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
134
135#include <drm/drmP.h>
136#include <drm/i915_drm.h>
137#include "i915_drv.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100138
Michael H. Nguyen468c6812014-11-13 17:51:49 +0000139#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo8c8579172014-07-24 17:04:14 +0100140#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
141#define GEN8_LR_CONTEXT_OTHER_SIZE (2 * PAGE_SIZE)
142
Thomas Daniele981e7b2014-07-24 17:04:39 +0100143#define RING_EXECLIST_QFULL (1 << 0x2)
144#define RING_EXECLIST1_VALID (1 << 0x3)
145#define RING_EXECLIST0_VALID (1 << 0x4)
146#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
147#define RING_EXECLIST1_ACTIVE (1 << 0x11)
148#define RING_EXECLIST0_ACTIVE (1 << 0x12)
149
150#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
151#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
152#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
153#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
154#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
155#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100156
157#define CTX_LRI_HEADER_0 0x01
158#define CTX_CONTEXT_CONTROL 0x02
159#define CTX_RING_HEAD 0x04
160#define CTX_RING_TAIL 0x06
161#define CTX_RING_BUFFER_START 0x08
162#define CTX_RING_BUFFER_CONTROL 0x0a
163#define CTX_BB_HEAD_U 0x0c
164#define CTX_BB_HEAD_L 0x0e
165#define CTX_BB_STATE 0x10
166#define CTX_SECOND_BB_HEAD_U 0x12
167#define CTX_SECOND_BB_HEAD_L 0x14
168#define CTX_SECOND_BB_STATE 0x16
169#define CTX_BB_PER_CTX_PTR 0x18
170#define CTX_RCS_INDIRECT_CTX 0x1a
171#define CTX_RCS_INDIRECT_CTX_OFFSET 0x1c
172#define CTX_LRI_HEADER_1 0x21
173#define CTX_CTX_TIMESTAMP 0x22
174#define CTX_PDP3_UDW 0x24
175#define CTX_PDP3_LDW 0x26
176#define CTX_PDP2_UDW 0x28
177#define CTX_PDP2_LDW 0x2a
178#define CTX_PDP1_UDW 0x2c
179#define CTX_PDP1_LDW 0x2e
180#define CTX_PDP0_UDW 0x30
181#define CTX_PDP0_LDW 0x32
182#define CTX_LRI_HEADER_2 0x41
183#define CTX_R_PWR_CLK_STATE 0x42
184#define CTX_GPGPU_CSR_BASE_ADDRESS 0x44
185
Ben Widawsky84b790f2014-07-24 17:04:36 +0100186#define GEN8_CTX_VALID (1<<0)
187#define GEN8_CTX_FORCE_PD_RESTORE (1<<1)
188#define GEN8_CTX_FORCE_RESTORE (1<<2)
189#define GEN8_CTX_L3LLC_COHERENT (1<<5)
190#define GEN8_CTX_PRIVILEGE (1<<8)
Michel Thierrye5815a22015-04-08 12:13:32 +0100191
192#define ASSIGN_CTX_PDP(ppgtt, reg_state, n) { \
Michel Thierryd7b26332015-04-08 12:13:34 +0100193 const u64 _addr = test_bit(n, ppgtt->pdp.used_pdpes) ? \
Michel Thierrye5815a22015-04-08 12:13:32 +0100194 ppgtt->pdp.page_directory[n]->daddr : \
195 ppgtt->scratch_pd->daddr; \
196 reg_state[CTX_PDP ## n ## _UDW+1] = upper_32_bits(_addr); \
197 reg_state[CTX_PDP ## n ## _LDW+1] = lower_32_bits(_addr); \
198}
199
Ben Widawsky84b790f2014-07-24 17:04:36 +0100200enum {
201 ADVANCED_CONTEXT = 0,
202 LEGACY_CONTEXT,
203 ADVANCED_AD_CONTEXT,
204 LEGACY_64B_CONTEXT
205};
206#define GEN8_CTX_MODE_SHIFT 3
207enum {
208 FAULT_AND_HANG = 0,
209 FAULT_AND_HALT, /* Debug only */
210 FAULT_AND_STREAM,
211 FAULT_AND_CONTINUE /* Unsupported */
212};
213#define GEN8_CTX_ID_SHIFT 32
Arun Siluvery17ee9502015-06-19 19:07:01 +0100214#define CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT 0x17
Ben Widawsky84b790f2014-07-24 17:04:36 +0100215
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000216static int intel_lr_context_pin(struct intel_engine_cs *ring,
217 struct intel_context *ctx);
218
Oscar Mateo73e4d072014-07-24 17:04:48 +0100219/**
220 * intel_sanitize_enable_execlists() - sanitize i915.enable_execlists
221 * @dev: DRM device.
222 * @enable_execlists: value of i915.enable_execlists module parameter.
223 *
224 * Only certain platforms support Execlists (the prerequisites being
Thomas Daniel27401d12014-12-11 12:48:35 +0000225 * support for Logical Ring Contexts and Aliasing PPGTT or better).
Oscar Mateo73e4d072014-07-24 17:04:48 +0100226 *
227 * Return: 1 if Execlists is supported and has to be enabled.
228 */
Oscar Mateo127f1002014-07-24 17:04:11 +0100229int intel_sanitize_enable_execlists(struct drm_device *dev, int enable_execlists)
230{
Daniel Vetterbd84b1e2014-08-11 15:57:57 +0200231 WARN_ON(i915.enable_ppgtt == -1);
232
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000233 if (INTEL_INFO(dev)->gen >= 9)
234 return 1;
235
Oscar Mateo127f1002014-07-24 17:04:11 +0100236 if (enable_execlists == 0)
237 return 0;
238
Oscar Mateo14bf9932014-07-24 17:04:34 +0100239 if (HAS_LOGICAL_RING_CONTEXTS(dev) && USES_PPGTT(dev) &&
240 i915.use_mmio_flip >= 0)
Oscar Mateo127f1002014-07-24 17:04:11 +0100241 return 1;
242
243 return 0;
244}
Oscar Mateoede7d422014-07-24 17:04:12 +0100245
Oscar Mateo73e4d072014-07-24 17:04:48 +0100246/**
247 * intel_execlists_ctx_id() - get the Execlists Context ID
248 * @ctx_obj: Logical Ring Context backing object.
249 *
250 * Do not confuse with ctx->id! Unfortunately we have a name overload
251 * here: the old context ID we pass to userspace as a handler so that
252 * they can refer to a context, and the new context ID we pass to the
253 * ELSP so that the GPU can inform us of the context status via
254 * interrupts.
255 *
256 * Return: 20-bits globally unique context ID.
257 */
Ben Widawsky84b790f2014-07-24 17:04:36 +0100258u32 intel_execlists_ctx_id(struct drm_i915_gem_object *ctx_obj)
259{
260 u32 lrca = i915_gem_obj_ggtt_offset(ctx_obj);
261
262 /* LRCA is required to be 4K aligned so the more significant 20 bits
263 * are globally unique */
264 return lrca >> 12;
265}
266
Nick Hoath203a5712015-02-06 11:30:04 +0000267static uint64_t execlists_ctx_descriptor(struct intel_engine_cs *ring,
268 struct drm_i915_gem_object *ctx_obj)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100269{
Nick Hoath203a5712015-02-06 11:30:04 +0000270 struct drm_device *dev = ring->dev;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100271 uint64_t desc;
272 uint64_t lrca = i915_gem_obj_ggtt_offset(ctx_obj);
Michel Thierryacdd8842014-07-24 17:04:38 +0100273
274 WARN_ON(lrca & 0xFFFFFFFF00000FFFULL);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100275
276 desc = GEN8_CTX_VALID;
277 desc |= LEGACY_CONTEXT << GEN8_CTX_MODE_SHIFT;
Arun Siluvery51847fb2015-04-07 14:01:33 +0100278 if (IS_GEN8(ctx_obj->base.dev))
279 desc |= GEN8_CTX_L3LLC_COHERENT;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100280 desc |= GEN8_CTX_PRIVILEGE;
281 desc |= lrca;
282 desc |= (u64)intel_execlists_ctx_id(ctx_obj) << GEN8_CTX_ID_SHIFT;
283
284 /* TODO: WaDisableLiteRestore when we start using semaphore
285 * signalling between Command Streamers */
286 /* desc |= GEN8_CTX_FORCE_RESTORE; */
287
Nick Hoath203a5712015-02-06 11:30:04 +0000288 /* WaEnableForceRestoreInCtxtDescForVCS:skl */
289 if (IS_GEN9(dev) &&
290 INTEL_REVID(dev) <= SKL_REVID_B0 &&
291 (ring->id == BCS || ring->id == VCS ||
292 ring->id == VECS || ring->id == VCS2))
293 desc |= GEN8_CTX_FORCE_RESTORE;
294
Ben Widawsky84b790f2014-07-24 17:04:36 +0100295 return desc;
296}
297
298static void execlists_elsp_write(struct intel_engine_cs *ring,
299 struct drm_i915_gem_object *ctx_obj0,
300 struct drm_i915_gem_object *ctx_obj1)
301{
Tvrtko Ursulin6e7cc472014-11-13 17:51:51 +0000302 struct drm_device *dev = ring->dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100304 uint64_t temp = 0;
305 uint32_t desc[4];
306
307 /* XXX: You must always write both descriptors in the order below. */
308 if (ctx_obj1)
Nick Hoath203a5712015-02-06 11:30:04 +0000309 temp = execlists_ctx_descriptor(ring, ctx_obj1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100310 else
311 temp = 0;
312 desc[1] = (u32)(temp >> 32);
313 desc[0] = (u32)temp;
314
Nick Hoath203a5712015-02-06 11:30:04 +0000315 temp = execlists_ctx_descriptor(ring, ctx_obj0);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100316 desc[3] = (u32)(temp >> 32);
317 desc[2] = (u32)temp;
318
Chris Wilsona6111f72015-04-07 16:21:02 +0100319 spin_lock(&dev_priv->uncore.lock);
320 intel_uncore_forcewake_get__locked(dev_priv, FORCEWAKE_ALL);
321 I915_WRITE_FW(RING_ELSP(ring), desc[1]);
322 I915_WRITE_FW(RING_ELSP(ring), desc[0]);
323 I915_WRITE_FW(RING_ELSP(ring), desc[3]);
Chris Wilson6daccb02015-01-16 11:34:35 +0200324
Ben Widawsky84b790f2014-07-24 17:04:36 +0100325 /* The context is automatically loaded after the following */
Chris Wilsona6111f72015-04-07 16:21:02 +0100326 I915_WRITE_FW(RING_ELSP(ring), desc[2]);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100327
328 /* ELSP is a wo register, so use another nearby reg for posting instead */
Chris Wilsona6111f72015-04-07 16:21:02 +0100329 POSTING_READ_FW(RING_EXECLIST_STATUS(ring));
330 intel_uncore_forcewake_put__locked(dev_priv, FORCEWAKE_ALL);
331 spin_unlock(&dev_priv->uncore.lock);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100332}
333
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000334static int execlists_update_context(struct drm_i915_gem_object *ctx_obj,
335 struct drm_i915_gem_object *ring_obj,
Michel Thierryd7b26332015-04-08 12:13:34 +0100336 struct i915_hw_ppgtt *ppgtt,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000337 u32 tail)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100338{
339 struct page *page;
340 uint32_t *reg_state;
341
342 page = i915_gem_object_get_page(ctx_obj, 1);
343 reg_state = kmap_atomic(page);
344
345 reg_state[CTX_RING_TAIL+1] = tail;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000346 reg_state[CTX_RING_BUFFER_START+1] = i915_gem_obj_ggtt_offset(ring_obj);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100347
Michel Thierryd7b26332015-04-08 12:13:34 +0100348 /* True PPGTT with dynamic page allocation: update PDP registers and
349 * point the unallocated PDPs to the scratch page
350 */
351 if (ppgtt) {
352 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
353 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
354 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
355 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
356 }
357
Oscar Mateoae1250b2014-07-24 17:04:37 +0100358 kunmap_atomic(reg_state);
359
360 return 0;
361}
362
Dave Gordoncd0707c2014-10-30 15:41:56 +0000363static void execlists_submit_contexts(struct intel_engine_cs *ring,
364 struct intel_context *to0, u32 tail0,
365 struct intel_context *to1, u32 tail1)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100366{
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000367 struct drm_i915_gem_object *ctx_obj0 = to0->engine[ring->id].state;
368 struct intel_ringbuffer *ringbuf0 = to0->engine[ring->id].ringbuf;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100369 struct drm_i915_gem_object *ctx_obj1 = NULL;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000370 struct intel_ringbuffer *ringbuf1 = NULL;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100371
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372 BUG_ON(!ctx_obj0);
Michel Thierryacdd8842014-07-24 17:04:38 +0100373 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj0));
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000374 WARN_ON(!i915_gem_obj_is_pinned(ringbuf0->obj));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375
Michel Thierryd7b26332015-04-08 12:13:34 +0100376 execlists_update_context(ctx_obj0, ringbuf0->obj, to0->ppgtt, tail0);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100377
Ben Widawsky84b790f2014-07-24 17:04:36 +0100378 if (to1) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000379 ringbuf1 = to1->engine[ring->id].ringbuf;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100380 ctx_obj1 = to1->engine[ring->id].state;
381 BUG_ON(!ctx_obj1);
Michel Thierryacdd8842014-07-24 17:04:38 +0100382 WARN_ON(!i915_gem_obj_is_pinned(ctx_obj1));
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000383 WARN_ON(!i915_gem_obj_is_pinned(ringbuf1->obj));
Oscar Mateoae1250b2014-07-24 17:04:37 +0100384
Michel Thierryd7b26332015-04-08 12:13:34 +0100385 execlists_update_context(ctx_obj1, ringbuf1->obj, to1->ppgtt, tail1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100386 }
387
388 execlists_elsp_write(ring, ctx_obj0, ctx_obj1);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100389}
390
Michel Thierryacdd8842014-07-24 17:04:38 +0100391static void execlists_context_unqueue(struct intel_engine_cs *ring)
392{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000393 struct drm_i915_gem_request *req0 = NULL, *req1 = NULL;
394 struct drm_i915_gem_request *cursor = NULL, *tmp = NULL;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100395
396 assert_spin_locked(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100397
Peter Antoine779949f2015-05-11 16:03:27 +0100398 /*
399 * If irqs are not active generate a warning as batches that finish
400 * without the irqs may get lost and a GPU Hang may occur.
401 */
402 WARN_ON(!intel_irqs_enabled(ring->dev->dev_private));
403
Michel Thierryacdd8842014-07-24 17:04:38 +0100404 if (list_empty(&ring->execlist_queue))
405 return;
406
407 /* Try to read in pairs */
408 list_for_each_entry_safe(cursor, tmp, &ring->execlist_queue,
409 execlist_link) {
410 if (!req0) {
411 req0 = cursor;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000412 } else if (req0->ctx == cursor->ctx) {
Michel Thierryacdd8842014-07-24 17:04:38 +0100413 /* Same ctx: ignore first request, as second request
414 * will update tail past first request's workload */
Oscar Mateoe1fee722014-07-24 17:04:40 +0100415 cursor->elsp_submitted = req0->elsp_submitted;
Michel Thierryacdd8842014-07-24 17:04:38 +0100416 list_del(&req0->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000417 list_add_tail(&req0->execlist_link,
418 &ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +0100419 req0 = cursor;
420 } else {
421 req1 = cursor;
422 break;
423 }
424 }
425
Michel Thierry53292cd2015-04-15 18:11:33 +0100426 if (IS_GEN8(ring->dev) || IS_GEN9(ring->dev)) {
427 /*
428 * WaIdleLiteRestore: make sure we never cause a lite
429 * restore with HEAD==TAIL
430 */
Michel Thierryd63f8202015-04-27 12:31:44 +0100431 if (req0->elsp_submitted) {
Michel Thierry53292cd2015-04-15 18:11:33 +0100432 /*
433 * Apply the wa NOOPS to prevent ring:HEAD == req:TAIL
434 * as we resubmit the request. See gen8_emit_request()
435 * for where we prepare the padding after the end of the
436 * request.
437 */
438 struct intel_ringbuffer *ringbuf;
439
440 ringbuf = req0->ctx->engine[ring->id].ringbuf;
441 req0->tail += 8;
442 req0->tail &= ringbuf->size - 1;
443 }
444 }
445
Oscar Mateoe1fee722014-07-24 17:04:40 +0100446 WARN_ON(req1 && req1->elsp_submitted);
447
Nick Hoath6d3d8272015-01-15 13:10:39 +0000448 execlists_submit_contexts(ring, req0->ctx, req0->tail,
449 req1 ? req1->ctx : NULL,
450 req1 ? req1->tail : 0);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100451
452 req0->elsp_submitted++;
453 if (req1)
454 req1->elsp_submitted++;
Michel Thierryacdd8842014-07-24 17:04:38 +0100455}
456
Thomas Daniele981e7b2014-07-24 17:04:39 +0100457static bool execlists_check_remove_request(struct intel_engine_cs *ring,
458 u32 request_id)
459{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000460 struct drm_i915_gem_request *head_req;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100461
462 assert_spin_locked(&ring->execlist_lock);
463
464 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000465 struct drm_i915_gem_request,
Thomas Daniele981e7b2014-07-24 17:04:39 +0100466 execlist_link);
467
468 if (head_req != NULL) {
469 struct drm_i915_gem_object *ctx_obj =
Nick Hoath6d3d8272015-01-15 13:10:39 +0000470 head_req->ctx->engine[ring->id].state;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100471 if (intel_execlists_ctx_id(ctx_obj) == request_id) {
Oscar Mateoe1fee722014-07-24 17:04:40 +0100472 WARN(head_req->elsp_submitted == 0,
473 "Never submitted head request\n");
474
475 if (--head_req->elsp_submitted <= 0) {
476 list_del(&head_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000477 list_add_tail(&head_req->execlist_link,
478 &ring->execlist_retired_req_list);
Oscar Mateoe1fee722014-07-24 17:04:40 +0100479 return true;
480 }
Thomas Daniele981e7b2014-07-24 17:04:39 +0100481 }
482 }
483
484 return false;
485}
486
Oscar Mateo73e4d072014-07-24 17:04:48 +0100487/**
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100488 * intel_lrc_irq_handler() - handle Context Switch interrupts
Oscar Mateo73e4d072014-07-24 17:04:48 +0100489 * @ring: Engine Command Streamer to handle.
490 *
491 * Check the unread Context Status Buffers and manage the submission of new
492 * contexts to the ELSP accordingly.
493 */
Daniel Vetter3f7531c2014-12-10 17:41:43 +0100494void intel_lrc_irq_handler(struct intel_engine_cs *ring)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100495{
496 struct drm_i915_private *dev_priv = ring->dev->dev_private;
497 u32 status_pointer;
498 u8 read_pointer;
499 u8 write_pointer;
500 u32 status;
501 u32 status_id;
502 u32 submit_contexts = 0;
503
504 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
505
506 read_pointer = ring->next_context_status_buffer;
507 write_pointer = status_pointer & 0x07;
508 if (read_pointer > write_pointer)
509 write_pointer += 6;
510
511 spin_lock(&ring->execlist_lock);
512
513 while (read_pointer < write_pointer) {
514 read_pointer++;
515 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) +
516 (read_pointer % 6) * 8);
517 status_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) +
518 (read_pointer % 6) * 8 + 4);
519
Oscar Mateoe1fee722014-07-24 17:04:40 +0100520 if (status & GEN8_CTX_STATUS_PREEMPTED) {
521 if (status & GEN8_CTX_STATUS_LITE_RESTORE) {
522 if (execlists_check_remove_request(ring, status_id))
523 WARN(1, "Lite Restored request removed from queue\n");
524 } else
525 WARN(1, "Preemption without Lite Restore\n");
526 }
527
528 if ((status & GEN8_CTX_STATUS_ACTIVE_IDLE) ||
529 (status & GEN8_CTX_STATUS_ELEMENT_SWITCH)) {
Thomas Daniele981e7b2014-07-24 17:04:39 +0100530 if (execlists_check_remove_request(ring, status_id))
531 submit_contexts++;
532 }
533 }
534
535 if (submit_contexts != 0)
536 execlists_context_unqueue(ring);
537
538 spin_unlock(&ring->execlist_lock);
539
540 WARN(submit_contexts > 2, "More than two context complete events?\n");
541 ring->next_context_status_buffer = write_pointer % 6;
542
543 I915_WRITE(RING_CONTEXT_STATUS_PTR(ring),
544 ((u32)ring->next_context_status_buffer & 0x07) << 8);
545}
546
Michel Thierryacdd8842014-07-24 17:04:38 +0100547static int execlists_context_queue(struct intel_engine_cs *ring,
548 struct intel_context *to,
Nick Hoath2d129552015-01-15 13:10:36 +0000549 u32 tail,
550 struct drm_i915_gem_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +0100551{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000552 struct drm_i915_gem_request *cursor;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100553 int num_elements = 0;
Michel Thierryacdd8842014-07-24 17:04:38 +0100554
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000555 if (to != ring->default_context)
556 intel_lr_context_pin(ring, to);
557
Nick Hoath2d129552015-01-15 13:10:36 +0000558 if (!request) {
559 /*
560 * If there isn't a request associated with this submission,
561 * create one as a temporary holder.
562 */
Nick Hoath2d129552015-01-15 13:10:36 +0000563 request = kzalloc(sizeof(*request), GFP_KERNEL);
564 if (request == NULL)
565 return -ENOMEM;
Nick Hoath2d129552015-01-15 13:10:36 +0000566 request->ring = ring;
Nick Hoath6d3d8272015-01-15 13:10:39 +0000567 request->ctx = to;
Nick Hoathb3a38992015-02-19 16:30:47 +0000568 kref_init(&request->ref);
Nick Hoathb3a38992015-02-19 16:30:47 +0000569 i915_gem_context_reference(request->ctx);
Nick Hoath21076372015-01-15 13:10:38 +0000570 } else {
Nick Hoathb3a38992015-02-19 16:30:47 +0000571 i915_gem_request_reference(request);
Nick Hoath21076372015-01-15 13:10:38 +0000572 WARN_ON(to != request->ctx);
Nick Hoath2d129552015-01-15 13:10:36 +0000573 }
Nick Hoath72f95af2015-01-15 13:10:37 +0000574 request->tail = tail;
Nick Hoath2d129552015-01-15 13:10:36 +0000575
Chris Wilsonb5eba372015-04-07 16:20:48 +0100576 spin_lock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100577
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100578 list_for_each_entry(cursor, &ring->execlist_queue, execlist_link)
579 if (++num_elements > 2)
580 break;
581
582 if (num_elements > 2) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000583 struct drm_i915_gem_request *tail_req;
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100584
585 tail_req = list_last_entry(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +0000586 struct drm_i915_gem_request,
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100587 execlist_link);
588
Nick Hoath6d3d8272015-01-15 13:10:39 +0000589 if (to == tail_req->ctx) {
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100590 WARN(tail_req->elsp_submitted != 0,
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000591 "More than 2 already-submitted reqs queued\n");
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100592 list_del(&tail_req->execlist_link);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000593 list_add_tail(&tail_req->execlist_link,
594 &ring->execlist_retired_req_list);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100595 }
596 }
597
Nick Hoath6d3d8272015-01-15 13:10:39 +0000598 list_add_tail(&request->execlist_link, &ring->execlist_queue);
Oscar Mateof1ad5a12014-07-24 17:04:41 +0100599 if (num_elements == 0)
Michel Thierryacdd8842014-07-24 17:04:38 +0100600 execlists_context_unqueue(ring);
601
Chris Wilsonb5eba372015-04-07 16:20:48 +0100602 spin_unlock_irq(&ring->execlist_lock);
Michel Thierryacdd8842014-07-24 17:04:38 +0100603
604 return 0;
605}
606
Nick Hoath21076372015-01-15 13:10:38 +0000607static int logical_ring_invalidate_all_caches(struct intel_ringbuffer *ringbuf,
608 struct intel_context *ctx)
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100609{
610 struct intel_engine_cs *ring = ringbuf->ring;
611 uint32_t flush_domains;
612 int ret;
613
614 flush_domains = 0;
615 if (ring->gpu_caches_dirty)
616 flush_domains = I915_GEM_GPU_DOMAINS;
617
Nick Hoath21076372015-01-15 13:10:38 +0000618 ret = ring->emit_flush(ringbuf, ctx,
619 I915_GEM_GPU_DOMAINS, flush_domains);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100620 if (ret)
621 return ret;
622
623 ring->gpu_caches_dirty = false;
624 return 0;
625}
626
627static int execlists_move_to_gpu(struct intel_ringbuffer *ringbuf,
Nick Hoath21076372015-01-15 13:10:38 +0000628 struct intel_context *ctx,
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100629 struct list_head *vmas)
630{
631 struct intel_engine_cs *ring = ringbuf->ring;
Chris Wilson03ade512015-04-27 13:41:18 +0100632 const unsigned other_rings = ~intel_ring_flag(ring);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100633 struct i915_vma *vma;
634 uint32_t flush_domains = 0;
635 bool flush_chipset = false;
636 int ret;
637
638 list_for_each_entry(vma, vmas, exec_list) {
639 struct drm_i915_gem_object *obj = vma->obj;
640
Chris Wilson03ade512015-04-27 13:41:18 +0100641 if (obj->active & other_rings) {
642 ret = i915_gem_object_sync(obj, ring);
643 if (ret)
644 return ret;
645 }
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100646
647 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
648 flush_chipset |= i915_gem_clflush_object(obj, false);
649
650 flush_domains |= obj->base.write_domain;
651 }
652
653 if (flush_domains & I915_GEM_DOMAIN_GTT)
654 wmb();
655
656 /* Unconditionally invalidate gpu caches and ensure that we do flush
657 * any residual writes from the previous batch.
658 */
Nick Hoath21076372015-01-15 13:10:38 +0000659 return logical_ring_invalidate_all_caches(ringbuf, ctx);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100660}
661
John Harrison6689cb22015-03-19 12:30:08 +0000662int intel_logical_ring_alloc_request_extras(struct drm_i915_gem_request *request,
663 struct intel_context *ctx)
John Harrisonbc0dce32015-03-19 12:30:07 +0000664{
John Harrisonbc0dce32015-03-19 12:30:07 +0000665 int ret;
666
John Harrison6689cb22015-03-19 12:30:08 +0000667 if (ctx != request->ring->default_context) {
668 ret = intel_lr_context_pin(request->ring, ctx);
669 if (ret)
John Harrisonbc0dce32015-03-19 12:30:07 +0000670 return ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000671 }
672
John Harrison6689cb22015-03-19 12:30:08 +0000673 request->ringbuf = ctx->engine[request->ring->id].ringbuf;
674 request->ctx = ctx;
John Harrisonbc0dce32015-03-19 12:30:07 +0000675 i915_gem_context_reference(request->ctx);
John Harrisonbc0dce32015-03-19 12:30:07 +0000676
John Harrisonbc0dce32015-03-19 12:30:07 +0000677 return 0;
678}
679
Chris Wilson595e1ee2015-04-07 16:20:51 +0100680static int logical_ring_wait_for_space(struct intel_ringbuffer *ringbuf,
681 struct intel_context *ctx,
682 int bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000683{
684 struct intel_engine_cs *ring = ringbuf->ring;
685 struct drm_i915_gem_request *request;
Chris Wilsonb4716182015-04-27 13:41:17 +0100686 unsigned space;
687 int ret;
John Harrisonbc0dce32015-03-19 12:30:07 +0000688
689 if (intel_ring_space(ringbuf) >= bytes)
690 return 0;
691
692 list_for_each_entry(request, &ring->request_list, list) {
693 /*
694 * The request queue is per-engine, so can contain requests
695 * from multiple ringbuffers. Here, we must ignore any that
696 * aren't from the ringbuffer we're considering.
697 */
Chris Wilsonb4716182015-04-27 13:41:17 +0100698 if (request->ringbuf != ringbuf)
John Harrisonbc0dce32015-03-19 12:30:07 +0000699 continue;
700
701 /* Would completion of this request free enough space? */
Chris Wilsonb4716182015-04-27 13:41:17 +0100702 space = __intel_ring_space(request->postfix, ringbuf->tail,
703 ringbuf->size);
704 if (space >= bytes)
John Harrisonbc0dce32015-03-19 12:30:07 +0000705 break;
John Harrisonbc0dce32015-03-19 12:30:07 +0000706 }
707
Chris Wilson595e1ee2015-04-07 16:20:51 +0100708 if (WARN_ON(&request->list == &ring->request_list))
John Harrisonbc0dce32015-03-19 12:30:07 +0000709 return -ENOSPC;
710
711 ret = i915_wait_request(request);
712 if (ret)
713 return ret;
714
Chris Wilsonb4716182015-04-27 13:41:17 +0100715 ringbuf->space = space;
716 return 0;
John Harrisonbc0dce32015-03-19 12:30:07 +0000717}
718
719/*
720 * intel_logical_ring_advance_and_submit() - advance the tail and submit the workload
721 * @ringbuf: Logical Ringbuffer to advance.
722 *
723 * The tail is updated in our logical ringbuffer struct, not in the actual context. What
724 * really happens during submission is that the context and current tail will be placed
725 * on a queue waiting for the ELSP to be ready to accept a new context submission. At that
726 * point, the tail *inside* the context is updated and the ELSP written to.
727 */
728static void
729intel_logical_ring_advance_and_submit(struct intel_ringbuffer *ringbuf,
730 struct intel_context *ctx,
731 struct drm_i915_gem_request *request)
732{
733 struct intel_engine_cs *ring = ringbuf->ring;
734
735 intel_logical_ring_advance(ringbuf);
736
737 if (intel_ring_stopped(ring))
738 return;
739
740 execlists_context_queue(ring, ctx, ringbuf->tail, request);
741}
742
John Harrisonbc0dce32015-03-19 12:30:07 +0000743static int logical_ring_wrap_buffer(struct intel_ringbuffer *ringbuf,
744 struct intel_context *ctx)
745{
746 uint32_t __iomem *virt;
747 int rem = ringbuf->size - ringbuf->tail;
748
749 if (ringbuf->space < rem) {
750 int ret = logical_ring_wait_for_space(ringbuf, ctx, rem);
751
752 if (ret)
753 return ret;
754 }
755
756 virt = ringbuf->virtual_start + ringbuf->tail;
757 rem /= 4;
758 while (rem--)
759 iowrite32(MI_NOOP, virt++);
760
761 ringbuf->tail = 0;
762 intel_ring_update_space(ringbuf);
763
764 return 0;
765}
766
767static int logical_ring_prepare(struct intel_ringbuffer *ringbuf,
768 struct intel_context *ctx, int bytes)
769{
770 int ret;
771
772 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
773 ret = logical_ring_wrap_buffer(ringbuf, ctx);
774 if (unlikely(ret))
775 return ret;
776 }
777
778 if (unlikely(ringbuf->space < bytes)) {
779 ret = logical_ring_wait_for_space(ringbuf, ctx, bytes);
780 if (unlikely(ret))
781 return ret;
782 }
783
784 return 0;
785}
786
787/**
788 * intel_logical_ring_begin() - prepare the logical ringbuffer to accept some commands
789 *
790 * @ringbuf: Logical ringbuffer.
791 * @num_dwords: number of DWORDs that we plan to write to the ringbuffer.
792 *
793 * The ringbuffer might not be ready to accept the commands right away (maybe it needs to
794 * be wrapped, or wait a bit for the tail to be updated). This function takes care of that
795 * and also preallocates a request (every workload submission is still mediated through
796 * requests, same as it did with legacy ringbuffer submission).
797 *
798 * Return: non-zero if the ringbuffer is not ready to be written to.
799 */
800static int intel_logical_ring_begin(struct intel_ringbuffer *ringbuf,
801 struct intel_context *ctx, int num_dwords)
802{
803 struct intel_engine_cs *ring = ringbuf->ring;
804 struct drm_device *dev = ring->dev;
805 struct drm_i915_private *dev_priv = dev->dev_private;
806 int ret;
807
808 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
809 dev_priv->mm.interruptible);
810 if (ret)
811 return ret;
812
813 ret = logical_ring_prepare(ringbuf, ctx, num_dwords * sizeof(uint32_t));
814 if (ret)
815 return ret;
816
817 /* Preallocate the olr before touching the ring */
John Harrison6689cb22015-03-19 12:30:08 +0000818 ret = i915_gem_request_alloc(ring, ctx);
John Harrisonbc0dce32015-03-19 12:30:07 +0000819 if (ret)
820 return ret;
821
822 ringbuf->space -= num_dwords * sizeof(uint32_t);
823 return 0;
824}
825
Oscar Mateo73e4d072014-07-24 17:04:48 +0100826/**
827 * execlists_submission() - submit a batchbuffer for execution, Execlists style
828 * @dev: DRM device.
829 * @file: DRM file.
830 * @ring: Engine Command Streamer to submit to.
831 * @ctx: Context to employ for this submission.
832 * @args: execbuffer call arguments.
833 * @vmas: list of vmas.
834 * @batch_obj: the batchbuffer to submit.
835 * @exec_start: batchbuffer start virtual address pointer.
John Harrison8e004ef2015-02-13 11:48:10 +0000836 * @dispatch_flags: translated execbuffer call flags.
Oscar Mateo73e4d072014-07-24 17:04:48 +0100837 *
838 * This is the evil twin version of i915_gem_ringbuffer_submission. It abstracts
839 * away the submission details of the execbuffer ioctl call.
840 *
841 * Return: non-zero if the submission fails.
842 */
Oscar Mateo454afeb2014-07-24 17:04:22 +0100843int intel_execlists_submission(struct drm_device *dev, struct drm_file *file,
844 struct intel_engine_cs *ring,
845 struct intel_context *ctx,
846 struct drm_i915_gem_execbuffer2 *args,
847 struct list_head *vmas,
848 struct drm_i915_gem_object *batch_obj,
John Harrison8e004ef2015-02-13 11:48:10 +0000849 u64 exec_start, u32 dispatch_flags)
Oscar Mateo454afeb2014-07-24 17:04:22 +0100850{
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100851 struct drm_i915_private *dev_priv = dev->dev_private;
852 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
853 int instp_mode;
854 u32 instp_mask;
855 int ret;
856
857 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
858 instp_mask = I915_EXEC_CONSTANTS_MASK;
859 switch (instp_mode) {
860 case I915_EXEC_CONSTANTS_REL_GENERAL:
861 case I915_EXEC_CONSTANTS_ABSOLUTE:
862 case I915_EXEC_CONSTANTS_REL_SURFACE:
863 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
864 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
865 return -EINVAL;
866 }
867
868 if (instp_mode != dev_priv->relative_constants_mode) {
869 if (instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
870 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
871 return -EINVAL;
872 }
873
874 /* The HW changed the meaning on this bit on gen6 */
875 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
876 }
877 break;
878 default:
879 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
880 return -EINVAL;
881 }
882
883 if (args->num_cliprects != 0) {
884 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
885 return -EINVAL;
886 } else {
887 if (args->DR4 == 0xffffffff) {
888 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
889 args->DR4 = 0;
890 }
891
892 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
893 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
894 return -EINVAL;
895 }
896 }
897
898 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
899 DRM_DEBUG("sol reset is gen7 only\n");
900 return -EINVAL;
901 }
902
Nick Hoath21076372015-01-15 13:10:38 +0000903 ret = execlists_move_to_gpu(ringbuf, ctx, vmas);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100904 if (ret)
905 return ret;
906
907 if (ring == &dev_priv->ring[RCS] &&
908 instp_mode != dev_priv->relative_constants_mode) {
Nick Hoath21076372015-01-15 13:10:38 +0000909 ret = intel_logical_ring_begin(ringbuf, ctx, 4);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100910 if (ret)
911 return ret;
912
913 intel_logical_ring_emit(ringbuf, MI_NOOP);
914 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(1));
915 intel_logical_ring_emit(ringbuf, INSTPM);
916 intel_logical_ring_emit(ringbuf, instp_mask << 16 | instp_mode);
917 intel_logical_ring_advance(ringbuf);
918
919 dev_priv->relative_constants_mode = instp_mode;
920 }
921
John Harrison8e004ef2015-02-13 11:48:10 +0000922 ret = ring->emit_bb_start(ringbuf, ctx, exec_start, dispatch_flags);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100923 if (ret)
924 return ret;
925
John Harrison5e4be7b2015-02-13 11:48:11 +0000926 trace_i915_gem_ring_dispatch(intel_ring_get_request(ring), dispatch_flags);
927
Oscar Mateoba8b7cc2014-07-24 17:04:33 +0100928 i915_gem_execbuffer_move_to_active(vmas, ring);
929 i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);
930
Oscar Mateo454afeb2014-07-24 17:04:22 +0100931 return 0;
932}
933
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000934void intel_execlists_retire_requests(struct intel_engine_cs *ring)
935{
Nick Hoath6d3d8272015-01-15 13:10:39 +0000936 struct drm_i915_gem_request *req, *tmp;
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000937 struct list_head retired_list;
938
939 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
940 if (list_empty(&ring->execlist_retired_req_list))
941 return;
942
943 INIT_LIST_HEAD(&retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100944 spin_lock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000945 list_replace_init(&ring->execlist_retired_req_list, &retired_list);
Chris Wilsonb5eba372015-04-07 16:20:48 +0100946 spin_unlock_irq(&ring->execlist_lock);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000947
948 list_for_each_entry_safe(req, tmp, &retired_list, execlist_link) {
Nick Hoath6d3d8272015-01-15 13:10:39 +0000949 struct intel_context *ctx = req->ctx;
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000950 struct drm_i915_gem_object *ctx_obj =
951 ctx->engine[ring->id].state;
952
953 if (ctx_obj && (ctx != ring->default_context))
954 intel_lr_context_unpin(ring, ctx);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000955 list_del(&req->execlist_link);
Nick Hoathf8210792015-01-29 16:55:07 +0000956 i915_gem_request_unreference(req);
Thomas Danielc86ee3a92014-11-13 10:27:05 +0000957 }
958}
959
Oscar Mateo454afeb2014-07-24 17:04:22 +0100960void intel_logical_ring_stop(struct intel_engine_cs *ring)
961{
Oscar Mateo9832b9d2014-07-24 17:04:30 +0100962 struct drm_i915_private *dev_priv = ring->dev->dev_private;
963 int ret;
964
965 if (!intel_ring_initialized(ring))
966 return;
967
968 ret = intel_ring_idle(ring);
969 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
970 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
971 ring->name, ret);
972
973 /* TODO: Is this correct with Execlists enabled? */
974 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
975 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
976 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
977 return;
978 }
979 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
Oscar Mateo454afeb2014-07-24 17:04:22 +0100980}
981
Nick Hoath21076372015-01-15 13:10:38 +0000982int logical_ring_flush_all_caches(struct intel_ringbuffer *ringbuf,
983 struct intel_context *ctx)
Oscar Mateo48e29f52014-07-24 17:04:29 +0100984{
985 struct intel_engine_cs *ring = ringbuf->ring;
986 int ret;
987
988 if (!ring->gpu_caches_dirty)
989 return 0;
990
Nick Hoath21076372015-01-15 13:10:38 +0000991 ret = ring->emit_flush(ringbuf, ctx, 0, I915_GEM_GPU_DOMAINS);
Oscar Mateo48e29f52014-07-24 17:04:29 +0100992 if (ret)
993 return ret;
994
995 ring->gpu_caches_dirty = false;
996 return 0;
997}
998
Oscar Mateodcb4c122014-11-13 10:28:10 +0000999static int intel_lr_context_pin(struct intel_engine_cs *ring,
1000 struct intel_context *ctx)
1001{
1002 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001003 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001004 int ret = 0;
1005
1006 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001007 if (ctx->engine[ring->id].pin_count++ == 0) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00001008 ret = i915_gem_obj_ggtt_pin(ctx_obj,
1009 GEN8_LR_CONTEXT_ALIGN, 0);
1010 if (ret)
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001011 goto reset_pin_count;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001012
1013 ret = intel_pin_and_map_ringbuffer_obj(ring->dev, ringbuf);
1014 if (ret)
1015 goto unpin_ctx_obj;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001016 }
1017
1018 return ret;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001019
1020unpin_ctx_obj:
1021 i915_gem_object_ggtt_unpin(ctx_obj);
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001022reset_pin_count:
1023 ctx->engine[ring->id].pin_count = 0;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001024
1025 return ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001026}
1027
1028void intel_lr_context_unpin(struct intel_engine_cs *ring,
1029 struct intel_context *ctx)
1030{
1031 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001032 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001033
1034 if (ctx_obj) {
1035 WARN_ON(!mutex_is_locked(&ring->dev->struct_mutex));
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02001036 if (--ctx->engine[ring->id].pin_count == 0) {
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001037 intel_unpin_ringbuffer_obj(ringbuf);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001038 i915_gem_object_ggtt_unpin(ctx_obj);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001039 }
Oscar Mateodcb4c122014-11-13 10:28:10 +00001040 }
1041}
1042
Michel Thierry771b9a52014-11-11 16:47:33 +00001043static int intel_logical_ring_workarounds_emit(struct intel_engine_cs *ring,
1044 struct intel_context *ctx)
1045{
1046 int ret, i;
1047 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
1048 struct drm_device *dev = ring->dev;
1049 struct drm_i915_private *dev_priv = dev->dev_private;
1050 struct i915_workarounds *w = &dev_priv->workarounds;
1051
Michel Thierrye6c1abb2014-11-26 14:21:02 +00001052 if (WARN_ON_ONCE(w->count == 0))
Michel Thierry771b9a52014-11-11 16:47:33 +00001053 return 0;
1054
1055 ring->gpu_caches_dirty = true;
Nick Hoath21076372015-01-15 13:10:38 +00001056 ret = logical_ring_flush_all_caches(ringbuf, ctx);
Michel Thierry771b9a52014-11-11 16:47:33 +00001057 if (ret)
1058 return ret;
1059
Nick Hoath21076372015-01-15 13:10:38 +00001060 ret = intel_logical_ring_begin(ringbuf, ctx, w->count * 2 + 2);
Michel Thierry771b9a52014-11-11 16:47:33 +00001061 if (ret)
1062 return ret;
1063
1064 intel_logical_ring_emit(ringbuf, MI_LOAD_REGISTER_IMM(w->count));
1065 for (i = 0; i < w->count; i++) {
1066 intel_logical_ring_emit(ringbuf, w->reg[i].addr);
1067 intel_logical_ring_emit(ringbuf, w->reg[i].value);
1068 }
1069 intel_logical_ring_emit(ringbuf, MI_NOOP);
1070
1071 intel_logical_ring_advance(ringbuf);
1072
1073 ring->gpu_caches_dirty = true;
Nick Hoath21076372015-01-15 13:10:38 +00001074 ret = logical_ring_flush_all_caches(ringbuf, ctx);
Michel Thierry771b9a52014-11-11 16:47:33 +00001075 if (ret)
1076 return ret;
1077
1078 return 0;
1079}
1080
Arun Siluvery17ee9502015-06-19 19:07:01 +01001081#define wa_ctx_emit(batch, cmd) \
1082 do { \
1083 if (WARN_ON(index >= (PAGE_SIZE / sizeof(uint32_t)))) { \
1084 return -ENOSPC; \
1085 } \
1086 batch[index++] = (cmd); \
1087 } while (0)
1088
1089static inline uint32_t wa_ctx_start(struct i915_wa_ctx_bb *wa_ctx,
1090 uint32_t offset,
1091 uint32_t start_alignment)
1092{
1093 return wa_ctx->offset = ALIGN(offset, start_alignment);
1094}
1095
1096static inline int wa_ctx_end(struct i915_wa_ctx_bb *wa_ctx,
1097 uint32_t offset,
1098 uint32_t size_alignment)
1099{
1100 wa_ctx->size = offset - wa_ctx->offset;
1101
1102 WARN(wa_ctx->size % size_alignment,
1103 "wa_ctx_bb failed sanity checks: size %d is not aligned to %d\n",
1104 wa_ctx->size, size_alignment);
1105 return 0;
1106}
1107
1108/**
1109 * gen8_init_indirectctx_bb() - initialize indirect ctx batch with WA
1110 *
1111 * @ring: only applicable for RCS
1112 * @wa_ctx: structure representing wa_ctx
1113 * offset: specifies start of the batch, should be cache-aligned. This is updated
1114 * with the offset value received as input.
1115 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1116 * @batch: page in which WA are loaded
1117 * @offset: This field specifies the start of the batch, it should be
1118 * cache-aligned otherwise it is adjusted accordingly.
1119 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1120 * initialized at the beginning and shared across all contexts but this field
1121 * helps us to have multiple batches at different offsets and select them based
1122 * on a criteria. At the moment this batch always start at the beginning of the page
1123 * and at this point we don't have multiple wa_ctx batch buffers.
1124 *
1125 * The number of WA applied are not known at the beginning; we use this field
1126 * to return the no of DWORDS written.
1127
1128 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1129 * so it adds NOOPs as padding to make it cacheline aligned.
1130 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1131 * makes a complete batch buffer.
1132 *
1133 * Return: non-zero if we exceed the PAGE_SIZE limit.
1134 */
1135
1136static int gen8_init_indirectctx_bb(struct intel_engine_cs *ring,
1137 struct i915_wa_ctx_bb *wa_ctx,
1138 uint32_t *const batch,
1139 uint32_t *offset)
1140{
1141 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1142
1143 /* FIXME: Replace me with WA */
1144 wa_ctx_emit(batch, MI_NOOP);
1145
1146 /* Pad to end of cacheline */
1147 while (index % CACHELINE_DWORDS)
1148 wa_ctx_emit(batch, MI_NOOP);
1149
1150 /*
1151 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1152 * execution depends on the length specified in terms of cache lines
1153 * in the register CTX_RCS_INDIRECT_CTX
1154 */
1155
1156 return wa_ctx_end(wa_ctx, *offset = index, CACHELINE_DWORDS);
1157}
1158
1159/**
1160 * gen8_init_perctx_bb() - initialize per ctx batch with WA
1161 *
1162 * @ring: only applicable for RCS
1163 * @wa_ctx: structure representing wa_ctx
1164 * offset: specifies start of the batch, should be cache-aligned.
1165 * size: size of the batch in DWORDS but HW expects in terms of cachelines
1166 * @offset: This field specifies the start of this batch.
1167 * This batch is started immediately after indirect_ctx batch. Since we ensure
1168 * that indirect_ctx ends on a cacheline this batch is aligned automatically.
1169 *
1170 * The number of DWORDS written are returned using this field.
1171 *
1172 * This batch is terminated with MI_BATCH_BUFFER_END and so we need not add padding
1173 * to align it with cacheline as padding after MI_BATCH_BUFFER_END is redundant.
1174 */
1175static int gen8_init_perctx_bb(struct intel_engine_cs *ring,
1176 struct i915_wa_ctx_bb *wa_ctx,
1177 uint32_t *const batch,
1178 uint32_t *offset)
1179{
1180 uint32_t index = wa_ctx_start(wa_ctx, *offset, CACHELINE_DWORDS);
1181
1182 wa_ctx_emit(batch, MI_BATCH_BUFFER_END);
1183
1184 return wa_ctx_end(wa_ctx, *offset = index, 1);
1185}
1186
1187static int lrc_setup_wa_ctx_obj(struct intel_engine_cs *ring, u32 size)
1188{
1189 int ret;
1190
1191 ring->wa_ctx.obj = i915_gem_alloc_object(ring->dev, PAGE_ALIGN(size));
1192 if (!ring->wa_ctx.obj) {
1193 DRM_DEBUG_DRIVER("alloc LRC WA ctx backing obj failed.\n");
1194 return -ENOMEM;
1195 }
1196
1197 ret = i915_gem_obj_ggtt_pin(ring->wa_ctx.obj, PAGE_SIZE, 0);
1198 if (ret) {
1199 DRM_DEBUG_DRIVER("pin LRC WA ctx backing obj failed: %d\n",
1200 ret);
1201 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1202 return ret;
1203 }
1204
1205 return 0;
1206}
1207
1208static void lrc_destroy_wa_ctx_obj(struct intel_engine_cs *ring)
1209{
1210 if (ring->wa_ctx.obj) {
1211 i915_gem_object_ggtt_unpin(ring->wa_ctx.obj);
1212 drm_gem_object_unreference(&ring->wa_ctx.obj->base);
1213 ring->wa_ctx.obj = NULL;
1214 }
1215}
1216
1217static int intel_init_workaround_bb(struct intel_engine_cs *ring)
1218{
1219 int ret;
1220 uint32_t *batch;
1221 uint32_t offset;
1222 struct page *page;
1223 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1224
1225 WARN_ON(ring->id != RCS);
1226
1227 ret = lrc_setup_wa_ctx_obj(ring, PAGE_SIZE);
1228 if (ret) {
1229 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1230 return ret;
1231 }
1232
1233 page = i915_gem_object_get_page(wa_ctx->obj, 0);
1234 batch = kmap_atomic(page);
1235 offset = 0;
1236
1237 if (INTEL_INFO(ring->dev)->gen == 8) {
1238 ret = gen8_init_indirectctx_bb(ring,
1239 &wa_ctx->indirect_ctx,
1240 batch,
1241 &offset);
1242 if (ret)
1243 goto out;
1244
1245 ret = gen8_init_perctx_bb(ring,
1246 &wa_ctx->per_ctx,
1247 batch,
1248 &offset);
1249 if (ret)
1250 goto out;
1251 } else {
1252 WARN(INTEL_INFO(ring->dev)->gen >= 8,
1253 "WA batch buffer is not initialized for Gen%d\n",
1254 INTEL_INFO(ring->dev)->gen);
1255 lrc_destroy_wa_ctx_obj(ring);
1256 }
1257
1258out:
1259 kunmap_atomic(batch);
1260 if (ret)
1261 lrc_destroy_wa_ctx_obj(ring);
1262
1263 return ret;
1264}
1265
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001266static int gen8_init_common_ring(struct intel_engine_cs *ring)
1267{
1268 struct drm_device *dev = ring->dev;
1269 struct drm_i915_private *dev_priv = dev->dev_private;
1270
Oscar Mateo73d477f2014-07-24 17:04:31 +01001271 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1272 I915_WRITE(RING_HWSTAM(ring->mmio_base), 0xffffffff);
1273
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001274 I915_WRITE(RING_MODE_GEN7(ring),
1275 _MASKED_BIT_DISABLE(GFX_REPLAY_MODE) |
1276 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1277 POSTING_READ(RING_MODE_GEN7(ring));
Thomas Danielc0a03a22015-01-09 11:09:37 +00001278 ring->next_context_status_buffer = 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001279 DRM_DEBUG_DRIVER("Execlists enabled for %s\n", ring->name);
1280
1281 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
1282
1283 return 0;
1284}
1285
1286static int gen8_init_render_ring(struct intel_engine_cs *ring)
1287{
1288 struct drm_device *dev = ring->dev;
1289 struct drm_i915_private *dev_priv = dev->dev_private;
1290 int ret;
1291
1292 ret = gen8_init_common_ring(ring);
1293 if (ret)
1294 return ret;
1295
1296 /* We need to disable the AsyncFlip performance optimisations in order
1297 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1298 * programmed to '1' on all products.
1299 *
1300 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1301 */
1302 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1303
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001304 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1305
Michel Thierry771b9a52014-11-11 16:47:33 +00001306 return init_workarounds_ring(ring);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001307}
1308
Damien Lespiau82ef8222015-02-09 19:33:08 +00001309static int gen9_init_render_ring(struct intel_engine_cs *ring)
1310{
1311 int ret;
1312
1313 ret = gen8_init_common_ring(ring);
1314 if (ret)
1315 return ret;
1316
1317 return init_workarounds_ring(ring);
1318}
1319
Oscar Mateo15648582014-07-24 17:04:32 +01001320static int gen8_emit_bb_start(struct intel_ringbuffer *ringbuf,
Nick Hoath21076372015-01-15 13:10:38 +00001321 struct intel_context *ctx,
John Harrison8e004ef2015-02-13 11:48:10 +00001322 u64 offset, unsigned dispatch_flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001323{
John Harrison8e004ef2015-02-13 11:48:10 +00001324 bool ppgtt = !(dispatch_flags & I915_DISPATCH_SECURE);
Oscar Mateo15648582014-07-24 17:04:32 +01001325 int ret;
1326
Nick Hoath21076372015-01-15 13:10:38 +00001327 ret = intel_logical_ring_begin(ringbuf, ctx, 4);
Oscar Mateo15648582014-07-24 17:04:32 +01001328 if (ret)
1329 return ret;
1330
1331 /* FIXME(BDW): Address space and security selectors. */
1332 intel_logical_ring_emit(ringbuf, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
1333 intel_logical_ring_emit(ringbuf, lower_32_bits(offset));
1334 intel_logical_ring_emit(ringbuf, upper_32_bits(offset));
1335 intel_logical_ring_emit(ringbuf, MI_NOOP);
1336 intel_logical_ring_advance(ringbuf);
1337
1338 return 0;
1339}
1340
Oscar Mateo73d477f2014-07-24 17:04:31 +01001341static bool gen8_logical_ring_get_irq(struct intel_engine_cs *ring)
1342{
1343 struct drm_device *dev = ring->dev;
1344 struct drm_i915_private *dev_priv = dev->dev_private;
1345 unsigned long flags;
1346
Daniel Vetter7cd512f2014-09-15 11:38:57 +02001347 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Oscar Mateo73d477f2014-07-24 17:04:31 +01001348 return false;
1349
1350 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1351 if (ring->irq_refcount++ == 0) {
1352 I915_WRITE_IMR(ring, ~(ring->irq_enable_mask | ring->irq_keep_mask));
1353 POSTING_READ(RING_IMR(ring->mmio_base));
1354 }
1355 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1356
1357 return true;
1358}
1359
1360static void gen8_logical_ring_put_irq(struct intel_engine_cs *ring)
1361{
1362 struct drm_device *dev = ring->dev;
1363 struct drm_i915_private *dev_priv = dev->dev_private;
1364 unsigned long flags;
1365
1366 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1367 if (--ring->irq_refcount == 0) {
1368 I915_WRITE_IMR(ring, ~ring->irq_keep_mask);
1369 POSTING_READ(RING_IMR(ring->mmio_base));
1370 }
1371 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1372}
1373
Oscar Mateo47122742014-07-24 17:04:28 +01001374static int gen8_emit_flush(struct intel_ringbuffer *ringbuf,
Nick Hoath21076372015-01-15 13:10:38 +00001375 struct intel_context *ctx,
Oscar Mateo47122742014-07-24 17:04:28 +01001376 u32 invalidate_domains,
1377 u32 unused)
1378{
1379 struct intel_engine_cs *ring = ringbuf->ring;
1380 struct drm_device *dev = ring->dev;
1381 struct drm_i915_private *dev_priv = dev->dev_private;
1382 uint32_t cmd;
1383 int ret;
1384
Nick Hoath21076372015-01-15 13:10:38 +00001385 ret = intel_logical_ring_begin(ringbuf, ctx, 4);
Oscar Mateo47122742014-07-24 17:04:28 +01001386 if (ret)
1387 return ret;
1388
1389 cmd = MI_FLUSH_DW + 1;
1390
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001391 /* We always require a command barrier so that subsequent
1392 * commands, such as breadcrumb interrupts, are strictly ordered
1393 * wrt the contents of the write cache being flushed to memory
1394 * (and thus being coherent from the CPU).
1395 */
1396 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1397
1398 if (invalidate_domains & I915_GEM_GPU_DOMAINS) {
1399 cmd |= MI_INVALIDATE_TLB;
1400 if (ring == &dev_priv->ring[VCS])
1401 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001402 }
1403
1404 intel_logical_ring_emit(ringbuf, cmd);
1405 intel_logical_ring_emit(ringbuf,
1406 I915_GEM_HWS_SCRATCH_ADDR |
1407 MI_FLUSH_DW_USE_GTT);
1408 intel_logical_ring_emit(ringbuf, 0); /* upper addr */
1409 intel_logical_ring_emit(ringbuf, 0); /* value */
1410 intel_logical_ring_advance(ringbuf);
1411
1412 return 0;
1413}
1414
1415static int gen8_emit_flush_render(struct intel_ringbuffer *ringbuf,
Nick Hoath21076372015-01-15 13:10:38 +00001416 struct intel_context *ctx,
Oscar Mateo47122742014-07-24 17:04:28 +01001417 u32 invalidate_domains,
1418 u32 flush_domains)
1419{
1420 struct intel_engine_cs *ring = ringbuf->ring;
1421 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Imre Deak9647ff32015-01-25 13:27:11 -08001422 bool vf_flush_wa;
Oscar Mateo47122742014-07-24 17:04:28 +01001423 u32 flags = 0;
1424 int ret;
1425
1426 flags |= PIPE_CONTROL_CS_STALL;
1427
1428 if (flush_domains) {
1429 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1430 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
1431 }
1432
1433 if (invalidate_domains) {
1434 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1435 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1436 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1437 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1438 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1439 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1440 flags |= PIPE_CONTROL_QW_WRITE;
1441 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
1442 }
1443
Imre Deak9647ff32015-01-25 13:27:11 -08001444 /*
1445 * On GEN9+ Before VF_CACHE_INVALIDATE we need to emit a NULL pipe
1446 * control.
1447 */
1448 vf_flush_wa = INTEL_INFO(ring->dev)->gen >= 9 &&
1449 flags & PIPE_CONTROL_VF_CACHE_INVALIDATE;
1450
1451 ret = intel_logical_ring_begin(ringbuf, ctx, vf_flush_wa ? 12 : 6);
Oscar Mateo47122742014-07-24 17:04:28 +01001452 if (ret)
1453 return ret;
1454
Imre Deak9647ff32015-01-25 13:27:11 -08001455 if (vf_flush_wa) {
1456 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1457 intel_logical_ring_emit(ringbuf, 0);
1458 intel_logical_ring_emit(ringbuf, 0);
1459 intel_logical_ring_emit(ringbuf, 0);
1460 intel_logical_ring_emit(ringbuf, 0);
1461 intel_logical_ring_emit(ringbuf, 0);
1462 }
1463
Oscar Mateo47122742014-07-24 17:04:28 +01001464 intel_logical_ring_emit(ringbuf, GFX_OP_PIPE_CONTROL(6));
1465 intel_logical_ring_emit(ringbuf, flags);
1466 intel_logical_ring_emit(ringbuf, scratch_addr);
1467 intel_logical_ring_emit(ringbuf, 0);
1468 intel_logical_ring_emit(ringbuf, 0);
1469 intel_logical_ring_emit(ringbuf, 0);
1470 intel_logical_ring_advance(ringbuf);
1471
1472 return 0;
1473}
1474
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001475static u32 gen8_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
1476{
1477 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
1478}
1479
1480static void gen8_set_seqno(struct intel_engine_cs *ring, u32 seqno)
1481{
1482 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
1483}
1484
Nick Hoath2d129552015-01-15 13:10:36 +00001485static int gen8_emit_request(struct intel_ringbuffer *ringbuf,
1486 struct drm_i915_gem_request *request)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001487{
1488 struct intel_engine_cs *ring = ringbuf->ring;
1489 u32 cmd;
1490 int ret;
1491
Michel Thierry53292cd2015-04-15 18:11:33 +01001492 /*
1493 * Reserve space for 2 NOOPs at the end of each request to be
1494 * used as a workaround for not being allowed to do lite
1495 * restore with HEAD==TAIL (WaIdleLiteRestore).
1496 */
1497 ret = intel_logical_ring_begin(ringbuf, request->ctx, 8);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001498 if (ret)
1499 return ret;
1500
Ville Syrjälä8edfbb82014-11-14 18:16:56 +02001501 cmd = MI_STORE_DWORD_IMM_GEN4;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001502 cmd |= MI_GLOBAL_GTT;
1503
1504 intel_logical_ring_emit(ringbuf, cmd);
1505 intel_logical_ring_emit(ringbuf,
1506 (ring->status_page.gfx_addr +
1507 (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT)));
1508 intel_logical_ring_emit(ringbuf, 0);
John Harrison6259cea2014-11-24 18:49:29 +00001509 intel_logical_ring_emit(ringbuf,
1510 i915_gem_request_get_seqno(ring->outstanding_lazy_request));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001511 intel_logical_ring_emit(ringbuf, MI_USER_INTERRUPT);
1512 intel_logical_ring_emit(ringbuf, MI_NOOP);
Nick Hoath21076372015-01-15 13:10:38 +00001513 intel_logical_ring_advance_and_submit(ringbuf, request->ctx, request);
Oscar Mateo4da46e12014-07-24 17:04:27 +01001514
Michel Thierry53292cd2015-04-15 18:11:33 +01001515 /*
1516 * Here we add two extra NOOPs as padding to avoid
1517 * lite restore of a context with HEAD==TAIL.
1518 */
1519 intel_logical_ring_emit(ringbuf, MI_NOOP);
1520 intel_logical_ring_emit(ringbuf, MI_NOOP);
1521 intel_logical_ring_advance(ringbuf);
1522
Oscar Mateo4da46e12014-07-24 17:04:27 +01001523 return 0;
1524}
1525
Damien Lespiaucef437a2015-02-10 19:32:19 +00001526static int intel_lr_context_render_state_init(struct intel_engine_cs *ring,
1527 struct intel_context *ctx)
1528{
1529 struct intel_ringbuffer *ringbuf = ctx->engine[ring->id].ringbuf;
1530 struct render_state so;
1531 struct drm_i915_file_private *file_priv = ctx->file_priv;
1532 struct drm_file *file = file_priv ? file_priv->file : NULL;
1533 int ret;
1534
1535 ret = i915_gem_render_state_prepare(ring, &so);
1536 if (ret)
1537 return ret;
1538
1539 if (so.rodata == NULL)
1540 return 0;
1541
1542 ret = ring->emit_bb_start(ringbuf,
1543 ctx,
1544 so.ggtt_offset,
1545 I915_DISPATCH_SECURE);
1546 if (ret)
1547 goto out;
1548
1549 i915_vma_move_to_active(i915_gem_obj_to_ggtt(so.obj), ring);
1550
1551 ret = __i915_add_request(ring, file, so.obj);
1552 /* intel_logical_ring_add_request moves object to inactive if it
1553 * fails */
1554out:
1555 i915_gem_render_state_fini(&so);
1556 return ret;
1557}
1558
Thomas Daniele7778be2014-12-02 12:50:48 +00001559static int gen8_init_rcs_context(struct intel_engine_cs *ring,
1560 struct intel_context *ctx)
1561{
1562 int ret;
1563
1564 ret = intel_logical_ring_workarounds_emit(ring, ctx);
1565 if (ret)
1566 return ret;
1567
1568 return intel_lr_context_render_state_init(ring, ctx);
1569}
1570
Oscar Mateo73e4d072014-07-24 17:04:48 +01001571/**
1572 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
1573 *
1574 * @ring: Engine Command Streamer.
1575 *
1576 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001577void intel_logical_ring_cleanup(struct intel_engine_cs *ring)
1578{
John Harrison6402c332014-10-31 12:00:26 +00001579 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001580
Oscar Mateo48d82382014-07-24 17:04:23 +01001581 if (!intel_ring_initialized(ring))
1582 return;
1583
John Harrison6402c332014-10-31 12:00:26 +00001584 dev_priv = ring->dev->dev_private;
1585
Oscar Mateo9832b9d2014-07-24 17:04:30 +01001586 intel_logical_ring_stop(ring);
1587 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
John Harrison6259cea2014-11-24 18:49:29 +00001588 i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
Oscar Mateo48d82382014-07-24 17:04:23 +01001589
1590 if (ring->cleanup)
1591 ring->cleanup(ring);
1592
1593 i915_cmd_parser_fini_ring(ring);
Chris Wilson06fbca72015-04-07 16:20:36 +01001594 i915_gem_batch_pool_fini(&ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001595
1596 if (ring->status_page.obj) {
1597 kunmap(sg_page(ring->status_page.obj->pages->sgl));
1598 ring->status_page.obj = NULL;
1599 }
Arun Siluvery17ee9502015-06-19 19:07:01 +01001600
1601 lrc_destroy_wa_ctx_obj(ring);
Oscar Mateo454afeb2014-07-24 17:04:22 +01001602}
1603
1604static int logical_ring_init(struct drm_device *dev, struct intel_engine_cs *ring)
1605{
Oscar Mateo48d82382014-07-24 17:04:23 +01001606 int ret;
Oscar Mateo48d82382014-07-24 17:04:23 +01001607
1608 /* Intentionally left blank. */
1609 ring->buffer = NULL;
1610
1611 ring->dev = dev;
1612 INIT_LIST_HEAD(&ring->active_list);
1613 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson06fbca72015-04-07 16:20:36 +01001614 i915_gem_batch_pool_init(dev, &ring->batch_pool);
Oscar Mateo48d82382014-07-24 17:04:23 +01001615 init_waitqueue_head(&ring->irq_queue);
1616
Michel Thierryacdd8842014-07-24 17:04:38 +01001617 INIT_LIST_HEAD(&ring->execlist_queue);
Thomas Danielc86ee3a92014-11-13 10:27:05 +00001618 INIT_LIST_HEAD(&ring->execlist_retired_req_list);
Michel Thierryacdd8842014-07-24 17:04:38 +01001619 spin_lock_init(&ring->execlist_lock);
1620
Oscar Mateo48d82382014-07-24 17:04:23 +01001621 ret = i915_cmd_parser_init_ring(ring);
1622 if (ret)
1623 return ret;
1624
Oscar Mateo564ddb22014-08-21 11:40:54 +01001625 ret = intel_lr_context_deferred_create(ring->default_context, ring);
1626
1627 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001628}
1629
1630static int logical_render_ring_init(struct drm_device *dev)
1631{
1632 struct drm_i915_private *dev_priv = dev->dev_private;
1633 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Daniel Vetter99be1df2014-11-20 00:33:06 +01001634 int ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001635
1636 ring->name = "render ring";
1637 ring->id = RCS;
1638 ring->mmio_base = RENDER_RING_BASE;
1639 ring->irq_enable_mask =
1640 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001641 ring->irq_keep_mask =
1642 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT;
1643 if (HAS_L3_DPF(dev))
1644 ring->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001645
Damien Lespiau82ef8222015-02-09 19:33:08 +00001646 if (INTEL_INFO(dev)->gen >= 9)
1647 ring->init_hw = gen9_init_render_ring;
1648 else
1649 ring->init_hw = gen8_init_render_ring;
Thomas Daniele7778be2014-12-02 12:50:48 +00001650 ring->init_context = gen8_init_rcs_context;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001651 ring->cleanup = intel_fini_pipe_control;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001652 ring->get_seqno = gen8_get_seqno;
1653 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001654 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001655 ring->emit_flush = gen8_emit_flush_render;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001656 ring->irq_get = gen8_logical_ring_get_irq;
1657 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001658 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001659
Daniel Vetter99be1df2014-11-20 00:33:06 +01001660 ring->dev = dev;
1661 ret = logical_ring_init(dev, ring);
1662 if (ret)
1663 return ret;
1664
Arun Siluvery17ee9502015-06-19 19:07:01 +01001665 ret = intel_init_workaround_bb(ring);
1666 if (ret) {
1667 /*
1668 * We continue even if we fail to initialize WA batch
1669 * because we only expect rare glitches but nothing
1670 * critical to prevent us from using GPU
1671 */
1672 DRM_ERROR("WA batch buffer initialization failed: %d\n",
1673 ret);
1674 }
1675
1676 ret = intel_init_pipe_control(ring);
1677 if (ret)
1678 lrc_destroy_wa_ctx_obj(ring);
1679
1680 return ret;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001681}
1682
1683static int logical_bsd_ring_init(struct drm_device *dev)
1684{
1685 struct drm_i915_private *dev_priv = dev->dev_private;
1686 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
1687
1688 ring->name = "bsd ring";
1689 ring->id = VCS;
1690 ring->mmio_base = GEN6_BSD_RING_BASE;
1691 ring->irq_enable_mask =
1692 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001693 ring->irq_keep_mask =
1694 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001695
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001696 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001697 ring->get_seqno = gen8_get_seqno;
1698 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001699 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001700 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001701 ring->irq_get = gen8_logical_ring_get_irq;
1702 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001703 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001704
Oscar Mateo454afeb2014-07-24 17:04:22 +01001705 return logical_ring_init(dev, ring);
1706}
1707
1708static int logical_bsd2_ring_init(struct drm_device *dev)
1709{
1710 struct drm_i915_private *dev_priv = dev->dev_private;
1711 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
1712
1713 ring->name = "bds2 ring";
1714 ring->id = VCS2;
1715 ring->mmio_base = GEN8_BSD2_RING_BASE;
1716 ring->irq_enable_mask =
1717 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001718 ring->irq_keep_mask =
1719 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001720
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001721 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001722 ring->get_seqno = gen8_get_seqno;
1723 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001724 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001725 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001726 ring->irq_get = gen8_logical_ring_get_irq;
1727 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001728 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001729
Oscar Mateo454afeb2014-07-24 17:04:22 +01001730 return logical_ring_init(dev, ring);
1731}
1732
1733static int logical_blt_ring_init(struct drm_device *dev)
1734{
1735 struct drm_i915_private *dev_priv = dev->dev_private;
1736 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
1737
1738 ring->name = "blitter ring";
1739 ring->id = BCS;
1740 ring->mmio_base = BLT_RING_BASE;
1741 ring->irq_enable_mask =
1742 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001743 ring->irq_keep_mask =
1744 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001745
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001746 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001747 ring->get_seqno = gen8_get_seqno;
1748 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001749 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001750 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001751 ring->irq_get = gen8_logical_ring_get_irq;
1752 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001753 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001754
Oscar Mateo454afeb2014-07-24 17:04:22 +01001755 return logical_ring_init(dev, ring);
1756}
1757
1758static int logical_vebox_ring_init(struct drm_device *dev)
1759{
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
1762
1763 ring->name = "video enhancement ring";
1764 ring->id = VECS;
1765 ring->mmio_base = VEBOX_RING_BASE;
1766 ring->irq_enable_mask =
1767 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001768 ring->irq_keep_mask =
1769 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Oscar Mateo454afeb2014-07-24 17:04:22 +01001770
Daniel Vetterecfe00d2014-11-20 00:33:04 +01001771 ring->init_hw = gen8_init_common_ring;
Oscar Mateoe94e37a2014-07-24 17:04:25 +01001772 ring->get_seqno = gen8_get_seqno;
1773 ring->set_seqno = gen8_set_seqno;
Oscar Mateo4da46e12014-07-24 17:04:27 +01001774 ring->emit_request = gen8_emit_request;
Oscar Mateo47122742014-07-24 17:04:28 +01001775 ring->emit_flush = gen8_emit_flush;
Oscar Mateo73d477f2014-07-24 17:04:31 +01001776 ring->irq_get = gen8_logical_ring_get_irq;
1777 ring->irq_put = gen8_logical_ring_put_irq;
Oscar Mateo15648582014-07-24 17:04:32 +01001778 ring->emit_bb_start = gen8_emit_bb_start;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001779
Oscar Mateo454afeb2014-07-24 17:04:22 +01001780 return logical_ring_init(dev, ring);
1781}
1782
Oscar Mateo73e4d072014-07-24 17:04:48 +01001783/**
1784 * intel_logical_rings_init() - allocate, populate and init the Engine Command Streamers
1785 * @dev: DRM device.
1786 *
1787 * This function inits the engines for an Execlists submission style (the equivalent in the
1788 * legacy ringbuffer submission world would be i915_gem_init_rings). It does it only for
1789 * those engines that are present in the hardware.
1790 *
1791 * Return: non-zero if the initialization failed.
1792 */
Oscar Mateo454afeb2014-07-24 17:04:22 +01001793int intel_logical_rings_init(struct drm_device *dev)
1794{
1795 struct drm_i915_private *dev_priv = dev->dev_private;
1796 int ret;
1797
1798 ret = logical_render_ring_init(dev);
1799 if (ret)
1800 return ret;
1801
1802 if (HAS_BSD(dev)) {
1803 ret = logical_bsd_ring_init(dev);
1804 if (ret)
1805 goto cleanup_render_ring;
1806 }
1807
1808 if (HAS_BLT(dev)) {
1809 ret = logical_blt_ring_init(dev);
1810 if (ret)
1811 goto cleanup_bsd_ring;
1812 }
1813
1814 if (HAS_VEBOX(dev)) {
1815 ret = logical_vebox_ring_init(dev);
1816 if (ret)
1817 goto cleanup_blt_ring;
1818 }
1819
1820 if (HAS_BSD2(dev)) {
1821 ret = logical_bsd2_ring_init(dev);
1822 if (ret)
1823 goto cleanup_vebox_ring;
1824 }
1825
1826 ret = i915_gem_set_seqno(dev, ((u32)~0 - 0x1000));
1827 if (ret)
1828 goto cleanup_bsd2_ring;
1829
1830 return 0;
1831
1832cleanup_bsd2_ring:
1833 intel_logical_ring_cleanup(&dev_priv->ring[VCS2]);
1834cleanup_vebox_ring:
1835 intel_logical_ring_cleanup(&dev_priv->ring[VECS]);
1836cleanup_blt_ring:
1837 intel_logical_ring_cleanup(&dev_priv->ring[BCS]);
1838cleanup_bsd_ring:
1839 intel_logical_ring_cleanup(&dev_priv->ring[VCS]);
1840cleanup_render_ring:
1841 intel_logical_ring_cleanup(&dev_priv->ring[RCS]);
1842
1843 return ret;
1844}
1845
Jeff McGee0cea6502015-02-13 10:27:56 -06001846static u32
1847make_rpcs(struct drm_device *dev)
1848{
1849 u32 rpcs = 0;
1850
1851 /*
1852 * No explicit RPCS request is needed to ensure full
1853 * slice/subslice/EU enablement prior to Gen9.
1854 */
1855 if (INTEL_INFO(dev)->gen < 9)
1856 return 0;
1857
1858 /*
1859 * Starting in Gen9, render power gating can leave
1860 * slice/subslice/EU in a partially enabled state. We
1861 * must make an explicit request through RPCS for full
1862 * enablement.
1863 */
1864 if (INTEL_INFO(dev)->has_slice_pg) {
1865 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
1866 rpcs |= INTEL_INFO(dev)->slice_total <<
1867 GEN8_RPCS_S_CNT_SHIFT;
1868 rpcs |= GEN8_RPCS_ENABLE;
1869 }
1870
1871 if (INTEL_INFO(dev)->has_subslice_pg) {
1872 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
1873 rpcs |= INTEL_INFO(dev)->subslice_per_slice <<
1874 GEN8_RPCS_SS_CNT_SHIFT;
1875 rpcs |= GEN8_RPCS_ENABLE;
1876 }
1877
1878 if (INTEL_INFO(dev)->has_eu_pg) {
1879 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
1880 GEN8_RPCS_EU_MIN_SHIFT;
1881 rpcs |= INTEL_INFO(dev)->eu_per_subslice <<
1882 GEN8_RPCS_EU_MAX_SHIFT;
1883 rpcs |= GEN8_RPCS_ENABLE;
1884 }
1885
1886 return rpcs;
1887}
1888
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001889static int
1890populate_lr_context(struct intel_context *ctx, struct drm_i915_gem_object *ctx_obj,
1891 struct intel_engine_cs *ring, struct intel_ringbuffer *ringbuf)
1892{
Thomas Daniel2d965532014-08-19 10:13:36 +01001893 struct drm_device *dev = ring->dev;
1894 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001895 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001896 struct page *page;
1897 uint32_t *reg_state;
1898 int ret;
1899
Thomas Daniel2d965532014-08-19 10:13:36 +01001900 if (!ppgtt)
1901 ppgtt = dev_priv->mm.aliasing_ppgtt;
1902
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001903 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
1904 if (ret) {
1905 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
1906 return ret;
1907 }
1908
1909 ret = i915_gem_object_get_pages(ctx_obj);
1910 if (ret) {
1911 DRM_DEBUG_DRIVER("Could not get object pages\n");
1912 return ret;
1913 }
1914
1915 i915_gem_object_pin_pages(ctx_obj);
1916
1917 /* The second page of the context object contains some fields which must
1918 * be set up prior to the first execution. */
1919 page = i915_gem_object_get_page(ctx_obj, 1);
1920 reg_state = kmap_atomic(page);
1921
1922 /* A context is actually a big batch buffer with several MI_LOAD_REGISTER_IMM
1923 * commands followed by (reg, value) pairs. The values we are setting here are
1924 * only for the first context restore: on a subsequent save, the GPU will
1925 * recreate this batchbuffer with new values (including all the missing
1926 * MI_LOAD_REGISTER_IMM commands that we are not initializing here). */
1927 if (ring->id == RCS)
1928 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(14);
1929 else
1930 reg_state[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(11);
1931 reg_state[CTX_LRI_HEADER_0] |= MI_LRI_FORCE_POSTED;
1932 reg_state[CTX_CONTEXT_CONTROL] = RING_CONTEXT_CONTROL(ring);
1933 reg_state[CTX_CONTEXT_CONTROL+1] =
Zhi Wang5baa22c52015-02-10 17:11:36 +08001934 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
1935 CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001936 reg_state[CTX_RING_HEAD] = RING_HEAD(ring->mmio_base);
1937 reg_state[CTX_RING_HEAD+1] = 0;
1938 reg_state[CTX_RING_TAIL] = RING_TAIL(ring->mmio_base);
1939 reg_state[CTX_RING_TAIL+1] = 0;
1940 reg_state[CTX_RING_BUFFER_START] = RING_START(ring->mmio_base);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001941 /* Ring buffer start address is not known until the buffer is pinned.
1942 * It is written to the context image in execlists_update_context()
1943 */
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001944 reg_state[CTX_RING_BUFFER_CONTROL] = RING_CTL(ring->mmio_base);
1945 reg_state[CTX_RING_BUFFER_CONTROL+1] =
1946 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES) | RING_VALID;
1947 reg_state[CTX_BB_HEAD_U] = ring->mmio_base + 0x168;
1948 reg_state[CTX_BB_HEAD_U+1] = 0;
1949 reg_state[CTX_BB_HEAD_L] = ring->mmio_base + 0x140;
1950 reg_state[CTX_BB_HEAD_L+1] = 0;
1951 reg_state[CTX_BB_STATE] = ring->mmio_base + 0x110;
1952 reg_state[CTX_BB_STATE+1] = (1<<5);
1953 reg_state[CTX_SECOND_BB_HEAD_U] = ring->mmio_base + 0x11c;
1954 reg_state[CTX_SECOND_BB_HEAD_U+1] = 0;
1955 reg_state[CTX_SECOND_BB_HEAD_L] = ring->mmio_base + 0x114;
1956 reg_state[CTX_SECOND_BB_HEAD_L+1] = 0;
1957 reg_state[CTX_SECOND_BB_STATE] = ring->mmio_base + 0x118;
1958 reg_state[CTX_SECOND_BB_STATE+1] = 0;
1959 if (ring->id == RCS) {
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001960 reg_state[CTX_BB_PER_CTX_PTR] = ring->mmio_base + 0x1c0;
1961 reg_state[CTX_BB_PER_CTX_PTR+1] = 0;
1962 reg_state[CTX_RCS_INDIRECT_CTX] = ring->mmio_base + 0x1c4;
1963 reg_state[CTX_RCS_INDIRECT_CTX+1] = 0;
1964 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET] = ring->mmio_base + 0x1c8;
1965 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] = 0;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001966 if (ring->wa_ctx.obj) {
1967 struct i915_ctx_workarounds *wa_ctx = &ring->wa_ctx;
1968 uint32_t ggtt_offset = i915_gem_obj_ggtt_offset(wa_ctx->obj);
1969
1970 reg_state[CTX_RCS_INDIRECT_CTX+1] =
1971 (ggtt_offset + wa_ctx->indirect_ctx.offset * sizeof(uint32_t)) |
1972 (wa_ctx->indirect_ctx.size / CACHELINE_DWORDS);
1973
1974 reg_state[CTX_RCS_INDIRECT_CTX_OFFSET+1] =
1975 CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT << 6;
1976
1977 reg_state[CTX_BB_PER_CTX_PTR+1] =
1978 (ggtt_offset + wa_ctx->per_ctx.offset * sizeof(uint32_t)) |
1979 0x01;
1980 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01001981 }
1982 reg_state[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9);
1983 reg_state[CTX_LRI_HEADER_1] |= MI_LRI_FORCE_POSTED;
1984 reg_state[CTX_CTX_TIMESTAMP] = ring->mmio_base + 0x3a8;
1985 reg_state[CTX_CTX_TIMESTAMP+1] = 0;
1986 reg_state[CTX_PDP3_UDW] = GEN8_RING_PDP_UDW(ring, 3);
1987 reg_state[CTX_PDP3_LDW] = GEN8_RING_PDP_LDW(ring, 3);
1988 reg_state[CTX_PDP2_UDW] = GEN8_RING_PDP_UDW(ring, 2);
1989 reg_state[CTX_PDP2_LDW] = GEN8_RING_PDP_LDW(ring, 2);
1990 reg_state[CTX_PDP1_UDW] = GEN8_RING_PDP_UDW(ring, 1);
1991 reg_state[CTX_PDP1_LDW] = GEN8_RING_PDP_LDW(ring, 1);
1992 reg_state[CTX_PDP0_UDW] = GEN8_RING_PDP_UDW(ring, 0);
1993 reg_state[CTX_PDP0_LDW] = GEN8_RING_PDP_LDW(ring, 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01001994
1995 /* With dynamic page allocation, PDPs may not be allocated at this point,
1996 * Point the unallocated PDPs to the scratch page
Michel Thierrye5815a22015-04-08 12:13:32 +01001997 */
1998 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
1999 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
2000 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
2001 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002002 if (ring->id == RCS) {
2003 reg_state[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
Jeff McGee0cea6502015-02-13 10:27:56 -06002004 reg_state[CTX_R_PWR_CLK_STATE] = GEN8_R_PWR_CLK_STATE;
2005 reg_state[CTX_R_PWR_CLK_STATE+1] = make_rpcs(dev);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002006 }
2007
2008 kunmap_atomic(reg_state);
2009
2010 ctx_obj->dirty = 1;
2011 set_page_dirty(page);
2012 i915_gem_object_unpin_pages(ctx_obj);
2013
2014 return 0;
2015}
2016
Oscar Mateo73e4d072014-07-24 17:04:48 +01002017/**
2018 * intel_lr_context_free() - free the LRC specific bits of a context
2019 * @ctx: the LR context to free.
2020 *
2021 * The real context freeing is done in i915_gem_context_free: this only
2022 * takes care of the bits that are LRC related: the per-engine backing
2023 * objects and the logical ringbuffer.
2024 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002025void intel_lr_context_free(struct intel_context *ctx)
2026{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002027 int i;
2028
2029 for (i = 0; i < I915_NUM_RINGS; i++) {
2030 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
Oscar Mateo84c23772014-07-24 17:04:15 +01002031
Oscar Mateo8c8579172014-07-24 17:04:14 +01002032 if (ctx_obj) {
Oscar Mateodcb4c122014-11-13 10:28:10 +00002033 struct intel_ringbuffer *ringbuf =
2034 ctx->engine[i].ringbuf;
2035 struct intel_engine_cs *ring = ringbuf->ring;
2036
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002037 if (ctx == ring->default_context) {
2038 intel_unpin_ringbuffer_obj(ringbuf);
2039 i915_gem_object_ggtt_unpin(ctx_obj);
2040 }
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +02002041 WARN_ON(ctx->engine[ring->id].pin_count);
Oscar Mateo84c23772014-07-24 17:04:15 +01002042 intel_destroy_ringbuffer_obj(ringbuf);
2043 kfree(ringbuf);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002044 drm_gem_object_unreference(&ctx_obj->base);
2045 }
2046 }
2047}
2048
2049static uint32_t get_lr_context_size(struct intel_engine_cs *ring)
2050{
2051 int ret = 0;
2052
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002053 WARN_ON(INTEL_INFO(ring->dev)->gen < 8);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002054
2055 switch (ring->id) {
2056 case RCS:
Michael H. Nguyen468c6812014-11-13 17:51:49 +00002057 if (INTEL_INFO(ring->dev)->gen >= 9)
2058 ret = GEN9_LR_CONTEXT_RENDER_SIZE;
2059 else
2060 ret = GEN8_LR_CONTEXT_RENDER_SIZE;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002061 break;
2062 case VCS:
2063 case BCS:
2064 case VECS:
2065 case VCS2:
2066 ret = GEN8_LR_CONTEXT_OTHER_SIZE;
2067 break;
2068 }
2069
2070 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002071}
2072
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002073static void lrc_setup_hardware_status_page(struct intel_engine_cs *ring,
Thomas Daniel1df06b72014-10-29 09:52:51 +00002074 struct drm_i915_gem_object *default_ctx_obj)
2075{
2076 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2077
2078 /* The status page is offset 0 from the default context object
2079 * in LRC mode. */
2080 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(default_ctx_obj);
2081 ring->status_page.page_addr =
2082 kmap(sg_page(default_ctx_obj->pages->sgl));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002083 ring->status_page.obj = default_ctx_obj;
2084
2085 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
2086 (u32)ring->status_page.gfx_addr);
2087 POSTING_READ(RING_HWS_PGA(ring->mmio_base));
Thomas Daniel1df06b72014-10-29 09:52:51 +00002088}
2089
Oscar Mateo73e4d072014-07-24 17:04:48 +01002090/**
2091 * intel_lr_context_deferred_create() - create the LRC specific bits of a context
2092 * @ctx: LR context to create.
2093 * @ring: engine to be used with the context.
2094 *
2095 * This function can be called more than once, with different engines, if we plan
2096 * to use the context with them. The context backing objects and the ringbuffers
2097 * (specially the ringbuffer backing objects) suck a lot of memory up, and that's why
2098 * the creation is a deferred call: it's better to make sure first that we need to use
2099 * a given ring with the context.
2100 *
Masanari Iida32197aa2014-10-20 23:53:13 +09002101 * Return: non-zero on error.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002102 */
Oscar Mateoede7d422014-07-24 17:04:12 +01002103int intel_lr_context_deferred_create(struct intel_context *ctx,
2104 struct intel_engine_cs *ring)
2105{
Oscar Mateodcb4c122014-11-13 10:28:10 +00002106 const bool is_global_default_ctx = (ctx == ring->default_context);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002107 struct drm_device *dev = ring->dev;
2108 struct drm_i915_gem_object *ctx_obj;
2109 uint32_t context_size;
Oscar Mateo84c23772014-07-24 17:04:15 +01002110 struct intel_ringbuffer *ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002111 int ret;
2112
Oscar Mateoede7d422014-07-24 17:04:12 +01002113 WARN_ON(ctx->legacy_hw_ctx.rcs_state != NULL);
Daniel Vetterbfc882b2014-11-20 00:33:08 +01002114 WARN_ON(ctx->engine[ring->id].state);
Oscar Mateoede7d422014-07-24 17:04:12 +01002115
Oscar Mateo8c8579172014-07-24 17:04:14 +01002116 context_size = round_up(get_lr_context_size(ring), 4096);
2117
Chris Wilson149c86e2015-04-07 16:21:11 +01002118 ctx_obj = i915_gem_alloc_object(dev, context_size);
Dan Carpenter3126a662015-04-30 17:30:50 +03002119 if (!ctx_obj) {
2120 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
2121 return -ENOMEM;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002122 }
2123
Oscar Mateodcb4c122014-11-13 10:28:10 +00002124 if (is_global_default_ctx) {
2125 ret = i915_gem_obj_ggtt_pin(ctx_obj, GEN8_LR_CONTEXT_ALIGN, 0);
2126 if (ret) {
2127 DRM_DEBUG_DRIVER("Pin LRC backing obj failed: %d\n",
2128 ret);
2129 drm_gem_object_unreference(&ctx_obj->base);
2130 return ret;
2131 }
Oscar Mateo8c8579172014-07-24 17:04:14 +01002132 }
2133
Oscar Mateo84c23772014-07-24 17:04:15 +01002134 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2135 if (!ringbuf) {
2136 DRM_DEBUG_DRIVER("Failed to allocate ringbuffer %s\n",
2137 ring->name);
Oscar Mateo84c23772014-07-24 17:04:15 +01002138 ret = -ENOMEM;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002139 goto error_unpin_ctx;
Oscar Mateo84c23772014-07-24 17:04:15 +01002140 }
2141
Daniel Vetter0c7dd532014-08-11 16:17:44 +02002142 ringbuf->ring = ring;
Oscar Mateo582d67f2014-07-24 17:04:16 +01002143
Oscar Mateo84c23772014-07-24 17:04:15 +01002144 ringbuf->size = 32 * PAGE_SIZE;
2145 ringbuf->effective_size = ringbuf->size;
2146 ringbuf->head = 0;
2147 ringbuf->tail = 0;
Oscar Mateo84c23772014-07-24 17:04:15 +01002148 ringbuf->last_retired_head = -1;
Dave Gordonebd0fd42014-11-27 11:22:49 +00002149 intel_ring_update_space(ringbuf);
Oscar Mateo84c23772014-07-24 17:04:15 +01002150
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002151 if (ringbuf->obj == NULL) {
2152 ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
2153 if (ret) {
2154 DRM_DEBUG_DRIVER(
2155 "Failed to allocate ringbuffer obj %s: %d\n",
Oscar Mateo84c23772014-07-24 17:04:15 +01002156 ring->name, ret);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002157 goto error_free_rbuf;
2158 }
2159
2160 if (is_global_default_ctx) {
2161 ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
2162 if (ret) {
2163 DRM_ERROR(
2164 "Failed to pin and map ringbuffer %s: %d\n",
2165 ring->name, ret);
2166 goto error_destroy_rbuf;
2167 }
2168 }
2169
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002170 }
2171
2172 ret = populate_lr_context(ctx, ctx_obj, ring, ringbuf);
2173 if (ret) {
2174 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002175 goto error;
Oscar Mateo84c23772014-07-24 17:04:15 +01002176 }
2177
2178 ctx->engine[ring->id].ringbuf = ringbuf;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002179 ctx->engine[ring->id].state = ctx_obj;
Oscar Mateoede7d422014-07-24 17:04:12 +01002180
Daniel Vetter70b0ea82014-11-18 09:09:32 +01002181 if (ctx == ring->default_context)
2182 lrc_setup_hardware_status_page(ring, ctx_obj);
Thomas Daniele7778be2014-12-02 12:50:48 +00002183 else if (ring->id == RCS && !ctx->rcs_initialized) {
Michel Thierry771b9a52014-11-11 16:47:33 +00002184 if (ring->init_context) {
2185 ret = ring->init_context(ring, ctx);
Thomas Daniele7778be2014-12-02 12:50:48 +00002186 if (ret) {
Michel Thierry771b9a52014-11-11 16:47:33 +00002187 DRM_ERROR("ring init context: %d\n", ret);
Thomas Daniele7778be2014-12-02 12:50:48 +00002188 ctx->engine[ring->id].ringbuf = NULL;
2189 ctx->engine[ring->id].state = NULL;
2190 goto error;
2191 }
Michel Thierry771b9a52014-11-11 16:47:33 +00002192 }
2193
Oscar Mateo564ddb22014-08-21 11:40:54 +01002194 ctx->rcs_initialized = true;
2195 }
2196
Oscar Mateoede7d422014-07-24 17:04:12 +01002197 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002198
2199error:
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002200 if (is_global_default_ctx)
2201 intel_unpin_ringbuffer_obj(ringbuf);
2202error_destroy_rbuf:
2203 intel_destroy_ringbuffer_obj(ringbuf);
2204error_free_rbuf:
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002205 kfree(ringbuf);
Thomas Daniel7ba717c2014-11-13 10:28:56 +00002206error_unpin_ctx:
Oscar Mateodcb4c122014-11-13 10:28:10 +00002207 if (is_global_default_ctx)
2208 i915_gem_object_ggtt_unpin(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002209 drm_gem_object_unreference(&ctx_obj->base);
2210 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002211}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002212
2213void intel_lr_context_reset(struct drm_device *dev,
2214 struct intel_context *ctx)
2215{
2216 struct drm_i915_private *dev_priv = dev->dev_private;
2217 struct intel_engine_cs *ring;
2218 int i;
2219
2220 for_each_ring(ring, dev_priv, i) {
2221 struct drm_i915_gem_object *ctx_obj =
2222 ctx->engine[ring->id].state;
2223 struct intel_ringbuffer *ringbuf =
2224 ctx->engine[ring->id].ringbuf;
2225 uint32_t *reg_state;
2226 struct page *page;
2227
2228 if (!ctx_obj)
2229 continue;
2230
2231 if (i915_gem_object_get_pages(ctx_obj)) {
2232 WARN(1, "Failed get_pages for context obj\n");
2233 continue;
2234 }
2235 page = i915_gem_object_get_page(ctx_obj, 1);
2236 reg_state = kmap_atomic(page);
2237
2238 reg_state[CTX_RING_HEAD+1] = 0;
2239 reg_state[CTX_RING_TAIL+1] = 0;
2240
2241 kunmap_atomic(reg_state);
2242
2243 ringbuf->head = 0;
2244 ringbuf->tail = 0;
2245 }
2246}