blob: 4d8dd9a1b04cedc07fb1a1e0689ae610e3188480 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Tony Lindgren3b59b6b2005-07-10 19:58:09 +01002 * linux/arch/arm/mach-omap1/time.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * OMAP Timers
5 *
6 * Copyright (C) 2004 Nokia Corporation
Tony Lindgrenb3402cf2005-06-29 19:59:48 +01007 * Partial timer rewrite and additional dynamic tick timer support by
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
10 *
11 * MPU timer code based on the older MPU timer code for OMAP
12 * Copyright (C) 2000 RidgeRun, Inc.
13 * Author: Greg Lonnon <glonnon@ridgerun.com>
14 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 *
20 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
21 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
22 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
23 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
26 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
27 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 *
31 * You should have received a copy of the GNU General Public License along
32 * with this program; if not, write to the Free Software Foundation, Inc.,
33 * 675 Mass Ave, Cambridge, MA 02139, USA.
34 */
35
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/kernel.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/spinlock.h>
Kevin Hilman075192a2007-03-08 20:32:19 +010041#include <linux/clk.h>
42#include <linux/err.h>
43#include <linux/clocksource.h>
44#include <linux/clockchips.h>
Russell Kingfced80c2008-09-06 12:10:45 +010045#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <asm/leds.h>
48#include <asm/irq.h>
Tony Lindgrenf376ea12011-01-18 13:25:39 -080049#include <asm/sched_clock.h>
50
Tony Lindgren2e3ee9f2012-02-24 10:34:34 -080051#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/mach/irq.h>
53#include <asm/mach/time.h>
54
Tony Lindgren2e3ee9f2012-02-24 10:34:34 -080055#include "iomap.h"
Tony Lindgren4e653312011-11-10 22:45:17 +010056#include "common.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tony Lindgren05b5ca92011-01-18 12:42:23 -080058#ifdef CONFIG_OMAP_MPU_TIMER
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define OMAP_MPU_TIMER_BASE OMAP_MPU_TIMER1_BASE
61#define OMAP_MPU_TIMER_OFFSET 0x100
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063typedef struct {
64 u32 cntl; /* CNTL_TIMER, R/W */
65 u32 load_tim; /* LOAD_TIM, W */
66 u32 read_tim; /* READ_TIM, R */
67} omap_mpu_timer_regs_t;
68
Tony Lindgren94113262009-08-28 10:50:33 -070069#define omap_mpu_timer_base(n) \
Russell King111c7752011-05-09 09:45:45 +010070((omap_mpu_timer_regs_t __iomem *)OMAP1_IO_ADDRESS(OMAP_MPU_TIMER_BASE + \
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 (n)*OMAP_MPU_TIMER_OFFSET))
72
Tony Lindgrenf376ea12011-01-18 13:25:39 -080073static inline unsigned long notrace omap_mpu_timer_read(int nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070074{
Russell King111c7752011-05-09 09:45:45 +010075 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
76 return readl(&timer->read_tim);
Linus Torvalds1da177e2005-04-16 15:20:36 -070077}
78
Kevin Hilman075192a2007-03-08 20:32:19 +010079static inline void omap_mpu_set_autoreset(int nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080{
Russell King111c7752011-05-09 09:45:45 +010081 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Russell King111c7752011-05-09 09:45:45 +010083 writel(readl(&timer->cntl) | MPU_TIMER_AR, &timer->cntl);
Kevin Hilman075192a2007-03-08 20:32:19 +010084}
85
86static inline void omap_mpu_remove_autoreset(int nr)
87{
Russell King111c7752011-05-09 09:45:45 +010088 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
Kevin Hilman075192a2007-03-08 20:32:19 +010089
Russell King111c7752011-05-09 09:45:45 +010090 writel(readl(&timer->cntl) & ~MPU_TIMER_AR, &timer->cntl);
Kevin Hilman075192a2007-03-08 20:32:19 +010091}
92
93static inline void omap_mpu_timer_start(int nr, unsigned long load_val,
94 int autoreset)
95{
Russell King111c7752011-05-09 09:45:45 +010096 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
97 unsigned int timerflags = MPU_TIMER_CLOCK_ENABLE | MPU_TIMER_ST;
Kevin Hilman075192a2007-03-08 20:32:19 +010098
Russell King111c7752011-05-09 09:45:45 +010099 if (autoreset)
100 timerflags |= MPU_TIMER_AR;
Kevin Hilman075192a2007-03-08 20:32:19 +0100101
Russell King111c7752011-05-09 09:45:45 +0100102 writel(MPU_TIMER_CLOCK_ENABLE, &timer->cntl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 udelay(1);
Russell King111c7752011-05-09 09:45:45 +0100104 writel(load_val, &timer->load_tim);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 udelay(1);
Russell King111c7752011-05-09 09:45:45 +0100106 writel(timerflags, &timer->cntl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107}
108
Kevin Hilman06cad092007-10-18 23:04:43 -0700109static inline void omap_mpu_timer_stop(int nr)
110{
Russell King111c7752011-05-09 09:45:45 +0100111 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(nr);
Kevin Hilman06cad092007-10-18 23:04:43 -0700112
Russell King111c7752011-05-09 09:45:45 +0100113 writel(readl(&timer->cntl) & ~MPU_TIMER_ST, &timer->cntl);
Kevin Hilman06cad092007-10-18 23:04:43 -0700114}
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116/*
Kevin Hilman075192a2007-03-08 20:32:19 +0100117 * ---------------------------------------------------------------------------
118 * MPU timer 1 ... count down to zero, interrupt, reload
119 * ---------------------------------------------------------------------------
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 */
Kevin Hilman075192a2007-03-08 20:32:19 +0100121static int omap_mpu_set_next_event(unsigned long cycles,
Kevin Hilman06cad092007-10-18 23:04:43 -0700122 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123{
Kevin Hilman075192a2007-03-08 20:32:19 +0100124 omap_mpu_timer_start(0, cycles, 0);
125 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126}
127
Kevin Hilman075192a2007-03-08 20:32:19 +0100128static void omap_mpu_set_mode(enum clock_event_mode mode,
129 struct clock_event_device *evt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Kevin Hilman075192a2007-03-08 20:32:19 +0100131 switch (mode) {
132 case CLOCK_EVT_MODE_PERIODIC:
133 omap_mpu_set_autoreset(0);
134 break;
135 case CLOCK_EVT_MODE_ONESHOT:
Kevin Hilman06cad092007-10-18 23:04:43 -0700136 omap_mpu_timer_stop(0);
Kevin Hilman075192a2007-03-08 20:32:19 +0100137 omap_mpu_remove_autoreset(0);
138 break;
139 case CLOCK_EVT_MODE_UNUSED:
140 case CLOCK_EVT_MODE_SHUTDOWN:
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700141 case CLOCK_EVT_MODE_RESUME:
Kevin Hilman075192a2007-03-08 20:32:19 +0100142 break;
143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Kevin Hilman075192a2007-03-08 20:32:19 +0100146static struct clock_event_device clockevent_mpu_timer1 = {
147 .name = "mpu_timer1",
Will Newtonc6b349e2008-03-11 09:47:43 +0000148 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Kevin Hilman075192a2007-03-08 20:32:19 +0100149 .shift = 32,
150 .set_next_event = omap_mpu_set_next_event,
151 .set_mode = omap_mpu_set_mode,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152};
153
Linus Torvalds0cd61b62006-10-06 10:53:39 -0700154static irqreturn_t omap_mpu_timer1_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155{
Kevin Hilman075192a2007-03-08 20:32:19 +0100156 struct clock_event_device *evt = &clockevent_mpu_timer1;
157
158 evt->event_handler(evt);
159
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 return IRQ_HANDLED;
161}
162
163static struct irqaction omap_mpu_timer1_irq = {
Kevin Hilman075192a2007-03-08 20:32:19 +0100164 .name = "mpu_timer1",
Bernhard Walleb30faba2007-05-08 00:35:39 -0700165 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Russell King09b8b5f2005-06-26 17:06:36 +0100166 .handler = omap_mpu_timer1_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167};
168
Kevin Hilman075192a2007-03-08 20:32:19 +0100169static __init void omap_init_mpu_timer(unsigned long rate)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 setup_irq(INT_TIMER1, &omap_mpu_timer1_irq);
Kevin Hilman075192a2007-03-08 20:32:19 +0100172 omap_mpu_timer_start(0, (rate / HZ) - 1, 1);
173
174 clockevent_mpu_timer1.mult = div_sc(rate, NSEC_PER_SEC,
175 clockevent_mpu_timer1.shift);
176 clockevent_mpu_timer1.max_delta_ns =
177 clockevent_delta2ns(-1, &clockevent_mpu_timer1);
178 clockevent_mpu_timer1.min_delta_ns =
179 clockevent_delta2ns(1, &clockevent_mpu_timer1);
180
Rusty Russell320ab2b2008-12-13 21:20:26 +1030181 clockevent_mpu_timer1.cpumask = cpumask_of(0);
Kevin Hilman075192a2007-03-08 20:32:19 +0100182 clockevents_register_device(&clockevent_mpu_timer1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184
Kevin Hilman075192a2007-03-08 20:32:19 +0100185
186/*
187 * ---------------------------------------------------------------------------
188 * MPU timer 2 ... free running 32-bit clock source and scheduler clock
189 * ---------------------------------------------------------------------------
190 */
191
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100192static u32 notrace omap_mpu_read_sched_clock(void)
Tony Lindgren4912cf02011-01-18 17:00:00 -0800193{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100194 return ~omap_mpu_timer_read(1);
Tony Lindgrenf376ea12011-01-18 13:25:39 -0800195}
196
Kevin Hilman075192a2007-03-08 20:32:19 +0100197static void __init omap_init_clocksource(unsigned long rate)
198{
Russell King933e54a2011-05-09 09:51:03 +0100199 omap_mpu_timer_regs_t __iomem *timer = omap_mpu_timer_base(1);
Kevin Hilman075192a2007-03-08 20:32:19 +0100200 static char err[] __initdata = KERN_ERR
201 "%s: can't register clocksource!\n";
202
Kevin Hilman075192a2007-03-08 20:32:19 +0100203 omap_mpu_timer_start(1, ~0, 1);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100204 setup_sched_clock(omap_mpu_read_sched_clock, 32, rate);
Kevin Hilman075192a2007-03-08 20:32:19 +0100205
Russell King933e54a2011-05-09 09:51:03 +0100206 if (clocksource_mmio_init(&timer->read_tim, "mpu_timer2", rate,
207 300, 32, clocksource_mmio_readl_down))
208 printk(err, "mpu_timer2");
Kevin Hilman075192a2007-03-08 20:32:19 +0100209}
210
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800211static void __init omap_mpu_timer_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212{
Kevin Hilman075192a2007-03-08 20:32:19 +0100213 struct clk *ck_ref = clk_get(NULL, "ck_ref");
214 unsigned long rate;
215
216 BUG_ON(IS_ERR(ck_ref));
217
218 rate = clk_get_rate(ck_ref);
219 clk_put(ck_ref);
220
221 /* PTV = 0 */
222 rate /= 2;
223
224 omap_init_mpu_timer(rate);
225 omap_init_clocksource(rate);
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800226}
227
228#else
229static inline void omap_mpu_timer_init(void)
230{
231 pr_err("Bogus timer, should not happen\n");
232}
233#endif /* CONFIG_OMAP_MPU_TIMER */
234
235static inline int omap_32k_timer_usable(void)
236{
237 int res = false;
238
239 if (cpu_is_omap730() || cpu_is_omap15xx())
240 return res;
241
242#ifdef CONFIG_OMAP_32K_TIMER
243 res = omap_32k_timer_init();
244#endif
245
246 return res;
247}
248
249/*
250 * ---------------------------------------------------------------------------
251 * Timer initialization
252 * ---------------------------------------------------------------------------
253 */
Tony Lindgrene74984e2011-03-29 15:54:48 -0700254static void __init omap1_timer_init(void)
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800255{
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100256 if (!omap_32k_timer_usable())
Tony Lindgren05b5ca92011-01-18 12:42:23 -0800257 omap_mpu_timer_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258}
259
Tony Lindgrene74984e2011-03-29 15:54:48 -0700260struct sys_timer omap1_timer = {
261 .init = omap1_timer_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262};