blob: 41cdd2beb1ec518628921ad8b012476410b3494b [file] [log] [blame]
Daniel Lezcanofa50ae92012-01-25 00:56:06 +01001/*
2 * AT91 Power Management
3 *
4 * Copyright (C) 2005 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11#ifndef __ARCH_ARM_MACH_AT91_PM
12#define __ARCH_ARM_MACH_AT91_PM
13
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010014#ifdef CONFIG_ARCH_AT91RM9200
15#include <mach/at91rm9200_mc.h>
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080016#include <mach/at91rm9200_sdramc.h>
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010017
18/*
19 * The AT91RM9200 goes into self-refresh mode with this command, and will
20 * terminate self-refresh automatically on the next SDRAM access.
21 *
22 * Self-refresh mode is exited as soon as a memory access is made, but we don't
23 * know for sure when that happens. However, we need to restore the low-power
24 * mode if it was enabled before going idle. Restoring low-power mode while
25 * still in self-refresh is "not recommended", but seems to work.
26 */
27
Daniel Lezcano00482a42012-01-25 00:56:08 +010028static inline void at91rm9200_standby(void)
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010029{
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080030 u32 lpr = at91_sys_read(AT91RM9200_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010031
Daniel Lezcano00482a42012-01-25 00:56:08 +010032 asm volatile(
33 "b 1f\n\t"
34 ".align 5\n\t"
35 "1: mcr p15, 0, %0, c7, c10, 4\n\t"
36 " str %0, [%1, %2]\n\t"
37 " str %3, [%1, %4]\n\t"
38 " mcr p15, 0, %0, c7, c0, 4\n\t"
39 " str %5, [%1, %2]"
40 :
Jean-Christophe PLAGNIOL-VILLARD1a269ad2011-11-16 02:58:31 +080041 : "r" (0), "r" (AT91_BASE_SYS), "r" (AT91RM9200_SDRAMC_LPR),
42 "r" (1), "r" (AT91RM9200_SDRAMC_SRR),
Daniel Lezcano00482a42012-01-25 00:56:08 +010043 "r" (lpr));
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010044}
45
Daniel Lezcano00482a42012-01-25 00:56:08 +010046#define at91_standby at91rm9200_standby
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010047
Nicolas Ferre7dca3342010-06-21 14:59:27 +010048#elif defined(CONFIG_ARCH_AT91SAM9G45)
49#include <mach/at91sam9_ddrsdr.h>
50
51/* We manage both DDRAM/SDRAM controllers, we need more than one value to
52 * remember.
53 */
Daniel Lezcano00482a42012-01-25 00:56:08 +010054static inline void at91sam9g45_standby(void)
Nicolas Ferre7dca3342010-06-21 14:59:27 +010055{
Daniel Lezcano00482a42012-01-25 00:56:08 +010056 /* Those two values allow us to delay self-refresh activation
Nicolas Ferre7dca3342010-06-21 14:59:27 +010057 * to the maximum. */
58 u32 lpr0, lpr1;
Daniel Lezcano00482a42012-01-25 00:56:08 +010059 u32 saved_lpr0, saved_lpr1;
Nicolas Ferre7dca3342010-06-21 14:59:27 +010060
61 saved_lpr1 = at91_ramc_read(1, AT91_DDRSDRC_LPR);
62 lpr1 = saved_lpr1 & ~AT91_DDRSDRC_LPCB;
63 lpr1 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
64
65 saved_lpr0 = at91_ramc_read(0, AT91_DDRSDRC_LPR);
66 lpr0 = saved_lpr0 & ~AT91_DDRSDRC_LPCB;
67 lpr0 |= AT91_DDRSDRC_LPCB_SELF_REFRESH;
68
69 /* self-refresh mode now */
70 at91_ramc_write(0, AT91_DDRSDRC_LPR, lpr0);
71 at91_ramc_write(1, AT91_DDRSDRC_LPR, lpr1);
72
Daniel Lezcano00482a42012-01-25 00:56:08 +010073 cpu_do_idle();
74
75 at91_ramc_write(0, AT91_DDRSDRC_LPR, saved_lpr0);
76 at91_ramc_write(1, AT91_DDRSDRC_LPR, saved_lpr1);
Nicolas Ferre7dca3342010-06-21 14:59:27 +010077}
78
Daniel Lezcano00482a42012-01-25 00:56:08 +010079#define at91_standby at91sam9g45_standby
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010080
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010081#else
82#include <mach/at91sam9_sdramc.h>
83
84#ifdef CONFIG_ARCH_AT91SAM9263
85/*
86 * FIXME either or both the SDRAM controllers (EB0, EB1) might be in use;
87 * handle those cases both here and in the Suspend-To-RAM support.
88 */
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010089#warning Assuming EB1 SDRAM controller is *NOT* used
90#endif
91
Daniel Lezcano00482a42012-01-25 00:56:08 +010092static inline void at91sam9_standby(void)
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010093{
94 u32 saved_lpr, lpr;
95
Nicolas Ferre7dca3342010-06-21 14:59:27 +010096 saved_lpr = at91_ramc_read(0, AT91_SDRAMC_LPR);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +010097
98 lpr = saved_lpr & ~AT91_SDRAMC_LPCB;
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +010099 at91_ramc_write(0, AT91_SDRAMC_LPR, lpr |
100 AT91_SDRAMC_LPCB_SELF_REFRESH);
Daniel Lezcano00482a42012-01-25 00:56:08 +0100101
102 cpu_do_idle();
103
104 at91_ramc_write(0, AT91_SDRAMC_LPR, saved_lpr);
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100105}
106
Daniel Lezcano00482a42012-01-25 00:56:08 +0100107#define at91_standby at91sam9_standby
Daniel Lezcanoc54b7bb2012-01-25 00:56:05 +0100108
Albin Tonnerre1ea60cf2009-11-01 18:40:50 +0100109#endif
Daniel Lezcanofa50ae92012-01-25 00:56:06 +0100110
111#endif