blob: 31d29c8f11bc3068e15ebc879d1200b677e83f1c [file] [log] [blame]
Mark Brownd5315a22012-01-25 19:29:41 +00001/*
2 * wm2200.c -- WM2200 ALSA SoC Audio driver
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/pm.h>
Mark Browne10f8712012-10-04 16:31:52 +010018#include <linux/firmware.h>
Mark Brownd5315a22012-01-25 19:29:41 +000019#include <linux/gcd.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
22#include <linux/pm_runtime.h>
23#include <linux/regulator/consumer.h>
24#include <linux/regulator/fixed.h>
25#include <linux/slab.h>
26#include <sound/core.h>
27#include <sound/pcm.h>
28#include <sound/pcm_params.h>
29#include <sound/soc.h>
30#include <sound/jack.h>
31#include <sound/initval.h>
32#include <sound/tlv.h>
33#include <sound/wm2200.h>
34
35#include "wm2200.h"
Mark Browne10f8712012-10-04 16:31:52 +010036#include "wmfw.h"
Mark Brownf017eb22012-10-25 21:48:11 +010037#include "wm_adsp.h"
Mark Browne10f8712012-10-04 16:31:52 +010038
39#define WM2200_DSP_CONTROL_1 0x00
40#define WM2200_DSP_CONTROL_2 0x02
41#define WM2200_DSP_CONTROL_3 0x03
42#define WM2200_DSP_CONTROL_4 0x04
43#define WM2200_DSP_CONTROL_5 0x06
44#define WM2200_DSP_CONTROL_6 0x07
45#define WM2200_DSP_CONTROL_7 0x08
46#define WM2200_DSP_CONTROL_8 0x09
47#define WM2200_DSP_CONTROL_9 0x0A
48#define WM2200_DSP_CONTROL_10 0x0B
49#define WM2200_DSP_CONTROL_11 0x0C
50#define WM2200_DSP_CONTROL_12 0x0D
51#define WM2200_DSP_CONTROL_13 0x0F
52#define WM2200_DSP_CONTROL_14 0x10
53#define WM2200_DSP_CONTROL_15 0x11
54#define WM2200_DSP_CONTROL_16 0x12
55#define WM2200_DSP_CONTROL_17 0x13
56#define WM2200_DSP_CONTROL_18 0x14
57#define WM2200_DSP_CONTROL_19 0x16
58#define WM2200_DSP_CONTROL_20 0x17
59#define WM2200_DSP_CONTROL_21 0x18
60#define WM2200_DSP_CONTROL_22 0x1A
61#define WM2200_DSP_CONTROL_23 0x1B
62#define WM2200_DSP_CONTROL_24 0x1C
63#define WM2200_DSP_CONTROL_25 0x1E
64#define WM2200_DSP_CONTROL_26 0x20
65#define WM2200_DSP_CONTROL_27 0x21
66#define WM2200_DSP_CONTROL_28 0x22
67#define WM2200_DSP_CONTROL_29 0x23
68#define WM2200_DSP_CONTROL_30 0x24
69#define WM2200_DSP_CONTROL_31 0x26
Mark Brownd5315a22012-01-25 19:29:41 +000070
71/* The code assumes DCVDD is generated internally */
72#define WM2200_NUM_CORE_SUPPLIES 2
73static const char *wm2200_core_supply_names[WM2200_NUM_CORE_SUPPLIES] = {
74 "DBVDD",
75 "LDOVDD",
76};
77
78struct wm2200_fll {
79 int fref;
80 int fout;
81 int src;
82 struct completion lock;
83};
84
85/* codec private data */
86struct wm2200_priv {
Mark Brownf017eb22012-10-25 21:48:11 +010087 struct wm_adsp dsp[2];
Mark Brownd5315a22012-01-25 19:29:41 +000088 struct regmap *regmap;
89 struct device *dev;
90 struct snd_soc_codec *codec;
91 struct wm2200_pdata pdata;
92 struct regulator_bulk_data core_supplies[WM2200_NUM_CORE_SUPPLIES];
93
94 struct completion fll_lock;
95 int fll_fout;
96 int fll_fref;
97 int fll_src;
98
99 int rev;
100 int sysclk;
101};
102
Mark Browneae23282012-10-02 20:14:49 +0100103#define WM2200_DSP_RANGE_BASE (WM2200_MAX_REGISTER + 1)
104#define WM2200_DSP_SPACING 12288
105
106#define WM2200_DSP1_DM_BASE (WM2200_DSP_RANGE_BASE + (0 * WM2200_DSP_SPACING))
107#define WM2200_DSP1_PM_BASE (WM2200_DSP_RANGE_BASE + (1 * WM2200_DSP_SPACING))
108#define WM2200_DSP1_ZM_BASE (WM2200_DSP_RANGE_BASE + (2 * WM2200_DSP_SPACING))
109#define WM2200_DSP2_DM_BASE (WM2200_DSP_RANGE_BASE + (3 * WM2200_DSP_SPACING))
110#define WM2200_DSP2_PM_BASE (WM2200_DSP_RANGE_BASE + (4 * WM2200_DSP_SPACING))
111#define WM2200_DSP2_ZM_BASE (WM2200_DSP_RANGE_BASE + (5 * WM2200_DSP_SPACING))
112
113static const struct regmap_range_cfg wm2200_ranges[] = {
Mark Brown98744822012-10-03 13:31:49 +0100114 { .name = "DSP1DM", .range_min = WM2200_DSP1_DM_BASE,
Mark Browneae23282012-10-02 20:14:49 +0100115 .range_max = WM2200_DSP1_DM_BASE + 12287,
116 .selector_reg = WM2200_DSP1_CONTROL_3,
117 .selector_mask = WM2200_DSP1_PAGE_BASE_DM_0_MASK,
118 .selector_shift = WM2200_DSP1_PAGE_BASE_DM_0_SHIFT,
119 .window_start = WM2200_DSP1_DM_0, .window_len = 2048, },
120
Mark Brown98744822012-10-03 13:31:49 +0100121 { .name = "DSP1PM", .range_min = WM2200_DSP1_PM_BASE,
Mark Browneae23282012-10-02 20:14:49 +0100122 .range_max = WM2200_DSP1_PM_BASE + 12287,
123 .selector_reg = WM2200_DSP1_CONTROL_2,
124 .selector_mask = WM2200_DSP1_PAGE_BASE_PM_0_MASK,
125 .selector_shift = WM2200_DSP1_PAGE_BASE_PM_0_SHIFT,
126 .window_start = WM2200_DSP1_PM_0, .window_len = 768, },
127
Mark Brown98744822012-10-03 13:31:49 +0100128 { .name = "DSP1ZM", .range_min = WM2200_DSP1_ZM_BASE,
Mark Browneae23282012-10-02 20:14:49 +0100129 .range_max = WM2200_DSP1_ZM_BASE + 2047,
130 .selector_reg = WM2200_DSP1_CONTROL_4,
131 .selector_mask = WM2200_DSP1_PAGE_BASE_ZM_0_MASK,
132 .selector_shift = WM2200_DSP1_PAGE_BASE_ZM_0_SHIFT,
133 .window_start = WM2200_DSP1_ZM_0, .window_len = 1024, },
134
Mark Brown98744822012-10-03 13:31:49 +0100135 { .name = "DSP2DM", .range_min = WM2200_DSP2_DM_BASE,
Mark Browneae23282012-10-02 20:14:49 +0100136 .range_max = WM2200_DSP2_DM_BASE + 4095,
137 .selector_reg = WM2200_DSP2_CONTROL_3,
138 .selector_mask = WM2200_DSP2_PAGE_BASE_DM_0_MASK,
139 .selector_shift = WM2200_DSP2_PAGE_BASE_DM_0_SHIFT,
140 .window_start = WM2200_DSP2_DM_0, .window_len = 2048, },
141
Mark Brown98744822012-10-03 13:31:49 +0100142 { .name = "DSP2PM", .range_min = WM2200_DSP2_PM_BASE,
Mark Browneae23282012-10-02 20:14:49 +0100143 .range_max = WM2200_DSP2_PM_BASE + 11287,
144 .selector_reg = WM2200_DSP2_CONTROL_2,
145 .selector_mask = WM2200_DSP2_PAGE_BASE_PM_0_MASK,
146 .selector_shift = WM2200_DSP2_PAGE_BASE_PM_0_SHIFT,
147 .window_start = WM2200_DSP2_PM_0, .window_len = 768, },
148
Mark Brown98744822012-10-03 13:31:49 +0100149 { .name = "DSP2ZM", .range_min = WM2200_DSP2_ZM_BASE,
Mark Browneae23282012-10-02 20:14:49 +0100150 .range_max = WM2200_DSP2_ZM_BASE + 2047,
151 .selector_reg = WM2200_DSP2_CONTROL_4,
152 .selector_mask = WM2200_DSP2_PAGE_BASE_ZM_0_MASK,
153 .selector_shift = WM2200_DSP2_PAGE_BASE_ZM_0_SHIFT,
154 .window_start = WM2200_DSP2_ZM_0, .window_len = 1024, },
155};
156
Mark Brownf017eb22012-10-25 21:48:11 +0100157static const struct wm_adsp_region wm2200_dsp1_regions[] = {
158 { .type = WMFW_ADSP1_PM, .base = WM2200_DSP1_PM_BASE },
159 { .type = WMFW_ADSP1_DM, .base = WM2200_DSP1_DM_BASE },
160 { .type = WMFW_ADSP1_ZM, .base = WM2200_DSP1_ZM_BASE },
161};
162
163static const struct wm_adsp_region wm2200_dsp2_regions[] = {
164 { .type = WMFW_ADSP1_PM, .base = WM2200_DSP2_PM_BASE },
165 { .type = WMFW_ADSP1_DM, .base = WM2200_DSP2_DM_BASE },
166 { .type = WMFW_ADSP1_ZM, .base = WM2200_DSP2_ZM_BASE },
167};
168
Mark Brownd5315a22012-01-25 19:29:41 +0000169static struct reg_default wm2200_reg_defaults[] = {
Mark Brownffa8d9d2012-01-29 21:45:31 +0000170 { 0x000B, 0x0000 }, /* R11 - Tone Generator 1 */
171 { 0x0102, 0x0000 }, /* R258 - Clocking 3 */
172 { 0x0103, 0x0011 }, /* R259 - Clocking 4 */
173 { 0x0111, 0x0000 }, /* R273 - FLL Control 1 */
174 { 0x0112, 0x0000 }, /* R274 - FLL Control 2 */
175 { 0x0113, 0x0000 }, /* R275 - FLL Control 3 */
176 { 0x0114, 0x0000 }, /* R276 - FLL Control 4 */
177 { 0x0116, 0x0177 }, /* R278 - FLL Control 6 */
178 { 0x0117, 0x0004 }, /* R279 - FLL Control 7 */
179 { 0x0119, 0x0000 }, /* R281 - FLL EFS 1 */
180 { 0x011A, 0x0002 }, /* R282 - FLL EFS 2 */
181 { 0x0200, 0x0000 }, /* R512 - Mic Charge Pump 1 */
182 { 0x0201, 0x03FF }, /* R513 - Mic Charge Pump 2 */
183 { 0x0202, 0x9BDE }, /* R514 - DM Charge Pump 1 */
184 { 0x020C, 0x0000 }, /* R524 - Mic Bias Ctrl 1 */
185 { 0x020D, 0x0000 }, /* R525 - Mic Bias Ctrl 2 */
186 { 0x020F, 0x0000 }, /* R527 - Ear Piece Ctrl 1 */
187 { 0x0210, 0x0000 }, /* R528 - Ear Piece Ctrl 2 */
188 { 0x0301, 0x0000 }, /* R769 - Input Enables */
189 { 0x0302, 0x2240 }, /* R770 - IN1L Control */
190 { 0x0303, 0x0040 }, /* R771 - IN1R Control */
191 { 0x0304, 0x2240 }, /* R772 - IN2L Control */
192 { 0x0305, 0x0040 }, /* R773 - IN2R Control */
193 { 0x0306, 0x2240 }, /* R774 - IN3L Control */
194 { 0x0307, 0x0040 }, /* R775 - IN3R Control */
195 { 0x030A, 0x0000 }, /* R778 - RXANC_SRC */
196 { 0x030B, 0x0022 }, /* R779 - Input Volume Ramp */
197 { 0x030C, 0x0180 }, /* R780 - ADC Digital Volume 1L */
198 { 0x030D, 0x0180 }, /* R781 - ADC Digital Volume 1R */
199 { 0x030E, 0x0180 }, /* R782 - ADC Digital Volume 2L */
200 { 0x030F, 0x0180 }, /* R783 - ADC Digital Volume 2R */
201 { 0x0310, 0x0180 }, /* R784 - ADC Digital Volume 3L */
202 { 0x0311, 0x0180 }, /* R785 - ADC Digital Volume 3R */
203 { 0x0400, 0x0000 }, /* R1024 - Output Enables */
204 { 0x0401, 0x0000 }, /* R1025 - DAC Volume Limit 1L */
205 { 0x0402, 0x0000 }, /* R1026 - DAC Volume Limit 1R */
206 { 0x0403, 0x0000 }, /* R1027 - DAC Volume Limit 2L */
207 { 0x0404, 0x0000 }, /* R1028 - DAC Volume Limit 2R */
208 { 0x0409, 0x0000 }, /* R1033 - DAC AEC Control 1 */
209 { 0x040A, 0x0022 }, /* R1034 - Output Volume Ramp */
210 { 0x040B, 0x0180 }, /* R1035 - DAC Digital Volume 1L */
211 { 0x040C, 0x0180 }, /* R1036 - DAC Digital Volume 1R */
212 { 0x040D, 0x0180 }, /* R1037 - DAC Digital Volume 2L */
213 { 0x040E, 0x0180 }, /* R1038 - DAC Digital Volume 2R */
214 { 0x0417, 0x0069 }, /* R1047 - PDM 1 */
215 { 0x0418, 0x0000 }, /* R1048 - PDM 2 */
216 { 0x0500, 0x0000 }, /* R1280 - Audio IF 1_1 */
217 { 0x0501, 0x0008 }, /* R1281 - Audio IF 1_2 */
218 { 0x0502, 0x0000 }, /* R1282 - Audio IF 1_3 */
219 { 0x0503, 0x0000 }, /* R1283 - Audio IF 1_4 */
220 { 0x0504, 0x0000 }, /* R1284 - Audio IF 1_5 */
221 { 0x0505, 0x0001 }, /* R1285 - Audio IF 1_6 */
222 { 0x0506, 0x0001 }, /* R1286 - Audio IF 1_7 */
223 { 0x0507, 0x0000 }, /* R1287 - Audio IF 1_8 */
224 { 0x0508, 0x0000 }, /* R1288 - Audio IF 1_9 */
225 { 0x0509, 0x0000 }, /* R1289 - Audio IF 1_10 */
226 { 0x050A, 0x0000 }, /* R1290 - Audio IF 1_11 */
227 { 0x050B, 0x0000 }, /* R1291 - Audio IF 1_12 */
228 { 0x050C, 0x0000 }, /* R1292 - Audio IF 1_13 */
229 { 0x050D, 0x0000 }, /* R1293 - Audio IF 1_14 */
230 { 0x050E, 0x0000 }, /* R1294 - Audio IF 1_15 */
231 { 0x050F, 0x0000 }, /* R1295 - Audio IF 1_16 */
232 { 0x0510, 0x0000 }, /* R1296 - Audio IF 1_17 */
233 { 0x0511, 0x0000 }, /* R1297 - Audio IF 1_18 */
234 { 0x0512, 0x0000 }, /* R1298 - Audio IF 1_19 */
235 { 0x0513, 0x0000 }, /* R1299 - Audio IF 1_20 */
236 { 0x0514, 0x0000 }, /* R1300 - Audio IF 1_21 */
237 { 0x0515, 0x0001 }, /* R1301 - Audio IF 1_22 */
238 { 0x0600, 0x0000 }, /* R1536 - OUT1LMIX Input 1 Source */
239 { 0x0601, 0x0080 }, /* R1537 - OUT1LMIX Input 1 Volume */
240 { 0x0602, 0x0000 }, /* R1538 - OUT1LMIX Input 2 Source */
241 { 0x0603, 0x0080 }, /* R1539 - OUT1LMIX Input 2 Volume */
242 { 0x0604, 0x0000 }, /* R1540 - OUT1LMIX Input 3 Source */
243 { 0x0605, 0x0080 }, /* R1541 - OUT1LMIX Input 3 Volume */
244 { 0x0606, 0x0000 }, /* R1542 - OUT1LMIX Input 4 Source */
245 { 0x0607, 0x0080 }, /* R1543 - OUT1LMIX Input 4 Volume */
246 { 0x0608, 0x0000 }, /* R1544 - OUT1RMIX Input 1 Source */
247 { 0x0609, 0x0080 }, /* R1545 - OUT1RMIX Input 1 Volume */
248 { 0x060A, 0x0000 }, /* R1546 - OUT1RMIX Input 2 Source */
249 { 0x060B, 0x0080 }, /* R1547 - OUT1RMIX Input 2 Volume */
250 { 0x060C, 0x0000 }, /* R1548 - OUT1RMIX Input 3 Source */
251 { 0x060D, 0x0080 }, /* R1549 - OUT1RMIX Input 3 Volume */
252 { 0x060E, 0x0000 }, /* R1550 - OUT1RMIX Input 4 Source */
253 { 0x060F, 0x0080 }, /* R1551 - OUT1RMIX Input 4 Volume */
254 { 0x0610, 0x0000 }, /* R1552 - OUT2LMIX Input 1 Source */
255 { 0x0611, 0x0080 }, /* R1553 - OUT2LMIX Input 1 Volume */
256 { 0x0612, 0x0000 }, /* R1554 - OUT2LMIX Input 2 Source */
257 { 0x0613, 0x0080 }, /* R1555 - OUT2LMIX Input 2 Volume */
258 { 0x0614, 0x0000 }, /* R1556 - OUT2LMIX Input 3 Source */
259 { 0x0615, 0x0080 }, /* R1557 - OUT2LMIX Input 3 Volume */
260 { 0x0616, 0x0000 }, /* R1558 - OUT2LMIX Input 4 Source */
261 { 0x0617, 0x0080 }, /* R1559 - OUT2LMIX Input 4 Volume */
262 { 0x0618, 0x0000 }, /* R1560 - OUT2RMIX Input 1 Source */
263 { 0x0619, 0x0080 }, /* R1561 - OUT2RMIX Input 1 Volume */
264 { 0x061A, 0x0000 }, /* R1562 - OUT2RMIX Input 2 Source */
265 { 0x061B, 0x0080 }, /* R1563 - OUT2RMIX Input 2 Volume */
266 { 0x061C, 0x0000 }, /* R1564 - OUT2RMIX Input 3 Source */
267 { 0x061D, 0x0080 }, /* R1565 - OUT2RMIX Input 3 Volume */
268 { 0x061E, 0x0000 }, /* R1566 - OUT2RMIX Input 4 Source */
269 { 0x061F, 0x0080 }, /* R1567 - OUT2RMIX Input 4 Volume */
270 { 0x0620, 0x0000 }, /* R1568 - AIF1TX1MIX Input 1 Source */
271 { 0x0621, 0x0080 }, /* R1569 - AIF1TX1MIX Input 1 Volume */
272 { 0x0622, 0x0000 }, /* R1570 - AIF1TX1MIX Input 2 Source */
273 { 0x0623, 0x0080 }, /* R1571 - AIF1TX1MIX Input 2 Volume */
274 { 0x0624, 0x0000 }, /* R1572 - AIF1TX1MIX Input 3 Source */
275 { 0x0625, 0x0080 }, /* R1573 - AIF1TX1MIX Input 3 Volume */
276 { 0x0626, 0x0000 }, /* R1574 - AIF1TX1MIX Input 4 Source */
277 { 0x0627, 0x0080 }, /* R1575 - AIF1TX1MIX Input 4 Volume */
278 { 0x0628, 0x0000 }, /* R1576 - AIF1TX2MIX Input 1 Source */
279 { 0x0629, 0x0080 }, /* R1577 - AIF1TX2MIX Input 1 Volume */
280 { 0x062A, 0x0000 }, /* R1578 - AIF1TX2MIX Input 2 Source */
281 { 0x062B, 0x0080 }, /* R1579 - AIF1TX2MIX Input 2 Volume */
282 { 0x062C, 0x0000 }, /* R1580 - AIF1TX2MIX Input 3 Source */
283 { 0x062D, 0x0080 }, /* R1581 - AIF1TX2MIX Input 3 Volume */
284 { 0x062E, 0x0000 }, /* R1582 - AIF1TX2MIX Input 4 Source */
285 { 0x062F, 0x0080 }, /* R1583 - AIF1TX2MIX Input 4 Volume */
286 { 0x0630, 0x0000 }, /* R1584 - AIF1TX3MIX Input 1 Source */
287 { 0x0631, 0x0080 }, /* R1585 - AIF1TX3MIX Input 1 Volume */
288 { 0x0632, 0x0000 }, /* R1586 - AIF1TX3MIX Input 2 Source */
289 { 0x0633, 0x0080 }, /* R1587 - AIF1TX3MIX Input 2 Volume */
290 { 0x0634, 0x0000 }, /* R1588 - AIF1TX3MIX Input 3 Source */
291 { 0x0635, 0x0080 }, /* R1589 - AIF1TX3MIX Input 3 Volume */
292 { 0x0636, 0x0000 }, /* R1590 - AIF1TX3MIX Input 4 Source */
293 { 0x0637, 0x0080 }, /* R1591 - AIF1TX3MIX Input 4 Volume */
294 { 0x0638, 0x0000 }, /* R1592 - AIF1TX4MIX Input 1 Source */
295 { 0x0639, 0x0080 }, /* R1593 - AIF1TX4MIX Input 1 Volume */
296 { 0x063A, 0x0000 }, /* R1594 - AIF1TX4MIX Input 2 Source */
297 { 0x063B, 0x0080 }, /* R1595 - AIF1TX4MIX Input 2 Volume */
298 { 0x063C, 0x0000 }, /* R1596 - AIF1TX4MIX Input 3 Source */
299 { 0x063D, 0x0080 }, /* R1597 - AIF1TX4MIX Input 3 Volume */
300 { 0x063E, 0x0000 }, /* R1598 - AIF1TX4MIX Input 4 Source */
301 { 0x063F, 0x0080 }, /* R1599 - AIF1TX4MIX Input 4 Volume */
302 { 0x0640, 0x0000 }, /* R1600 - AIF1TX5MIX Input 1 Source */
303 { 0x0641, 0x0080 }, /* R1601 - AIF1TX5MIX Input 1 Volume */
304 { 0x0642, 0x0000 }, /* R1602 - AIF1TX5MIX Input 2 Source */
305 { 0x0643, 0x0080 }, /* R1603 - AIF1TX5MIX Input 2 Volume */
306 { 0x0644, 0x0000 }, /* R1604 - AIF1TX5MIX Input 3 Source */
307 { 0x0645, 0x0080 }, /* R1605 - AIF1TX5MIX Input 3 Volume */
308 { 0x0646, 0x0000 }, /* R1606 - AIF1TX5MIX Input 4 Source */
309 { 0x0647, 0x0080 }, /* R1607 - AIF1TX5MIX Input 4 Volume */
310 { 0x0648, 0x0000 }, /* R1608 - AIF1TX6MIX Input 1 Source */
311 { 0x0649, 0x0080 }, /* R1609 - AIF1TX6MIX Input 1 Volume */
312 { 0x064A, 0x0000 }, /* R1610 - AIF1TX6MIX Input 2 Source */
313 { 0x064B, 0x0080 }, /* R1611 - AIF1TX6MIX Input 2 Volume */
314 { 0x064C, 0x0000 }, /* R1612 - AIF1TX6MIX Input 3 Source */
315 { 0x064D, 0x0080 }, /* R1613 - AIF1TX6MIX Input 3 Volume */
316 { 0x064E, 0x0000 }, /* R1614 - AIF1TX6MIX Input 4 Source */
317 { 0x064F, 0x0080 }, /* R1615 - AIF1TX6MIX Input 4 Volume */
318 { 0x0650, 0x0000 }, /* R1616 - EQLMIX Input 1 Source */
319 { 0x0651, 0x0080 }, /* R1617 - EQLMIX Input 1 Volume */
320 { 0x0652, 0x0000 }, /* R1618 - EQLMIX Input 2 Source */
321 { 0x0653, 0x0080 }, /* R1619 - EQLMIX Input 2 Volume */
322 { 0x0654, 0x0000 }, /* R1620 - EQLMIX Input 3 Source */
323 { 0x0655, 0x0080 }, /* R1621 - EQLMIX Input 3 Volume */
324 { 0x0656, 0x0000 }, /* R1622 - EQLMIX Input 4 Source */
325 { 0x0657, 0x0080 }, /* R1623 - EQLMIX Input 4 Volume */
326 { 0x0658, 0x0000 }, /* R1624 - EQRMIX Input 1 Source */
327 { 0x0659, 0x0080 }, /* R1625 - EQRMIX Input 1 Volume */
328 { 0x065A, 0x0000 }, /* R1626 - EQRMIX Input 2 Source */
329 { 0x065B, 0x0080 }, /* R1627 - EQRMIX Input 2 Volume */
330 { 0x065C, 0x0000 }, /* R1628 - EQRMIX Input 3 Source */
331 { 0x065D, 0x0080 }, /* R1629 - EQRMIX Input 3 Volume */
332 { 0x065E, 0x0000 }, /* R1630 - EQRMIX Input 4 Source */
333 { 0x065F, 0x0080 }, /* R1631 - EQRMIX Input 4 Volume */
334 { 0x0660, 0x0000 }, /* R1632 - LHPF1MIX Input 1 Source */
335 { 0x0661, 0x0080 }, /* R1633 - LHPF1MIX Input 1 Volume */
336 { 0x0662, 0x0000 }, /* R1634 - LHPF1MIX Input 2 Source */
337 { 0x0663, 0x0080 }, /* R1635 - LHPF1MIX Input 2 Volume */
338 { 0x0664, 0x0000 }, /* R1636 - LHPF1MIX Input 3 Source */
339 { 0x0665, 0x0080 }, /* R1637 - LHPF1MIX Input 3 Volume */
340 { 0x0666, 0x0000 }, /* R1638 - LHPF1MIX Input 4 Source */
341 { 0x0667, 0x0080 }, /* R1639 - LHPF1MIX Input 4 Volume */
342 { 0x0668, 0x0000 }, /* R1640 - LHPF2MIX Input 1 Source */
343 { 0x0669, 0x0080 }, /* R1641 - LHPF2MIX Input 1 Volume */
344 { 0x066A, 0x0000 }, /* R1642 - LHPF2MIX Input 2 Source */
345 { 0x066B, 0x0080 }, /* R1643 - LHPF2MIX Input 2 Volume */
346 { 0x066C, 0x0000 }, /* R1644 - LHPF2MIX Input 3 Source */
347 { 0x066D, 0x0080 }, /* R1645 - LHPF2MIX Input 3 Volume */
348 { 0x066E, 0x0000 }, /* R1646 - LHPF2MIX Input 4 Source */
349 { 0x066F, 0x0080 }, /* R1647 - LHPF2MIX Input 4 Volume */
350 { 0x0670, 0x0000 }, /* R1648 - DSP1LMIX Input 1 Source */
351 { 0x0671, 0x0080 }, /* R1649 - DSP1LMIX Input 1 Volume */
352 { 0x0672, 0x0000 }, /* R1650 - DSP1LMIX Input 2 Source */
353 { 0x0673, 0x0080 }, /* R1651 - DSP1LMIX Input 2 Volume */
354 { 0x0674, 0x0000 }, /* R1652 - DSP1LMIX Input 3 Source */
355 { 0x0675, 0x0080 }, /* R1653 - DSP1LMIX Input 3 Volume */
356 { 0x0676, 0x0000 }, /* R1654 - DSP1LMIX Input 4 Source */
357 { 0x0677, 0x0080 }, /* R1655 - DSP1LMIX Input 4 Volume */
358 { 0x0678, 0x0000 }, /* R1656 - DSP1RMIX Input 1 Source */
359 { 0x0679, 0x0080 }, /* R1657 - DSP1RMIX Input 1 Volume */
360 { 0x067A, 0x0000 }, /* R1658 - DSP1RMIX Input 2 Source */
361 { 0x067B, 0x0080 }, /* R1659 - DSP1RMIX Input 2 Volume */
362 { 0x067C, 0x0000 }, /* R1660 - DSP1RMIX Input 3 Source */
363 { 0x067D, 0x0080 }, /* R1661 - DSP1RMIX Input 3 Volume */
364 { 0x067E, 0x0000 }, /* R1662 - DSP1RMIX Input 4 Source */
365 { 0x067F, 0x0080 }, /* R1663 - DSP1RMIX Input 4 Volume */
366 { 0x0680, 0x0000 }, /* R1664 - DSP1AUX1MIX Input 1 Source */
367 { 0x0681, 0x0000 }, /* R1665 - DSP1AUX2MIX Input 1 Source */
368 { 0x0682, 0x0000 }, /* R1666 - DSP1AUX3MIX Input 1 Source */
369 { 0x0683, 0x0000 }, /* R1667 - DSP1AUX4MIX Input 1 Source */
370 { 0x0684, 0x0000 }, /* R1668 - DSP1AUX5MIX Input 1 Source */
371 { 0x0685, 0x0000 }, /* R1669 - DSP1AUX6MIX Input 1 Source */
372 { 0x0686, 0x0000 }, /* R1670 - DSP2LMIX Input 1 Source */
373 { 0x0687, 0x0080 }, /* R1671 - DSP2LMIX Input 1 Volume */
374 { 0x0688, 0x0000 }, /* R1672 - DSP2LMIX Input 2 Source */
375 { 0x0689, 0x0080 }, /* R1673 - DSP2LMIX Input 2 Volume */
376 { 0x068A, 0x0000 }, /* R1674 - DSP2LMIX Input 3 Source */
377 { 0x068B, 0x0080 }, /* R1675 - DSP2LMIX Input 3 Volume */
378 { 0x068C, 0x0000 }, /* R1676 - DSP2LMIX Input 4 Source */
379 { 0x068D, 0x0080 }, /* R1677 - DSP2LMIX Input 4 Volume */
380 { 0x068E, 0x0000 }, /* R1678 - DSP2RMIX Input 1 Source */
381 { 0x068F, 0x0080 }, /* R1679 - DSP2RMIX Input 1 Volume */
382 { 0x0690, 0x0000 }, /* R1680 - DSP2RMIX Input 2 Source */
383 { 0x0691, 0x0080 }, /* R1681 - DSP2RMIX Input 2 Volume */
384 { 0x0692, 0x0000 }, /* R1682 - DSP2RMIX Input 3 Source */
385 { 0x0693, 0x0080 }, /* R1683 - DSP2RMIX Input 3 Volume */
386 { 0x0694, 0x0000 }, /* R1684 - DSP2RMIX Input 4 Source */
387 { 0x0695, 0x0080 }, /* R1685 - DSP2RMIX Input 4 Volume */
388 { 0x0696, 0x0000 }, /* R1686 - DSP2AUX1MIX Input 1 Source */
389 { 0x0697, 0x0000 }, /* R1687 - DSP2AUX2MIX Input 1 Source */
390 { 0x0698, 0x0000 }, /* R1688 - DSP2AUX3MIX Input 1 Source */
391 { 0x0699, 0x0000 }, /* R1689 - DSP2AUX4MIX Input 1 Source */
392 { 0x069A, 0x0000 }, /* R1690 - DSP2AUX5MIX Input 1 Source */
393 { 0x069B, 0x0000 }, /* R1691 - DSP2AUX6MIX Input 1 Source */
394 { 0x0700, 0xA101 }, /* R1792 - GPIO CTRL 1 */
395 { 0x0701, 0xA101 }, /* R1793 - GPIO CTRL 2 */
396 { 0x0702, 0xA101 }, /* R1794 - GPIO CTRL 3 */
397 { 0x0703, 0xA101 }, /* R1795 - GPIO CTRL 4 */
398 { 0x0709, 0x0000 }, /* R1801 - Misc Pad Ctrl 1 */
399 { 0x0801, 0x00FF }, /* R2049 - Interrupt Status 1 Mask */
400 { 0x0804, 0xFFFF }, /* R2052 - Interrupt Status 2 Mask */
401 { 0x0808, 0x0000 }, /* R2056 - Interrupt Control */
402 { 0x0900, 0x0000 }, /* R2304 - EQL_1 */
403 { 0x0901, 0x0000 }, /* R2305 - EQL_2 */
404 { 0x0902, 0x0000 }, /* R2306 - EQL_3 */
405 { 0x0903, 0x0000 }, /* R2307 - EQL_4 */
406 { 0x0904, 0x0000 }, /* R2308 - EQL_5 */
407 { 0x0905, 0x0000 }, /* R2309 - EQL_6 */
408 { 0x0906, 0x0000 }, /* R2310 - EQL_7 */
409 { 0x0907, 0x0000 }, /* R2311 - EQL_8 */
410 { 0x0908, 0x0000 }, /* R2312 - EQL_9 */
411 { 0x0909, 0x0000 }, /* R2313 - EQL_10 */
412 { 0x090A, 0x0000 }, /* R2314 - EQL_11 */
413 { 0x090B, 0x0000 }, /* R2315 - EQL_12 */
414 { 0x090C, 0x0000 }, /* R2316 - EQL_13 */
415 { 0x090D, 0x0000 }, /* R2317 - EQL_14 */
416 { 0x090E, 0x0000 }, /* R2318 - EQL_15 */
417 { 0x090F, 0x0000 }, /* R2319 - EQL_16 */
418 { 0x0910, 0x0000 }, /* R2320 - EQL_17 */
419 { 0x0911, 0x0000 }, /* R2321 - EQL_18 */
420 { 0x0912, 0x0000 }, /* R2322 - EQL_19 */
421 { 0x0913, 0x0000 }, /* R2323 - EQL_20 */
422 { 0x0916, 0x0000 }, /* R2326 - EQR_1 */
423 { 0x0917, 0x0000 }, /* R2327 - EQR_2 */
424 { 0x0918, 0x0000 }, /* R2328 - EQR_3 */
425 { 0x0919, 0x0000 }, /* R2329 - EQR_4 */
426 { 0x091A, 0x0000 }, /* R2330 - EQR_5 */
427 { 0x091B, 0x0000 }, /* R2331 - EQR_6 */
428 { 0x091C, 0x0000 }, /* R2332 - EQR_7 */
429 { 0x091D, 0x0000 }, /* R2333 - EQR_8 */
430 { 0x091E, 0x0000 }, /* R2334 - EQR_9 */
431 { 0x091F, 0x0000 }, /* R2335 - EQR_10 */
432 { 0x0920, 0x0000 }, /* R2336 - EQR_11 */
433 { 0x0921, 0x0000 }, /* R2337 - EQR_12 */
434 { 0x0922, 0x0000 }, /* R2338 - EQR_13 */
435 { 0x0923, 0x0000 }, /* R2339 - EQR_14 */
436 { 0x0924, 0x0000 }, /* R2340 - EQR_15 */
437 { 0x0925, 0x0000 }, /* R2341 - EQR_16 */
438 { 0x0926, 0x0000 }, /* R2342 - EQR_17 */
439 { 0x0927, 0x0000 }, /* R2343 - EQR_18 */
440 { 0x0928, 0x0000 }, /* R2344 - EQR_19 */
441 { 0x0929, 0x0000 }, /* R2345 - EQR_20 */
442 { 0x093E, 0x0000 }, /* R2366 - HPLPF1_1 */
443 { 0x093F, 0x0000 }, /* R2367 - HPLPF1_2 */
444 { 0x0942, 0x0000 }, /* R2370 - HPLPF2_1 */
445 { 0x0943, 0x0000 }, /* R2371 - HPLPF2_2 */
446 { 0x0A00, 0x0000 }, /* R2560 - DSP1 Control 1 */
447 { 0x0A02, 0x0000 }, /* R2562 - DSP1 Control 2 */
448 { 0x0A03, 0x0000 }, /* R2563 - DSP1 Control 3 */
449 { 0x0A04, 0x0000 }, /* R2564 - DSP1 Control 4 */
450 { 0x0A06, 0x0000 }, /* R2566 - DSP1 Control 5 */
451 { 0x0A07, 0x0000 }, /* R2567 - DSP1 Control 6 */
452 { 0x0A08, 0x0000 }, /* R2568 - DSP1 Control 7 */
453 { 0x0A09, 0x0000 }, /* R2569 - DSP1 Control 8 */
454 { 0x0A0A, 0x0000 }, /* R2570 - DSP1 Control 9 */
455 { 0x0A0B, 0x0000 }, /* R2571 - DSP1 Control 10 */
456 { 0x0A0C, 0x0000 }, /* R2572 - DSP1 Control 11 */
457 { 0x0A0D, 0x0000 }, /* R2573 - DSP1 Control 12 */
458 { 0x0A0F, 0x0000 }, /* R2575 - DSP1 Control 13 */
459 { 0x0A10, 0x0000 }, /* R2576 - DSP1 Control 14 */
460 { 0x0A11, 0x0000 }, /* R2577 - DSP1 Control 15 */
461 { 0x0A12, 0x0000 }, /* R2578 - DSP1 Control 16 */
462 { 0x0A13, 0x0000 }, /* R2579 - DSP1 Control 17 */
463 { 0x0A14, 0x0000 }, /* R2580 - DSP1 Control 18 */
464 { 0x0A16, 0x0000 }, /* R2582 - DSP1 Control 19 */
465 { 0x0A17, 0x0000 }, /* R2583 - DSP1 Control 20 */
466 { 0x0A18, 0x0000 }, /* R2584 - DSP1 Control 21 */
467 { 0x0A1A, 0x1800 }, /* R2586 - DSP1 Control 22 */
468 { 0x0A1B, 0x1000 }, /* R2587 - DSP1 Control 23 */
469 { 0x0A1C, 0x0400 }, /* R2588 - DSP1 Control 24 */
470 { 0x0A1E, 0x0000 }, /* R2590 - DSP1 Control 25 */
471 { 0x0A20, 0x0000 }, /* R2592 - DSP1 Control 26 */
472 { 0x0A21, 0x0000 }, /* R2593 - DSP1 Control 27 */
473 { 0x0A22, 0x0000 }, /* R2594 - DSP1 Control 28 */
474 { 0x0A23, 0x0000 }, /* R2595 - DSP1 Control 29 */
475 { 0x0A24, 0x0000 }, /* R2596 - DSP1 Control 30 */
476 { 0x0A26, 0x0000 }, /* R2598 - DSP1 Control 31 */
477 { 0x0B00, 0x0000 }, /* R2816 - DSP2 Control 1 */
478 { 0x0B02, 0x0000 }, /* R2818 - DSP2 Control 2 */
479 { 0x0B03, 0x0000 }, /* R2819 - DSP2 Control 3 */
480 { 0x0B04, 0x0000 }, /* R2820 - DSP2 Control 4 */
481 { 0x0B06, 0x0000 }, /* R2822 - DSP2 Control 5 */
482 { 0x0B07, 0x0000 }, /* R2823 - DSP2 Control 6 */
483 { 0x0B08, 0x0000 }, /* R2824 - DSP2 Control 7 */
484 { 0x0B09, 0x0000 }, /* R2825 - DSP2 Control 8 */
485 { 0x0B0A, 0x0000 }, /* R2826 - DSP2 Control 9 */
486 { 0x0B0B, 0x0000 }, /* R2827 - DSP2 Control 10 */
487 { 0x0B0C, 0x0000 }, /* R2828 - DSP2 Control 11 */
488 { 0x0B0D, 0x0000 }, /* R2829 - DSP2 Control 12 */
489 { 0x0B0F, 0x0000 }, /* R2831 - DSP2 Control 13 */
490 { 0x0B10, 0x0000 }, /* R2832 - DSP2 Control 14 */
491 { 0x0B11, 0x0000 }, /* R2833 - DSP2 Control 15 */
492 { 0x0B12, 0x0000 }, /* R2834 - DSP2 Control 16 */
493 { 0x0B13, 0x0000 }, /* R2835 - DSP2 Control 17 */
494 { 0x0B14, 0x0000 }, /* R2836 - DSP2 Control 18 */
495 { 0x0B16, 0x0000 }, /* R2838 - DSP2 Control 19 */
496 { 0x0B17, 0x0000 }, /* R2839 - DSP2 Control 20 */
497 { 0x0B18, 0x0000 }, /* R2840 - DSP2 Control 21 */
498 { 0x0B1A, 0x0800 }, /* R2842 - DSP2 Control 22 */
499 { 0x0B1B, 0x1000 }, /* R2843 - DSP2 Control 23 */
500 { 0x0B1C, 0x0400 }, /* R2844 - DSP2 Control 24 */
501 { 0x0B1E, 0x0000 }, /* R2846 - DSP2 Control 25 */
502 { 0x0B20, 0x0000 }, /* R2848 - DSP2 Control 26 */
503 { 0x0B21, 0x0000 }, /* R2849 - DSP2 Control 27 */
504 { 0x0B22, 0x0000 }, /* R2850 - DSP2 Control 28 */
505 { 0x0B23, 0x0000 }, /* R2851 - DSP2 Control 29 */
506 { 0x0B24, 0x0000 }, /* R2852 - DSP2 Control 30 */
507 { 0x0B26, 0x0000 }, /* R2854 - DSP2 Control 31 */
Mark Brownd5315a22012-01-25 19:29:41 +0000508};
509
510static bool wm2200_volatile_register(struct device *dev, unsigned int reg)
511{
Mark Browneae23282012-10-02 20:14:49 +0100512 int i;
513
514 for (i = 0; i < ARRAY_SIZE(wm2200_ranges); i++)
515 if ((reg >= wm2200_ranges[i].window_start &&
516 reg <= wm2200_ranges[i].window_start +
517 wm2200_ranges[i].window_len) ||
518 (reg >= wm2200_ranges[i].range_min &&
519 reg <= wm2200_ranges[i].range_max))
520 return true;
521
Mark Brownd5315a22012-01-25 19:29:41 +0000522 switch (reg) {
523 case WM2200_SOFTWARE_RESET:
524 case WM2200_DEVICE_REVISION:
525 case WM2200_ADPS1_IRQ0:
526 case WM2200_ADPS1_IRQ1:
527 case WM2200_INTERRUPT_STATUS_1:
528 case WM2200_INTERRUPT_STATUS_2:
529 case WM2200_INTERRUPT_RAW_STATUS_2:
530 return true;
531 default:
532 return false;
533 }
534}
535
536static bool wm2200_readable_register(struct device *dev, unsigned int reg)
537{
Mark Browneae23282012-10-02 20:14:49 +0100538 int i;
539
540 for (i = 0; i < ARRAY_SIZE(wm2200_ranges); i++)
541 if ((reg >= wm2200_ranges[i].window_start &&
542 reg <= wm2200_ranges[i].window_start +
543 wm2200_ranges[i].window_len) ||
544 (reg >= wm2200_ranges[i].range_min &&
545 reg <= wm2200_ranges[i].range_max))
546 return true;
547
Mark Brownd5315a22012-01-25 19:29:41 +0000548 switch (reg) {
549 case WM2200_SOFTWARE_RESET:
550 case WM2200_DEVICE_REVISION:
551 case WM2200_TONE_GENERATOR_1:
552 case WM2200_CLOCKING_3:
553 case WM2200_CLOCKING_4:
554 case WM2200_FLL_CONTROL_1:
555 case WM2200_FLL_CONTROL_2:
556 case WM2200_FLL_CONTROL_3:
557 case WM2200_FLL_CONTROL_4:
558 case WM2200_FLL_CONTROL_6:
559 case WM2200_FLL_CONTROL_7:
560 case WM2200_FLL_EFS_1:
561 case WM2200_FLL_EFS_2:
562 case WM2200_MIC_CHARGE_PUMP_1:
563 case WM2200_MIC_CHARGE_PUMP_2:
564 case WM2200_DM_CHARGE_PUMP_1:
565 case WM2200_MIC_BIAS_CTRL_1:
566 case WM2200_MIC_BIAS_CTRL_2:
567 case WM2200_EAR_PIECE_CTRL_1:
568 case WM2200_EAR_PIECE_CTRL_2:
569 case WM2200_INPUT_ENABLES:
570 case WM2200_IN1L_CONTROL:
571 case WM2200_IN1R_CONTROL:
572 case WM2200_IN2L_CONTROL:
573 case WM2200_IN2R_CONTROL:
574 case WM2200_IN3L_CONTROL:
575 case WM2200_IN3R_CONTROL:
576 case WM2200_RXANC_SRC:
577 case WM2200_INPUT_VOLUME_RAMP:
578 case WM2200_ADC_DIGITAL_VOLUME_1L:
579 case WM2200_ADC_DIGITAL_VOLUME_1R:
580 case WM2200_ADC_DIGITAL_VOLUME_2L:
581 case WM2200_ADC_DIGITAL_VOLUME_2R:
582 case WM2200_ADC_DIGITAL_VOLUME_3L:
583 case WM2200_ADC_DIGITAL_VOLUME_3R:
584 case WM2200_OUTPUT_ENABLES:
585 case WM2200_DAC_VOLUME_LIMIT_1L:
586 case WM2200_DAC_VOLUME_LIMIT_1R:
587 case WM2200_DAC_VOLUME_LIMIT_2L:
588 case WM2200_DAC_VOLUME_LIMIT_2R:
589 case WM2200_DAC_AEC_CONTROL_1:
590 case WM2200_OUTPUT_VOLUME_RAMP:
591 case WM2200_DAC_DIGITAL_VOLUME_1L:
592 case WM2200_DAC_DIGITAL_VOLUME_1R:
593 case WM2200_DAC_DIGITAL_VOLUME_2L:
594 case WM2200_DAC_DIGITAL_VOLUME_2R:
595 case WM2200_PDM_1:
596 case WM2200_PDM_2:
597 case WM2200_AUDIO_IF_1_1:
598 case WM2200_AUDIO_IF_1_2:
599 case WM2200_AUDIO_IF_1_3:
600 case WM2200_AUDIO_IF_1_4:
601 case WM2200_AUDIO_IF_1_5:
602 case WM2200_AUDIO_IF_1_6:
603 case WM2200_AUDIO_IF_1_7:
604 case WM2200_AUDIO_IF_1_8:
605 case WM2200_AUDIO_IF_1_9:
606 case WM2200_AUDIO_IF_1_10:
607 case WM2200_AUDIO_IF_1_11:
608 case WM2200_AUDIO_IF_1_12:
609 case WM2200_AUDIO_IF_1_13:
610 case WM2200_AUDIO_IF_1_14:
611 case WM2200_AUDIO_IF_1_15:
612 case WM2200_AUDIO_IF_1_16:
613 case WM2200_AUDIO_IF_1_17:
614 case WM2200_AUDIO_IF_1_18:
615 case WM2200_AUDIO_IF_1_19:
616 case WM2200_AUDIO_IF_1_20:
617 case WM2200_AUDIO_IF_1_21:
618 case WM2200_AUDIO_IF_1_22:
619 case WM2200_OUT1LMIX_INPUT_1_SOURCE:
620 case WM2200_OUT1LMIX_INPUT_1_VOLUME:
621 case WM2200_OUT1LMIX_INPUT_2_SOURCE:
622 case WM2200_OUT1LMIX_INPUT_2_VOLUME:
623 case WM2200_OUT1LMIX_INPUT_3_SOURCE:
624 case WM2200_OUT1LMIX_INPUT_3_VOLUME:
625 case WM2200_OUT1LMIX_INPUT_4_SOURCE:
626 case WM2200_OUT1LMIX_INPUT_4_VOLUME:
627 case WM2200_OUT1RMIX_INPUT_1_SOURCE:
628 case WM2200_OUT1RMIX_INPUT_1_VOLUME:
629 case WM2200_OUT1RMIX_INPUT_2_SOURCE:
630 case WM2200_OUT1RMIX_INPUT_2_VOLUME:
631 case WM2200_OUT1RMIX_INPUT_3_SOURCE:
632 case WM2200_OUT1RMIX_INPUT_3_VOLUME:
633 case WM2200_OUT1RMIX_INPUT_4_SOURCE:
634 case WM2200_OUT1RMIX_INPUT_4_VOLUME:
635 case WM2200_OUT2LMIX_INPUT_1_SOURCE:
636 case WM2200_OUT2LMIX_INPUT_1_VOLUME:
637 case WM2200_OUT2LMIX_INPUT_2_SOURCE:
638 case WM2200_OUT2LMIX_INPUT_2_VOLUME:
639 case WM2200_OUT2LMIX_INPUT_3_SOURCE:
640 case WM2200_OUT2LMIX_INPUT_3_VOLUME:
641 case WM2200_OUT2LMIX_INPUT_4_SOURCE:
642 case WM2200_OUT2LMIX_INPUT_4_VOLUME:
643 case WM2200_OUT2RMIX_INPUT_1_SOURCE:
644 case WM2200_OUT2RMIX_INPUT_1_VOLUME:
645 case WM2200_OUT2RMIX_INPUT_2_SOURCE:
646 case WM2200_OUT2RMIX_INPUT_2_VOLUME:
647 case WM2200_OUT2RMIX_INPUT_3_SOURCE:
648 case WM2200_OUT2RMIX_INPUT_3_VOLUME:
649 case WM2200_OUT2RMIX_INPUT_4_SOURCE:
650 case WM2200_OUT2RMIX_INPUT_4_VOLUME:
651 case WM2200_AIF1TX1MIX_INPUT_1_SOURCE:
652 case WM2200_AIF1TX1MIX_INPUT_1_VOLUME:
653 case WM2200_AIF1TX1MIX_INPUT_2_SOURCE:
654 case WM2200_AIF1TX1MIX_INPUT_2_VOLUME:
655 case WM2200_AIF1TX1MIX_INPUT_3_SOURCE:
656 case WM2200_AIF1TX1MIX_INPUT_3_VOLUME:
657 case WM2200_AIF1TX1MIX_INPUT_4_SOURCE:
658 case WM2200_AIF1TX1MIX_INPUT_4_VOLUME:
659 case WM2200_AIF1TX2MIX_INPUT_1_SOURCE:
660 case WM2200_AIF1TX2MIX_INPUT_1_VOLUME:
661 case WM2200_AIF1TX2MIX_INPUT_2_SOURCE:
662 case WM2200_AIF1TX2MIX_INPUT_2_VOLUME:
663 case WM2200_AIF1TX2MIX_INPUT_3_SOURCE:
664 case WM2200_AIF1TX2MIX_INPUT_3_VOLUME:
665 case WM2200_AIF1TX2MIX_INPUT_4_SOURCE:
666 case WM2200_AIF1TX2MIX_INPUT_4_VOLUME:
667 case WM2200_AIF1TX3MIX_INPUT_1_SOURCE:
668 case WM2200_AIF1TX3MIX_INPUT_1_VOLUME:
669 case WM2200_AIF1TX3MIX_INPUT_2_SOURCE:
670 case WM2200_AIF1TX3MIX_INPUT_2_VOLUME:
671 case WM2200_AIF1TX3MIX_INPUT_3_SOURCE:
672 case WM2200_AIF1TX3MIX_INPUT_3_VOLUME:
673 case WM2200_AIF1TX3MIX_INPUT_4_SOURCE:
674 case WM2200_AIF1TX3MIX_INPUT_4_VOLUME:
675 case WM2200_AIF1TX4MIX_INPUT_1_SOURCE:
676 case WM2200_AIF1TX4MIX_INPUT_1_VOLUME:
677 case WM2200_AIF1TX4MIX_INPUT_2_SOURCE:
678 case WM2200_AIF1TX4MIX_INPUT_2_VOLUME:
679 case WM2200_AIF1TX4MIX_INPUT_3_SOURCE:
680 case WM2200_AIF1TX4MIX_INPUT_3_VOLUME:
681 case WM2200_AIF1TX4MIX_INPUT_4_SOURCE:
682 case WM2200_AIF1TX4MIX_INPUT_4_VOLUME:
683 case WM2200_AIF1TX5MIX_INPUT_1_SOURCE:
684 case WM2200_AIF1TX5MIX_INPUT_1_VOLUME:
685 case WM2200_AIF1TX5MIX_INPUT_2_SOURCE:
686 case WM2200_AIF1TX5MIX_INPUT_2_VOLUME:
687 case WM2200_AIF1TX5MIX_INPUT_3_SOURCE:
688 case WM2200_AIF1TX5MIX_INPUT_3_VOLUME:
689 case WM2200_AIF1TX5MIX_INPUT_4_SOURCE:
690 case WM2200_AIF1TX5MIX_INPUT_4_VOLUME:
691 case WM2200_AIF1TX6MIX_INPUT_1_SOURCE:
692 case WM2200_AIF1TX6MIX_INPUT_1_VOLUME:
693 case WM2200_AIF1TX6MIX_INPUT_2_SOURCE:
694 case WM2200_AIF1TX6MIX_INPUT_2_VOLUME:
695 case WM2200_AIF1TX6MIX_INPUT_3_SOURCE:
696 case WM2200_AIF1TX6MIX_INPUT_3_VOLUME:
697 case WM2200_AIF1TX6MIX_INPUT_4_SOURCE:
698 case WM2200_AIF1TX6MIX_INPUT_4_VOLUME:
699 case WM2200_EQLMIX_INPUT_1_SOURCE:
700 case WM2200_EQLMIX_INPUT_1_VOLUME:
701 case WM2200_EQLMIX_INPUT_2_SOURCE:
702 case WM2200_EQLMIX_INPUT_2_VOLUME:
703 case WM2200_EQLMIX_INPUT_3_SOURCE:
704 case WM2200_EQLMIX_INPUT_3_VOLUME:
705 case WM2200_EQLMIX_INPUT_4_SOURCE:
706 case WM2200_EQLMIX_INPUT_4_VOLUME:
707 case WM2200_EQRMIX_INPUT_1_SOURCE:
708 case WM2200_EQRMIX_INPUT_1_VOLUME:
709 case WM2200_EQRMIX_INPUT_2_SOURCE:
710 case WM2200_EQRMIX_INPUT_2_VOLUME:
711 case WM2200_EQRMIX_INPUT_3_SOURCE:
712 case WM2200_EQRMIX_INPUT_3_VOLUME:
713 case WM2200_EQRMIX_INPUT_4_SOURCE:
714 case WM2200_EQRMIX_INPUT_4_VOLUME:
715 case WM2200_LHPF1MIX_INPUT_1_SOURCE:
716 case WM2200_LHPF1MIX_INPUT_1_VOLUME:
717 case WM2200_LHPF1MIX_INPUT_2_SOURCE:
718 case WM2200_LHPF1MIX_INPUT_2_VOLUME:
719 case WM2200_LHPF1MIX_INPUT_3_SOURCE:
720 case WM2200_LHPF1MIX_INPUT_3_VOLUME:
721 case WM2200_LHPF1MIX_INPUT_4_SOURCE:
722 case WM2200_LHPF1MIX_INPUT_4_VOLUME:
723 case WM2200_LHPF2MIX_INPUT_1_SOURCE:
724 case WM2200_LHPF2MIX_INPUT_1_VOLUME:
725 case WM2200_LHPF2MIX_INPUT_2_SOURCE:
726 case WM2200_LHPF2MIX_INPUT_2_VOLUME:
727 case WM2200_LHPF2MIX_INPUT_3_SOURCE:
728 case WM2200_LHPF2MIX_INPUT_3_VOLUME:
729 case WM2200_LHPF2MIX_INPUT_4_SOURCE:
730 case WM2200_LHPF2MIX_INPUT_4_VOLUME:
731 case WM2200_DSP1LMIX_INPUT_1_SOURCE:
732 case WM2200_DSP1LMIX_INPUT_1_VOLUME:
733 case WM2200_DSP1LMIX_INPUT_2_SOURCE:
734 case WM2200_DSP1LMIX_INPUT_2_VOLUME:
735 case WM2200_DSP1LMIX_INPUT_3_SOURCE:
736 case WM2200_DSP1LMIX_INPUT_3_VOLUME:
737 case WM2200_DSP1LMIX_INPUT_4_SOURCE:
738 case WM2200_DSP1LMIX_INPUT_4_VOLUME:
739 case WM2200_DSP1RMIX_INPUT_1_SOURCE:
740 case WM2200_DSP1RMIX_INPUT_1_VOLUME:
741 case WM2200_DSP1RMIX_INPUT_2_SOURCE:
742 case WM2200_DSP1RMIX_INPUT_2_VOLUME:
743 case WM2200_DSP1RMIX_INPUT_3_SOURCE:
744 case WM2200_DSP1RMIX_INPUT_3_VOLUME:
745 case WM2200_DSP1RMIX_INPUT_4_SOURCE:
746 case WM2200_DSP1RMIX_INPUT_4_VOLUME:
747 case WM2200_DSP1AUX1MIX_INPUT_1_SOURCE:
748 case WM2200_DSP1AUX2MIX_INPUT_1_SOURCE:
749 case WM2200_DSP1AUX3MIX_INPUT_1_SOURCE:
750 case WM2200_DSP1AUX4MIX_INPUT_1_SOURCE:
751 case WM2200_DSP1AUX5MIX_INPUT_1_SOURCE:
752 case WM2200_DSP1AUX6MIX_INPUT_1_SOURCE:
753 case WM2200_DSP2LMIX_INPUT_1_SOURCE:
754 case WM2200_DSP2LMIX_INPUT_1_VOLUME:
755 case WM2200_DSP2LMIX_INPUT_2_SOURCE:
756 case WM2200_DSP2LMIX_INPUT_2_VOLUME:
757 case WM2200_DSP2LMIX_INPUT_3_SOURCE:
758 case WM2200_DSP2LMIX_INPUT_3_VOLUME:
759 case WM2200_DSP2LMIX_INPUT_4_SOURCE:
760 case WM2200_DSP2LMIX_INPUT_4_VOLUME:
761 case WM2200_DSP2RMIX_INPUT_1_SOURCE:
762 case WM2200_DSP2RMIX_INPUT_1_VOLUME:
763 case WM2200_DSP2RMIX_INPUT_2_SOURCE:
764 case WM2200_DSP2RMIX_INPUT_2_VOLUME:
765 case WM2200_DSP2RMIX_INPUT_3_SOURCE:
766 case WM2200_DSP2RMIX_INPUT_3_VOLUME:
767 case WM2200_DSP2RMIX_INPUT_4_SOURCE:
768 case WM2200_DSP2RMIX_INPUT_4_VOLUME:
769 case WM2200_DSP2AUX1MIX_INPUT_1_SOURCE:
770 case WM2200_DSP2AUX2MIX_INPUT_1_SOURCE:
771 case WM2200_DSP2AUX3MIX_INPUT_1_SOURCE:
772 case WM2200_DSP2AUX4MIX_INPUT_1_SOURCE:
773 case WM2200_DSP2AUX5MIX_INPUT_1_SOURCE:
774 case WM2200_DSP2AUX6MIX_INPUT_1_SOURCE:
775 case WM2200_GPIO_CTRL_1:
776 case WM2200_GPIO_CTRL_2:
777 case WM2200_GPIO_CTRL_3:
778 case WM2200_GPIO_CTRL_4:
779 case WM2200_ADPS1_IRQ0:
780 case WM2200_ADPS1_IRQ1:
781 case WM2200_MISC_PAD_CTRL_1:
782 case WM2200_INTERRUPT_STATUS_1:
783 case WM2200_INTERRUPT_STATUS_1_MASK:
784 case WM2200_INTERRUPT_STATUS_2:
785 case WM2200_INTERRUPT_RAW_STATUS_2:
786 case WM2200_INTERRUPT_STATUS_2_MASK:
787 case WM2200_INTERRUPT_CONTROL:
788 case WM2200_EQL_1:
789 case WM2200_EQL_2:
790 case WM2200_EQL_3:
791 case WM2200_EQL_4:
792 case WM2200_EQL_5:
793 case WM2200_EQL_6:
794 case WM2200_EQL_7:
795 case WM2200_EQL_8:
796 case WM2200_EQL_9:
797 case WM2200_EQL_10:
798 case WM2200_EQL_11:
799 case WM2200_EQL_12:
800 case WM2200_EQL_13:
801 case WM2200_EQL_14:
802 case WM2200_EQL_15:
803 case WM2200_EQL_16:
804 case WM2200_EQL_17:
805 case WM2200_EQL_18:
806 case WM2200_EQL_19:
807 case WM2200_EQL_20:
808 case WM2200_EQR_1:
809 case WM2200_EQR_2:
810 case WM2200_EQR_3:
811 case WM2200_EQR_4:
812 case WM2200_EQR_5:
813 case WM2200_EQR_6:
814 case WM2200_EQR_7:
815 case WM2200_EQR_8:
816 case WM2200_EQR_9:
817 case WM2200_EQR_10:
818 case WM2200_EQR_11:
819 case WM2200_EQR_12:
820 case WM2200_EQR_13:
821 case WM2200_EQR_14:
822 case WM2200_EQR_15:
823 case WM2200_EQR_16:
824 case WM2200_EQR_17:
825 case WM2200_EQR_18:
826 case WM2200_EQR_19:
827 case WM2200_EQR_20:
828 case WM2200_HPLPF1_1:
829 case WM2200_HPLPF1_2:
830 case WM2200_HPLPF2_1:
831 case WM2200_HPLPF2_2:
832 case WM2200_DSP1_CONTROL_1:
833 case WM2200_DSP1_CONTROL_2:
834 case WM2200_DSP1_CONTROL_3:
835 case WM2200_DSP1_CONTROL_4:
836 case WM2200_DSP1_CONTROL_5:
837 case WM2200_DSP1_CONTROL_6:
838 case WM2200_DSP1_CONTROL_7:
839 case WM2200_DSP1_CONTROL_8:
840 case WM2200_DSP1_CONTROL_9:
841 case WM2200_DSP1_CONTROL_10:
842 case WM2200_DSP1_CONTROL_11:
843 case WM2200_DSP1_CONTROL_12:
844 case WM2200_DSP1_CONTROL_13:
845 case WM2200_DSP1_CONTROL_14:
846 case WM2200_DSP1_CONTROL_15:
847 case WM2200_DSP1_CONTROL_16:
848 case WM2200_DSP1_CONTROL_17:
849 case WM2200_DSP1_CONTROL_18:
850 case WM2200_DSP1_CONTROL_19:
851 case WM2200_DSP1_CONTROL_20:
852 case WM2200_DSP1_CONTROL_21:
853 case WM2200_DSP1_CONTROL_22:
854 case WM2200_DSP1_CONTROL_23:
855 case WM2200_DSP1_CONTROL_24:
856 case WM2200_DSP1_CONTROL_25:
857 case WM2200_DSP1_CONTROL_26:
858 case WM2200_DSP1_CONTROL_27:
859 case WM2200_DSP1_CONTROL_28:
860 case WM2200_DSP1_CONTROL_29:
861 case WM2200_DSP1_CONTROL_30:
862 case WM2200_DSP1_CONTROL_31:
863 case WM2200_DSP2_CONTROL_1:
864 case WM2200_DSP2_CONTROL_2:
865 case WM2200_DSP2_CONTROL_3:
866 case WM2200_DSP2_CONTROL_4:
867 case WM2200_DSP2_CONTROL_5:
868 case WM2200_DSP2_CONTROL_6:
869 case WM2200_DSP2_CONTROL_7:
870 case WM2200_DSP2_CONTROL_8:
871 case WM2200_DSP2_CONTROL_9:
872 case WM2200_DSP2_CONTROL_10:
873 case WM2200_DSP2_CONTROL_11:
874 case WM2200_DSP2_CONTROL_12:
875 case WM2200_DSP2_CONTROL_13:
876 case WM2200_DSP2_CONTROL_14:
877 case WM2200_DSP2_CONTROL_15:
878 case WM2200_DSP2_CONTROL_16:
879 case WM2200_DSP2_CONTROL_17:
880 case WM2200_DSP2_CONTROL_18:
881 case WM2200_DSP2_CONTROL_19:
882 case WM2200_DSP2_CONTROL_20:
883 case WM2200_DSP2_CONTROL_21:
884 case WM2200_DSP2_CONTROL_22:
885 case WM2200_DSP2_CONTROL_23:
886 case WM2200_DSP2_CONTROL_24:
887 case WM2200_DSP2_CONTROL_25:
888 case WM2200_DSP2_CONTROL_26:
889 case WM2200_DSP2_CONTROL_27:
890 case WM2200_DSP2_CONTROL_28:
891 case WM2200_DSP2_CONTROL_29:
892 case WM2200_DSP2_CONTROL_30:
893 case WM2200_DSP2_CONTROL_31:
894 return true;
895 default:
896 return false;
897 }
898}
899
900static const struct reg_default wm2200_reva_patch[] = {
901 { 0x07, 0x0003 },
902 { 0x102, 0x0200 },
903 { 0x203, 0x0084 },
904 { 0x201, 0x83FF },
905 { 0x20C, 0x0062 },
906 { 0x20D, 0x0062 },
907 { 0x207, 0x2002 },
908 { 0x208, 0x20C0 },
909 { 0x21D, 0x01C0 },
910 { 0x50A, 0x0001 },
911 { 0x50B, 0x0002 },
912 { 0x50C, 0x0003 },
913 { 0x50D, 0x0004 },
914 { 0x50E, 0x0005 },
915 { 0x510, 0x0001 },
916 { 0x511, 0x0002 },
917 { 0x512, 0x0003 },
918 { 0x513, 0x0004 },
919 { 0x514, 0x0005 },
920 { 0x515, 0x0000 },
921 { 0x201, 0x8084 },
922 { 0x202, 0xBBDE },
923 { 0x203, 0x00EC },
924 { 0x500, 0x8000 },
925 { 0x507, 0x1820 },
926 { 0x508, 0x1820 },
927 { 0x505, 0x0300 },
928 { 0x506, 0x0300 },
929 { 0x302, 0x2280 },
930 { 0x303, 0x0080 },
931 { 0x304, 0x2280 },
932 { 0x305, 0x0080 },
933 { 0x306, 0x2280 },
934 { 0x307, 0x0080 },
935 { 0x401, 0x0080 },
936 { 0x402, 0x0080 },
937 { 0x417, 0x3069 },
938 { 0x900, 0x6318 },
939 { 0x901, 0x6300 },
940 { 0x902, 0x0FC8 },
941 { 0x903, 0x03FE },
942 { 0x904, 0x00E0 },
943 { 0x905, 0x1EC4 },
944 { 0x906, 0xF136 },
945 { 0x907, 0x0409 },
946 { 0x908, 0x04CC },
947 { 0x909, 0x1C9B },
948 { 0x90A, 0xF337 },
949 { 0x90B, 0x040B },
950 { 0x90C, 0x0CBB },
951 { 0x90D, 0x16F8 },
952 { 0x90E, 0xF7D9 },
953 { 0x90F, 0x040A },
954 { 0x910, 0x1F14 },
955 { 0x911, 0x058C },
956 { 0x912, 0x0563 },
957 { 0x913, 0x4000 },
958 { 0x916, 0x6318 },
959 { 0x917, 0x6300 },
960 { 0x918, 0x0FC8 },
961 { 0x919, 0x03FE },
962 { 0x91A, 0x00E0 },
963 { 0x91B, 0x1EC4 },
964 { 0x91C, 0xF136 },
965 { 0x91D, 0x0409 },
966 { 0x91E, 0x04CC },
967 { 0x91F, 0x1C9B },
968 { 0x920, 0xF337 },
969 { 0x921, 0x040B },
970 { 0x922, 0x0CBB },
971 { 0x923, 0x16F8 },
972 { 0x924, 0xF7D9 },
973 { 0x925, 0x040A },
974 { 0x926, 0x1F14 },
975 { 0x927, 0x058C },
976 { 0x928, 0x0563 },
977 { 0x929, 0x4000 },
978 { 0x709, 0x2000 },
979 { 0x207, 0x200E },
980 { 0x208, 0x20D4 },
981 { 0x20A, 0x0080 },
982 { 0x07, 0x0000 },
983};
984
985static int wm2200_reset(struct wm2200_priv *wm2200)
986{
987 if (wm2200->pdata.reset) {
988 gpio_set_value_cansleep(wm2200->pdata.reset, 0);
989 gpio_set_value_cansleep(wm2200->pdata.reset, 1);
990
991 return 0;
992 } else {
993 return regmap_write(wm2200->regmap, WM2200_SOFTWARE_RESET,
994 0x2200);
995 }
996}
997
998static DECLARE_TLV_DB_SCALE(in_tlv, -6300, 100, 0);
999static DECLARE_TLV_DB_SCALE(digital_tlv, -6400, 50, 0);
1000static DECLARE_TLV_DB_SCALE(out_tlv, -6400, 100, 0);
1001
1002static const char *wm2200_mixer_texts[] = {
1003 "None",
1004 "Tone Generator",
Mark Brown999e0682012-10-02 19:30:17 +01001005 "AEC Loopback",
Mark Brownd5315a22012-01-25 19:29:41 +00001006 "IN1L",
1007 "IN1R",
1008 "IN2L",
1009 "IN2R",
1010 "IN3L",
1011 "IN3R",
1012 "AIF1RX1",
1013 "AIF1RX2",
1014 "AIF1RX3",
1015 "AIF1RX4",
1016 "AIF1RX5",
1017 "AIF1RX6",
1018 "EQL",
1019 "EQR",
1020 "LHPF1",
1021 "LHPF2",
1022 "LHPF3",
1023 "LHPF4",
1024 "DSP1.1",
1025 "DSP1.2",
1026 "DSP1.3",
1027 "DSP1.4",
1028 "DSP1.5",
1029 "DSP1.6",
1030 "DSP2.1",
1031 "DSP2.2",
1032 "DSP2.3",
1033 "DSP2.4",
1034 "DSP2.5",
1035 "DSP2.6",
1036};
1037
1038static int wm2200_mixer_values[] = {
1039 0x00,
1040 0x04, /* Tone */
1041 0x08, /* AEC */
1042 0x10, /* Input */
1043 0x11,
1044 0x12,
1045 0x13,
1046 0x14,
1047 0x15,
1048 0x20, /* AIF */
1049 0x21,
1050 0x22,
1051 0x23,
1052 0x24,
1053 0x25,
1054 0x50, /* EQ */
1055 0x51,
1056 0x52,
1057 0x60, /* LHPF1 */
1058 0x61, /* LHPF2 */
1059 0x68, /* DSP1 */
1060 0x69,
1061 0x6a,
1062 0x6b,
1063 0x6c,
1064 0x6d,
1065 0x70, /* DSP2 */
1066 0x71,
1067 0x72,
1068 0x73,
1069 0x74,
1070 0x75,
1071};
1072
1073#define WM2200_MIXER_CONTROLS(name, base) \
1074 SOC_SINGLE_TLV(name " Input 1 Volume", base + 1 , \
1075 WM2200_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
1076 SOC_SINGLE_TLV(name " Input 2 Volume", base + 3 , \
1077 WM2200_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
1078 SOC_SINGLE_TLV(name " Input 3 Volume", base + 5 , \
1079 WM2200_MIXER_VOL_SHIFT, 80, 0, mixer_tlv), \
1080 SOC_SINGLE_TLV(name " Input 4 Volume", base + 7 , \
1081 WM2200_MIXER_VOL_SHIFT, 80, 0, mixer_tlv)
1082
1083#define WM2200_MUX_ENUM_DECL(name, reg) \
1084 SOC_VALUE_ENUM_SINGLE_DECL(name, reg, 0, 0xff, \
1085 wm2200_mixer_texts, wm2200_mixer_values)
1086
1087#define WM2200_MUX_CTL_DECL(name) \
1088 const struct snd_kcontrol_new name##_mux = \
1089 SOC_DAPM_VALUE_ENUM("Route", name##_enum)
1090
1091#define WM2200_MIXER_ENUMS(name, base_reg) \
1092 static WM2200_MUX_ENUM_DECL(name##_in1_enum, base_reg); \
1093 static WM2200_MUX_ENUM_DECL(name##_in2_enum, base_reg + 2); \
1094 static WM2200_MUX_ENUM_DECL(name##_in3_enum, base_reg + 4); \
1095 static WM2200_MUX_ENUM_DECL(name##_in4_enum, base_reg + 6); \
1096 static WM2200_MUX_CTL_DECL(name##_in1); \
1097 static WM2200_MUX_CTL_DECL(name##_in2); \
1098 static WM2200_MUX_CTL_DECL(name##_in3); \
Mark Brownffa8d9d2012-01-29 21:45:31 +00001099 static WM2200_MUX_CTL_DECL(name##_in4)
Mark Brownd5315a22012-01-25 19:29:41 +00001100
Mark Brown09d5d582012-10-03 15:57:03 +01001101#define WM2200_DSP_ENUMS(name, base_reg) \
1102 static WM2200_MUX_ENUM_DECL(name##_aux1_enum, base_reg); \
1103 static WM2200_MUX_ENUM_DECL(name##_aux2_enum, base_reg + 1); \
1104 static WM2200_MUX_ENUM_DECL(name##_aux3_enum, base_reg + 2); \
1105 static WM2200_MUX_ENUM_DECL(name##_aux4_enum, base_reg + 3); \
1106 static WM2200_MUX_ENUM_DECL(name##_aux5_enum, base_reg + 4); \
1107 static WM2200_MUX_ENUM_DECL(name##_aux6_enum, base_reg + 5); \
1108 static WM2200_MUX_CTL_DECL(name##_aux1); \
1109 static WM2200_MUX_CTL_DECL(name##_aux2); \
1110 static WM2200_MUX_CTL_DECL(name##_aux3); \
1111 static WM2200_MUX_CTL_DECL(name##_aux4); \
1112 static WM2200_MUX_CTL_DECL(name##_aux5); \
1113 static WM2200_MUX_CTL_DECL(name##_aux6);
1114
Chris Rattray4c97e8f2013-02-01 15:40:41 +00001115static const char *wm2200_rxanc_input_sel_texts[] = {
1116 "None", "IN1", "IN2", "IN3",
1117};
1118
1119static const struct soc_enum wm2200_rxanc_input_sel =
1120 SOC_ENUM_SINGLE(WM2200_RXANC_SRC,
1121 WM2200_IN_RXANC_SEL_SHIFT,
1122 ARRAY_SIZE(wm2200_rxanc_input_sel_texts),
1123 wm2200_rxanc_input_sel_texts);
1124
Mark Brownd5315a22012-01-25 19:29:41 +00001125static const struct snd_kcontrol_new wm2200_snd_controls[] = {
1126SOC_SINGLE("IN1 High Performance Switch", WM2200_IN1L_CONTROL,
1127 WM2200_IN1_OSR_SHIFT, 1, 0),
1128SOC_SINGLE("IN2 High Performance Switch", WM2200_IN2L_CONTROL,
1129 WM2200_IN2_OSR_SHIFT, 1, 0),
1130SOC_SINGLE("IN3 High Performance Switch", WM2200_IN3L_CONTROL,
1131 WM2200_IN3_OSR_SHIFT, 1, 0),
1132
1133SOC_DOUBLE_R_TLV("IN1 Volume", WM2200_IN1L_CONTROL, WM2200_IN1R_CONTROL,
1134 WM2200_IN1L_PGA_VOL_SHIFT, 0x5f, 0, in_tlv),
1135SOC_DOUBLE_R_TLV("IN2 Volume", WM2200_IN2L_CONTROL, WM2200_IN2R_CONTROL,
1136 WM2200_IN2L_PGA_VOL_SHIFT, 0x5f, 0, in_tlv),
1137SOC_DOUBLE_R_TLV("IN3 Volume", WM2200_IN3L_CONTROL, WM2200_IN3R_CONTROL,
1138 WM2200_IN3L_PGA_VOL_SHIFT, 0x5f, 0, in_tlv),
1139
1140SOC_DOUBLE_R("IN1 Digital Switch", WM2200_ADC_DIGITAL_VOLUME_1L,
1141 WM2200_ADC_DIGITAL_VOLUME_1R, WM2200_IN1L_MUTE_SHIFT, 1, 1),
1142SOC_DOUBLE_R("IN2 Digital Switch", WM2200_ADC_DIGITAL_VOLUME_1L,
1143 WM2200_ADC_DIGITAL_VOLUME_2R, WM2200_IN2L_MUTE_SHIFT, 1, 1),
1144SOC_DOUBLE_R("IN3 Digital Switch", WM2200_ADC_DIGITAL_VOLUME_1L,
1145 WM2200_ADC_DIGITAL_VOLUME_3R, WM2200_IN3L_MUTE_SHIFT, 1, 1),
1146
1147SOC_DOUBLE_R_TLV("IN1 Digital Volume", WM2200_ADC_DIGITAL_VOLUME_1L,
1148 WM2200_ADC_DIGITAL_VOLUME_1R, WM2200_IN1L_DIG_VOL_SHIFT,
1149 0xbf, 0, digital_tlv),
1150SOC_DOUBLE_R_TLV("IN2 Digital Volume", WM2200_ADC_DIGITAL_VOLUME_2L,
1151 WM2200_ADC_DIGITAL_VOLUME_2R, WM2200_IN2L_DIG_VOL_SHIFT,
1152 0xbf, 0, digital_tlv),
1153SOC_DOUBLE_R_TLV("IN3 Digital Volume", WM2200_ADC_DIGITAL_VOLUME_3L,
1154 WM2200_ADC_DIGITAL_VOLUME_3R, WM2200_IN3L_DIG_VOL_SHIFT,
1155 0xbf, 0, digital_tlv),
1156
Mark Brown908a5742013-01-20 21:55:55 +09001157SND_SOC_BYTES_MASK("EQL Coefficients", WM2200_EQL_1, 20, WM2200_EQL_ENA),
1158SND_SOC_BYTES_MASK("EQR Coefficients", WM2200_EQR_1, 20, WM2200_EQR_ENA),
1159
1160SND_SOC_BYTES("LHPF1 Coefficeints", WM2200_HPLPF1_2, 1),
1161SND_SOC_BYTES("LHPF2 Coefficeints", WM2200_HPLPF2_2, 1),
1162
Mark Brownd5315a22012-01-25 19:29:41 +00001163SOC_SINGLE("OUT1 High Performance Switch", WM2200_DAC_DIGITAL_VOLUME_1L,
1164 WM2200_OUT1_OSR_SHIFT, 1, 0),
1165SOC_SINGLE("OUT2 High Performance Switch", WM2200_DAC_DIGITAL_VOLUME_2L,
1166 WM2200_OUT2_OSR_SHIFT, 1, 0),
1167
1168SOC_DOUBLE_R("OUT1 Digital Switch", WM2200_DAC_DIGITAL_VOLUME_1L,
1169 WM2200_DAC_DIGITAL_VOLUME_1R, WM2200_OUT1L_MUTE_SHIFT, 1, 1),
1170SOC_DOUBLE_R_TLV("OUT1 Digital Volume", WM2200_DAC_DIGITAL_VOLUME_1L,
1171 WM2200_DAC_DIGITAL_VOLUME_1R, WM2200_OUT1L_VOL_SHIFT, 0x9f, 0,
1172 digital_tlv),
1173SOC_DOUBLE_R_TLV("OUT1 Volume", WM2200_DAC_VOLUME_LIMIT_1L,
1174 WM2200_DAC_VOLUME_LIMIT_1R, WM2200_OUT1L_PGA_VOL_SHIFT,
1175 0x46, 0, out_tlv),
1176
1177SOC_DOUBLE_R("OUT2 Digital Switch", WM2200_DAC_DIGITAL_VOLUME_2L,
1178 WM2200_DAC_DIGITAL_VOLUME_2R, WM2200_OUT2L_MUTE_SHIFT, 1, 1),
1179SOC_DOUBLE_R_TLV("OUT2 Digital Volume", WM2200_DAC_DIGITAL_VOLUME_2L,
1180 WM2200_DAC_DIGITAL_VOLUME_2R, WM2200_OUT2L_VOL_SHIFT, 0x9f, 0,
1181 digital_tlv),
1182SOC_DOUBLE("OUT2 Switch", WM2200_PDM_1, WM2200_SPK1L_MUTE_SHIFT,
Mark Browna1b98e12012-10-02 19:10:43 +01001183 WM2200_SPK1R_MUTE_SHIFT, 1, 1),
Chris Rattray4c97e8f2013-02-01 15:40:41 +00001184SOC_ENUM("RxANC Src", wm2200_rxanc_input_sel),
Mark Brownd5315a22012-01-25 19:29:41 +00001185};
1186
1187WM2200_MIXER_ENUMS(OUT1L, WM2200_OUT1LMIX_INPUT_1_SOURCE);
1188WM2200_MIXER_ENUMS(OUT1R, WM2200_OUT1RMIX_INPUT_1_SOURCE);
1189WM2200_MIXER_ENUMS(OUT2L, WM2200_OUT2LMIX_INPUT_1_SOURCE);
1190WM2200_MIXER_ENUMS(OUT2R, WM2200_OUT2RMIX_INPUT_1_SOURCE);
1191
1192WM2200_MIXER_ENUMS(AIF1TX1, WM2200_AIF1TX1MIX_INPUT_1_SOURCE);
1193WM2200_MIXER_ENUMS(AIF1TX2, WM2200_AIF1TX2MIX_INPUT_1_SOURCE);
1194WM2200_MIXER_ENUMS(AIF1TX3, WM2200_AIF1TX3MIX_INPUT_1_SOURCE);
1195WM2200_MIXER_ENUMS(AIF1TX4, WM2200_AIF1TX4MIX_INPUT_1_SOURCE);
1196WM2200_MIXER_ENUMS(AIF1TX5, WM2200_AIF1TX5MIX_INPUT_1_SOURCE);
1197WM2200_MIXER_ENUMS(AIF1TX6, WM2200_AIF1TX6MIX_INPUT_1_SOURCE);
1198
1199WM2200_MIXER_ENUMS(EQL, WM2200_EQLMIX_INPUT_1_SOURCE);
1200WM2200_MIXER_ENUMS(EQR, WM2200_EQRMIX_INPUT_1_SOURCE);
1201
1202WM2200_MIXER_ENUMS(DSP1L, WM2200_DSP1LMIX_INPUT_1_SOURCE);
1203WM2200_MIXER_ENUMS(DSP1R, WM2200_DSP1RMIX_INPUT_1_SOURCE);
1204WM2200_MIXER_ENUMS(DSP2L, WM2200_DSP2LMIX_INPUT_1_SOURCE);
1205WM2200_MIXER_ENUMS(DSP2R, WM2200_DSP2RMIX_INPUT_1_SOURCE);
1206
Mark Brown09d5d582012-10-03 15:57:03 +01001207WM2200_DSP_ENUMS(DSP1, WM2200_DSP1AUX1MIX_INPUT_1_SOURCE);
1208WM2200_DSP_ENUMS(DSP2, WM2200_DSP2AUX1MIX_INPUT_1_SOURCE);
1209
Mark Brownd5315a22012-01-25 19:29:41 +00001210WM2200_MIXER_ENUMS(LHPF1, WM2200_LHPF1MIX_INPUT_1_SOURCE);
1211WM2200_MIXER_ENUMS(LHPF2, WM2200_LHPF2MIX_INPUT_1_SOURCE);
1212
1213#define WM2200_MUX(name, ctrl) \
1214 SND_SOC_DAPM_VALUE_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
1215
1216#define WM2200_MIXER_WIDGETS(name, name_str) \
1217 WM2200_MUX(name_str " Input 1", &name##_in1_mux), \
1218 WM2200_MUX(name_str " Input 2", &name##_in2_mux), \
1219 WM2200_MUX(name_str " Input 3", &name##_in3_mux), \
1220 WM2200_MUX(name_str " Input 4", &name##_in4_mux), \
1221 SND_SOC_DAPM_MIXER(name_str " Mixer", SND_SOC_NOPM, 0, 0, NULL, 0)
1222
Mark Brown09d5d582012-10-03 15:57:03 +01001223#define WM2200_DSP_WIDGETS(name, name_str) \
1224 WM2200_MIXER_WIDGETS(name##L, name_str "L"), \
1225 WM2200_MIXER_WIDGETS(name##R, name_str "R"), \
1226 WM2200_MUX(name_str " Aux 1", &name##_aux1_mux), \
1227 WM2200_MUX(name_str " Aux 2", &name##_aux2_mux), \
1228 WM2200_MUX(name_str " Aux 3", &name##_aux3_mux), \
1229 WM2200_MUX(name_str " Aux 4", &name##_aux4_mux), \
1230 WM2200_MUX(name_str " Aux 5", &name##_aux5_mux), \
1231 WM2200_MUX(name_str " Aux 6", &name##_aux6_mux)
1232
Mark Brownd5315a22012-01-25 19:29:41 +00001233#define WM2200_MIXER_INPUT_ROUTES(name) \
1234 { name, "Tone Generator", "Tone Generator" }, \
Mark Brown999e0682012-10-02 19:30:17 +01001235 { name, "AEC Loopback", "AEC Loopback" }, \
Mark Brownd5315a22012-01-25 19:29:41 +00001236 { name, "IN1L", "IN1L PGA" }, \
1237 { name, "IN1R", "IN1R PGA" }, \
1238 { name, "IN2L", "IN2L PGA" }, \
1239 { name, "IN2R", "IN2R PGA" }, \
1240 { name, "IN3L", "IN3L PGA" }, \
1241 { name, "IN3R", "IN3R PGA" }, \
1242 { name, "DSP1.1", "DSP1" }, \
1243 { name, "DSP1.2", "DSP1" }, \
1244 { name, "DSP1.3", "DSP1" }, \
1245 { name, "DSP1.4", "DSP1" }, \
1246 { name, "DSP1.5", "DSP1" }, \
1247 { name, "DSP1.6", "DSP1" }, \
1248 { name, "DSP2.1", "DSP2" }, \
1249 { name, "DSP2.2", "DSP2" }, \
1250 { name, "DSP2.3", "DSP2" }, \
1251 { name, "DSP2.4", "DSP2" }, \
1252 { name, "DSP2.5", "DSP2" }, \
1253 { name, "DSP2.6", "DSP2" }, \
1254 { name, "AIF1RX1", "AIF1RX1" }, \
1255 { name, "AIF1RX2", "AIF1RX2" }, \
1256 { name, "AIF1RX3", "AIF1RX3" }, \
1257 { name, "AIF1RX4", "AIF1RX4" }, \
1258 { name, "AIF1RX5", "AIF1RX5" }, \
1259 { name, "AIF1RX6", "AIF1RX6" }, \
1260 { name, "EQL", "EQL" }, \
1261 { name, "EQR", "EQR" }, \
1262 { name, "LHPF1", "LHPF1" }, \
1263 { name, "LHPF2", "LHPF2" }
1264
1265#define WM2200_MIXER_ROUTES(widget, name) \
1266 { widget, NULL, name " Mixer" }, \
1267 { name " Mixer", NULL, name " Input 1" }, \
1268 { name " Mixer", NULL, name " Input 2" }, \
1269 { name " Mixer", NULL, name " Input 3" }, \
1270 { name " Mixer", NULL, name " Input 4" }, \
1271 WM2200_MIXER_INPUT_ROUTES(name " Input 1"), \
1272 WM2200_MIXER_INPUT_ROUTES(name " Input 2"), \
1273 WM2200_MIXER_INPUT_ROUTES(name " Input 3"), \
1274 WM2200_MIXER_INPUT_ROUTES(name " Input 4")
1275
Mark Brown09d5d582012-10-03 15:57:03 +01001276#define WM2200_DSP_AUX_ROUTES(name) \
1277 { name, NULL, name " Aux 1" }, \
1278 { name, NULL, name " Aux 2" }, \
1279 { name, NULL, name " Aux 3" }, \
1280 { name, NULL, name " Aux 4" }, \
1281 { name, NULL, name " Aux 5" }, \
1282 { name, NULL, name " Aux 6" }, \
1283 WM2200_MIXER_INPUT_ROUTES(name " Aux 1"), \
1284 WM2200_MIXER_INPUT_ROUTES(name " Aux 2"), \
1285 WM2200_MIXER_INPUT_ROUTES(name " Aux 3"), \
1286 WM2200_MIXER_INPUT_ROUTES(name " Aux 4"), \
1287 WM2200_MIXER_INPUT_ROUTES(name " Aux 5"), \
1288 WM2200_MIXER_INPUT_ROUTES(name " Aux 6")
Mark Brown999e0682012-10-02 19:30:17 +01001289
1290static const char *wm2200_aec_loopback_texts[] = {
1291 "OUT1L", "OUT1R", "OUT2L", "OUT2R",
1292};
1293
1294static const struct soc_enum wm2200_aec_loopback =
1295 SOC_ENUM_SINGLE(WM2200_DAC_AEC_CONTROL_1,
1296 WM2200_AEC_LOOPBACK_SRC_SHIFT,
1297 ARRAY_SIZE(wm2200_aec_loopback_texts),
1298 wm2200_aec_loopback_texts);
1299
1300static const struct snd_kcontrol_new wm2200_aec_loopback_mux =
1301 SOC_DAPM_ENUM("AEC Loopback", wm2200_aec_loopback);
1302
Mark Brownd5315a22012-01-25 19:29:41 +00001303static const struct snd_soc_dapm_widget wm2200_dapm_widgets[] = {
1304SND_SOC_DAPM_SUPPLY("SYSCLK", WM2200_CLOCKING_3, WM2200_SYSCLK_ENA_SHIFT, 0,
1305 NULL, 0),
1306SND_SOC_DAPM_SUPPLY("CP1", WM2200_DM_CHARGE_PUMP_1, WM2200_CPDM_ENA_SHIFT, 0,
1307 NULL, 0),
1308SND_SOC_DAPM_SUPPLY("CP2", WM2200_MIC_CHARGE_PUMP_1, WM2200_CPMIC_ENA_SHIFT, 0,
1309 NULL, 0),
1310SND_SOC_DAPM_SUPPLY("MICBIAS1", WM2200_MIC_BIAS_CTRL_1, WM2200_MICB1_ENA_SHIFT,
1311 0, NULL, 0),
1312SND_SOC_DAPM_SUPPLY("MICBIAS2", WM2200_MIC_BIAS_CTRL_2, WM2200_MICB2_ENA_SHIFT,
1313 0, NULL, 0),
Mark Brown822b4b82012-09-07 10:54:32 +08001314SND_SOC_DAPM_REGULATOR_SUPPLY("CPVDD", 20, 0),
1315SND_SOC_DAPM_REGULATOR_SUPPLY("AVDD", 20, 0),
Mark Brownd5315a22012-01-25 19:29:41 +00001316
1317SND_SOC_DAPM_INPUT("IN1L"),
1318SND_SOC_DAPM_INPUT("IN1R"),
1319SND_SOC_DAPM_INPUT("IN2L"),
1320SND_SOC_DAPM_INPUT("IN2R"),
1321SND_SOC_DAPM_INPUT("IN3L"),
1322SND_SOC_DAPM_INPUT("IN3R"),
1323
1324SND_SOC_DAPM_SIGGEN("TONE"),
1325SND_SOC_DAPM_PGA("Tone Generator", WM2200_TONE_GENERATOR_1,
1326 WM2200_TONE_ENA_SHIFT, 0, NULL, 0),
1327
1328SND_SOC_DAPM_PGA("IN1L PGA", WM2200_INPUT_ENABLES, WM2200_IN1L_ENA_SHIFT, 0,
1329 NULL, 0),
1330SND_SOC_DAPM_PGA("IN1R PGA", WM2200_INPUT_ENABLES, WM2200_IN1R_ENA_SHIFT, 0,
1331 NULL, 0),
1332SND_SOC_DAPM_PGA("IN2L PGA", WM2200_INPUT_ENABLES, WM2200_IN2L_ENA_SHIFT, 0,
1333 NULL, 0),
1334SND_SOC_DAPM_PGA("IN2R PGA", WM2200_INPUT_ENABLES, WM2200_IN2R_ENA_SHIFT, 0,
1335 NULL, 0),
1336SND_SOC_DAPM_PGA("IN3L PGA", WM2200_INPUT_ENABLES, WM2200_IN3L_ENA_SHIFT, 0,
1337 NULL, 0),
1338SND_SOC_DAPM_PGA("IN3R PGA", WM2200_INPUT_ENABLES, WM2200_IN3R_ENA_SHIFT, 0,
1339 NULL, 0),
1340
1341SND_SOC_DAPM_AIF_IN("AIF1RX1", "Playback", 0,
1342 WM2200_AUDIO_IF_1_22, WM2200_AIF1RX1_ENA_SHIFT, 0),
1343SND_SOC_DAPM_AIF_IN("AIF1RX2", "Playback", 1,
1344 WM2200_AUDIO_IF_1_22, WM2200_AIF1RX2_ENA_SHIFT, 0),
1345SND_SOC_DAPM_AIF_IN("AIF1RX3", "Playback", 2,
1346 WM2200_AUDIO_IF_1_22, WM2200_AIF1RX3_ENA_SHIFT, 0),
1347SND_SOC_DAPM_AIF_IN("AIF1RX4", "Playback", 3,
1348 WM2200_AUDIO_IF_1_22, WM2200_AIF1RX4_ENA_SHIFT, 0),
1349SND_SOC_DAPM_AIF_IN("AIF1RX5", "Playback", 4,
1350 WM2200_AUDIO_IF_1_22, WM2200_AIF1RX5_ENA_SHIFT, 0),
1351SND_SOC_DAPM_AIF_IN("AIF1RX6", "Playback", 5,
1352 WM2200_AUDIO_IF_1_22, WM2200_AIF1RX6_ENA_SHIFT, 0),
1353
1354SND_SOC_DAPM_PGA("EQL", WM2200_EQL_1, WM2200_EQL_ENA_SHIFT, 0, NULL, 0),
1355SND_SOC_DAPM_PGA("EQR", WM2200_EQR_1, WM2200_EQR_ENA_SHIFT, 0, NULL, 0),
1356
1357SND_SOC_DAPM_PGA("LHPF1", WM2200_HPLPF1_1, WM2200_LHPF1_ENA_SHIFT, 0,
1358 NULL, 0),
1359SND_SOC_DAPM_PGA("LHPF2", WM2200_HPLPF2_1, WM2200_LHPF2_ENA_SHIFT, 0,
1360 NULL, 0),
1361
Mark Brownf017eb22012-10-25 21:48:11 +01001362WM_ADSP1("DSP1", 0),
1363WM_ADSP1("DSP2", 1),
Mark Brownd5315a22012-01-25 19:29:41 +00001364
1365SND_SOC_DAPM_AIF_OUT("AIF1TX1", "Capture", 0,
1366 WM2200_AUDIO_IF_1_22, WM2200_AIF1TX1_ENA_SHIFT, 0),
1367SND_SOC_DAPM_AIF_OUT("AIF1TX2", "Capture", 1,
1368 WM2200_AUDIO_IF_1_22, WM2200_AIF1TX2_ENA_SHIFT, 0),
1369SND_SOC_DAPM_AIF_OUT("AIF1TX3", "Capture", 2,
1370 WM2200_AUDIO_IF_1_22, WM2200_AIF1TX3_ENA_SHIFT, 0),
1371SND_SOC_DAPM_AIF_OUT("AIF1TX4", "Capture", 3,
1372 WM2200_AUDIO_IF_1_22, WM2200_AIF1TX4_ENA_SHIFT, 0),
1373SND_SOC_DAPM_AIF_OUT("AIF1TX5", "Capture", 4,
1374 WM2200_AUDIO_IF_1_22, WM2200_AIF1TX5_ENA_SHIFT, 0),
1375SND_SOC_DAPM_AIF_OUT("AIF1TX6", "Capture", 5,
1376 WM2200_AUDIO_IF_1_22, WM2200_AIF1TX6_ENA_SHIFT, 0),
1377
Mark Brown999e0682012-10-02 19:30:17 +01001378SND_SOC_DAPM_MUX("AEC Loopback", WM2200_DAC_AEC_CONTROL_1,
1379 WM2200_AEC_LOOPBACK_ENA_SHIFT, 0, &wm2200_aec_loopback_mux),
1380
Mark Brownd5315a22012-01-25 19:29:41 +00001381SND_SOC_DAPM_PGA_S("OUT1L", 0, WM2200_OUTPUT_ENABLES,
1382 WM2200_OUT1L_ENA_SHIFT, 0, NULL, 0),
1383SND_SOC_DAPM_PGA_S("OUT1R", 0, WM2200_OUTPUT_ENABLES,
1384 WM2200_OUT1R_ENA_SHIFT, 0, NULL, 0),
1385
1386SND_SOC_DAPM_PGA_S("EPD_LP", 1, WM2200_EAR_PIECE_CTRL_1,
1387 WM2200_EPD_LP_ENA_SHIFT, 0, NULL, 0),
1388SND_SOC_DAPM_PGA_S("EPD_OUTP_LP", 1, WM2200_EAR_PIECE_CTRL_1,
1389 WM2200_EPD_OUTP_LP_ENA_SHIFT, 0, NULL, 0),
1390SND_SOC_DAPM_PGA_S("EPD_RMV_SHRT_LP", 1, WM2200_EAR_PIECE_CTRL_1,
1391 WM2200_EPD_RMV_SHRT_LP_SHIFT, 0, NULL, 0),
1392
1393SND_SOC_DAPM_PGA_S("EPD_LN", 1, WM2200_EAR_PIECE_CTRL_1,
1394 WM2200_EPD_LN_ENA_SHIFT, 0, NULL, 0),
1395SND_SOC_DAPM_PGA_S("EPD_OUTP_LN", 1, WM2200_EAR_PIECE_CTRL_1,
1396 WM2200_EPD_OUTP_LN_ENA_SHIFT, 0, NULL, 0),
1397SND_SOC_DAPM_PGA_S("EPD_RMV_SHRT_LN", 1, WM2200_EAR_PIECE_CTRL_1,
1398 WM2200_EPD_RMV_SHRT_LN_SHIFT, 0, NULL, 0),
1399
1400SND_SOC_DAPM_PGA_S("EPD_RP", 1, WM2200_EAR_PIECE_CTRL_2,
1401 WM2200_EPD_RP_ENA_SHIFT, 0, NULL, 0),
1402SND_SOC_DAPM_PGA_S("EPD_OUTP_RP", 1, WM2200_EAR_PIECE_CTRL_2,
1403 WM2200_EPD_OUTP_RP_ENA_SHIFT, 0, NULL, 0),
1404SND_SOC_DAPM_PGA_S("EPD_RMV_SHRT_RP", 1, WM2200_EAR_PIECE_CTRL_2,
1405 WM2200_EPD_RMV_SHRT_RP_SHIFT, 0, NULL, 0),
1406
1407SND_SOC_DAPM_PGA_S("EPD_RN", 1, WM2200_EAR_PIECE_CTRL_2,
1408 WM2200_EPD_RN_ENA_SHIFT, 0, NULL, 0),
1409SND_SOC_DAPM_PGA_S("EPD_OUTP_RN", 1, WM2200_EAR_PIECE_CTRL_2,
1410 WM2200_EPD_OUTP_RN_ENA_SHIFT, 0, NULL, 0),
1411SND_SOC_DAPM_PGA_S("EPD_RMV_SHRT_RN", 1, WM2200_EAR_PIECE_CTRL_2,
1412 WM2200_EPD_RMV_SHRT_RN_SHIFT, 0, NULL, 0),
1413
1414SND_SOC_DAPM_PGA("OUT2L", WM2200_OUTPUT_ENABLES, WM2200_OUT2L_ENA_SHIFT,
1415 0, NULL, 0),
1416SND_SOC_DAPM_PGA("OUT2R", WM2200_OUTPUT_ENABLES, WM2200_OUT2R_ENA_SHIFT,
1417 0, NULL, 0),
1418
1419SND_SOC_DAPM_OUTPUT("EPOUTLN"),
1420SND_SOC_DAPM_OUTPUT("EPOUTLP"),
1421SND_SOC_DAPM_OUTPUT("EPOUTRN"),
1422SND_SOC_DAPM_OUTPUT("EPOUTRP"),
1423SND_SOC_DAPM_OUTPUT("SPK"),
1424
1425WM2200_MIXER_WIDGETS(EQL, "EQL"),
1426WM2200_MIXER_WIDGETS(EQR, "EQR"),
1427
1428WM2200_MIXER_WIDGETS(LHPF1, "LHPF1"),
1429WM2200_MIXER_WIDGETS(LHPF2, "LHPF2"),
1430
Mark Brown09d5d582012-10-03 15:57:03 +01001431WM2200_DSP_WIDGETS(DSP1, "DSP1"),
1432WM2200_DSP_WIDGETS(DSP2, "DSP2"),
Mark Brownd5315a22012-01-25 19:29:41 +00001433
1434WM2200_MIXER_WIDGETS(AIF1TX1, "AIF1TX1"),
1435WM2200_MIXER_WIDGETS(AIF1TX2, "AIF1TX2"),
1436WM2200_MIXER_WIDGETS(AIF1TX3, "AIF1TX3"),
1437WM2200_MIXER_WIDGETS(AIF1TX4, "AIF1TX4"),
1438WM2200_MIXER_WIDGETS(AIF1TX5, "AIF1TX5"),
1439WM2200_MIXER_WIDGETS(AIF1TX6, "AIF1TX6"),
1440
1441WM2200_MIXER_WIDGETS(OUT1L, "OUT1L"),
1442WM2200_MIXER_WIDGETS(OUT1R, "OUT1R"),
1443WM2200_MIXER_WIDGETS(OUT2L, "OUT2L"),
1444WM2200_MIXER_WIDGETS(OUT2R, "OUT2R"),
1445};
1446
1447static const struct snd_soc_dapm_route wm2200_dapm_routes[] = {
1448 /* Everything needs SYSCLK but only hook up things on the edge
1449 * of the chip */
1450 { "IN1L", NULL, "SYSCLK" },
1451 { "IN1R", NULL, "SYSCLK" },
1452 { "IN2L", NULL, "SYSCLK" },
1453 { "IN2R", NULL, "SYSCLK" },
1454 { "IN3L", NULL, "SYSCLK" },
1455 { "IN3R", NULL, "SYSCLK" },
1456 { "OUT1L", NULL, "SYSCLK" },
1457 { "OUT1R", NULL, "SYSCLK" },
1458 { "OUT2L", NULL, "SYSCLK" },
1459 { "OUT2R", NULL, "SYSCLK" },
1460 { "AIF1RX1", NULL, "SYSCLK" },
1461 { "AIF1RX2", NULL, "SYSCLK" },
1462 { "AIF1RX3", NULL, "SYSCLK" },
1463 { "AIF1RX4", NULL, "SYSCLK" },
1464 { "AIF1RX5", NULL, "SYSCLK" },
1465 { "AIF1RX6", NULL, "SYSCLK" },
1466 { "AIF1TX1", NULL, "SYSCLK" },
1467 { "AIF1TX2", NULL, "SYSCLK" },
1468 { "AIF1TX3", NULL, "SYSCLK" },
1469 { "AIF1TX4", NULL, "SYSCLK" },
1470 { "AIF1TX5", NULL, "SYSCLK" },
1471 { "AIF1TX6", NULL, "SYSCLK" },
1472
1473 { "IN1L", NULL, "AVDD" },
1474 { "IN1R", NULL, "AVDD" },
1475 { "IN2L", NULL, "AVDD" },
1476 { "IN2R", NULL, "AVDD" },
1477 { "IN3L", NULL, "AVDD" },
1478 { "IN3R", NULL, "AVDD" },
1479 { "OUT1L", NULL, "AVDD" },
1480 { "OUT1R", NULL, "AVDD" },
1481
1482 { "IN1L PGA", NULL, "IN1L" },
1483 { "IN1R PGA", NULL, "IN1R" },
1484 { "IN2L PGA", NULL, "IN2L" },
1485 { "IN2R PGA", NULL, "IN2R" },
1486 { "IN3L PGA", NULL, "IN3L" },
1487 { "IN3R PGA", NULL, "IN3R" },
1488
1489 { "Tone Generator", NULL, "TONE" },
1490
1491 { "CP2", NULL, "CPVDD" },
1492 { "MICBIAS1", NULL, "CP2" },
1493 { "MICBIAS2", NULL, "CP2" },
1494
1495 { "CP1", NULL, "CPVDD" },
1496 { "EPD_LN", NULL, "CP1" },
1497 { "EPD_LP", NULL, "CP1" },
1498 { "EPD_RN", NULL, "CP1" },
1499 { "EPD_RP", NULL, "CP1" },
1500
1501 { "EPD_LP", NULL, "OUT1L" },
1502 { "EPD_OUTP_LP", NULL, "EPD_LP" },
1503 { "EPD_RMV_SHRT_LP", NULL, "EPD_OUTP_LP" },
1504 { "EPOUTLP", NULL, "EPD_RMV_SHRT_LP" },
1505
1506 { "EPD_LN", NULL, "OUT1L" },
1507 { "EPD_OUTP_LN", NULL, "EPD_LN" },
1508 { "EPD_RMV_SHRT_LN", NULL, "EPD_OUTP_LN" },
1509 { "EPOUTLN", NULL, "EPD_RMV_SHRT_LN" },
1510
1511 { "EPD_RP", NULL, "OUT1R" },
1512 { "EPD_OUTP_RP", NULL, "EPD_RP" },
1513 { "EPD_RMV_SHRT_RP", NULL, "EPD_OUTP_RP" },
1514 { "EPOUTRP", NULL, "EPD_RMV_SHRT_RP" },
1515
1516 { "EPD_RN", NULL, "OUT1R" },
1517 { "EPD_OUTP_RN", NULL, "EPD_RN" },
1518 { "EPD_RMV_SHRT_RN", NULL, "EPD_OUTP_RN" },
1519 { "EPOUTRN", NULL, "EPD_RMV_SHRT_RN" },
1520
1521 { "SPK", NULL, "OUT2L" },
1522 { "SPK", NULL, "OUT2R" },
1523
Mark Brown999e0682012-10-02 19:30:17 +01001524 { "AEC Loopback", "OUT1L", "OUT1L" },
1525 { "AEC Loopback", "OUT1R", "OUT1R" },
1526 { "AEC Loopback", "OUT2L", "OUT2L" },
1527 { "AEC Loopback", "OUT2R", "OUT2R" },
1528
Mark Brownd5315a22012-01-25 19:29:41 +00001529 WM2200_MIXER_ROUTES("DSP1", "DSP1L"),
1530 WM2200_MIXER_ROUTES("DSP1", "DSP1R"),
1531 WM2200_MIXER_ROUTES("DSP2", "DSP2L"),
1532 WM2200_MIXER_ROUTES("DSP2", "DSP2R"),
1533
Mark Brown09d5d582012-10-03 15:57:03 +01001534 WM2200_DSP_AUX_ROUTES("DSP1"),
1535 WM2200_DSP_AUX_ROUTES("DSP2"),
1536
Mark Brownd5315a22012-01-25 19:29:41 +00001537 WM2200_MIXER_ROUTES("OUT1L", "OUT1L"),
1538 WM2200_MIXER_ROUTES("OUT1R", "OUT1R"),
1539 WM2200_MIXER_ROUTES("OUT2L", "OUT2L"),
1540 WM2200_MIXER_ROUTES("OUT2R", "OUT2R"),
1541
1542 WM2200_MIXER_ROUTES("AIF1TX1", "AIF1TX1"),
1543 WM2200_MIXER_ROUTES("AIF1TX2", "AIF1TX2"),
1544 WM2200_MIXER_ROUTES("AIF1TX3", "AIF1TX3"),
1545 WM2200_MIXER_ROUTES("AIF1TX4", "AIF1TX4"),
1546 WM2200_MIXER_ROUTES("AIF1TX5", "AIF1TX5"),
1547 WM2200_MIXER_ROUTES("AIF1TX6", "AIF1TX6"),
1548
1549 WM2200_MIXER_ROUTES("EQL", "EQL"),
1550 WM2200_MIXER_ROUTES("EQR", "EQR"),
1551
1552 WM2200_MIXER_ROUTES("LHPF1", "LHPF1"),
1553 WM2200_MIXER_ROUTES("LHPF2", "LHPF2"),
1554};
1555
1556static int wm2200_probe(struct snd_soc_codec *codec)
1557{
1558 struct wm2200_priv *wm2200 = dev_get_drvdata(codec->dev);
1559 int ret;
1560
1561 wm2200->codec = codec;
1562 codec->control_data = wm2200->regmap;
1563 codec->dapm.bias_level = SND_SOC_BIAS_OFF;
1564
1565 ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
1566 if (ret != 0) {
1567 dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
1568 return ret;
1569 }
1570
Mark Brown82e993f2013-01-11 22:59:48 +00001571 ret = snd_soc_add_codec_controls(codec, wm_adsp_fw_controls, 2);
1572 if (ret != 0)
1573 return ret;
1574
Mark Brownd5315a22012-01-25 19:29:41 +00001575 return ret;
1576}
1577
1578static int wm2200_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1579{
1580 struct snd_soc_codec *codec = dai->codec;
1581 int lrclk, bclk, fmt_val;
1582
1583 lrclk = 0;
1584 bclk = 0;
1585
1586 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1587 case SND_SOC_DAIFMT_DSP_A:
1588 fmt_val = 0;
1589 break;
1590 case SND_SOC_DAIFMT_DSP_B:
1591 fmt_val = 1;
1592 break;
1593 case SND_SOC_DAIFMT_I2S:
1594 fmt_val = 2;
1595 break;
1596 case SND_SOC_DAIFMT_LEFT_J:
1597 fmt_val = 3;
1598 break;
1599 default:
1600 dev_err(codec->dev, "Unsupported DAI format %d\n",
1601 fmt & SND_SOC_DAIFMT_FORMAT_MASK);
1602 return -EINVAL;
1603 }
1604
1605 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1606 case SND_SOC_DAIFMT_CBS_CFS:
1607 break;
1608 case SND_SOC_DAIFMT_CBS_CFM:
1609 lrclk |= WM2200_AIF1TX_LRCLK_MSTR;
1610 break;
1611 case SND_SOC_DAIFMT_CBM_CFS:
1612 bclk |= WM2200_AIF1_BCLK_MSTR;
1613 break;
1614 case SND_SOC_DAIFMT_CBM_CFM:
1615 lrclk |= WM2200_AIF1TX_LRCLK_MSTR;
1616 bclk |= WM2200_AIF1_BCLK_MSTR;
1617 break;
1618 default:
1619 dev_err(codec->dev, "Unsupported master mode %d\n",
1620 fmt & SND_SOC_DAIFMT_MASTER_MASK);
1621 return -EINVAL;
1622 }
1623
1624 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1625 case SND_SOC_DAIFMT_NB_NF:
1626 break;
1627 case SND_SOC_DAIFMT_IB_IF:
1628 bclk |= WM2200_AIF1_BCLK_INV;
1629 lrclk |= WM2200_AIF1TX_LRCLK_INV;
1630 break;
1631 case SND_SOC_DAIFMT_IB_NF:
1632 bclk |= WM2200_AIF1_BCLK_INV;
1633 break;
1634 case SND_SOC_DAIFMT_NB_IF:
1635 lrclk |= WM2200_AIF1TX_LRCLK_INV;
1636 break;
1637 default:
1638 return -EINVAL;
1639 }
1640
1641 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_1, WM2200_AIF1_BCLK_MSTR |
1642 WM2200_AIF1_BCLK_INV, bclk);
1643 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_2,
1644 WM2200_AIF1TX_LRCLK_MSTR | WM2200_AIF1TX_LRCLK_INV,
1645 lrclk);
1646 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_3,
1647 WM2200_AIF1TX_LRCLK_MSTR | WM2200_AIF1TX_LRCLK_INV,
1648 lrclk);
1649 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_5,
1650 WM2200_AIF1_FMT_MASK << 1, fmt_val << 1);
1651
1652 return 0;
1653}
1654
1655static int wm2200_sr_code[] = {
1656 0,
1657 12000,
1658 24000,
1659 48000,
1660 96000,
1661 192000,
1662 384000,
1663 768000,
1664 0,
1665 11025,
1666 22050,
1667 44100,
1668 88200,
1669 176400,
1670 352800,
1671 705600,
1672 4000,
1673 8000,
1674 16000,
1675 32000,
1676 64000,
1677 128000,
1678 256000,
1679 512000,
1680};
1681
1682#define WM2200_NUM_BCLK_RATES 12
1683
1684static int wm2200_bclk_rates_dat[WM2200_NUM_BCLK_RATES] = {
1685 6144000,
1686 3072000,
1687 2048000,
1688 1536000,
1689 768000,
1690 512000,
1691 384000,
1692 256000,
1693 192000,
1694 128000,
1695 96000,
1696 64000,
1697};
1698
1699static int wm2200_bclk_rates_cd[WM2200_NUM_BCLK_RATES] = {
1700 5644800,
Mark Brownb0dfa452012-06-20 14:16:57 +01001701 3763200,
Mark Brownd5315a22012-01-25 19:29:41 +00001702 2882400,
1703 1881600,
1704 1411200,
1705 705600,
1706 470400,
1707 352800,
1708 176400,
1709 117600,
1710 88200,
1711 58800,
1712};
1713
1714static int wm2200_hw_params(struct snd_pcm_substream *substream,
1715 struct snd_pcm_hw_params *params,
1716 struct snd_soc_dai *dai)
1717{
1718 struct snd_soc_codec *codec = dai->codec;
1719 struct wm2200_priv *wm2200 = snd_soc_codec_get_drvdata(codec);
1720 int i, bclk, lrclk, wl, fl, sr_code;
1721 int *bclk_rates;
1722
1723 /* Data sizes if not using TDM */
1724 wl = snd_pcm_format_width(params_format(params));
1725 if (wl < 0)
1726 return wl;
1727 fl = snd_soc_params_to_frame_size(params);
1728 if (fl < 0)
1729 return fl;
1730
1731 dev_dbg(codec->dev, "Word length %d bits, frame length %d bits\n",
1732 wl, fl);
1733
1734 /* Target BCLK rate */
1735 bclk = snd_soc_params_to_bclk(params);
1736 if (bclk < 0)
1737 return bclk;
1738
1739 if (!wm2200->sysclk) {
1740 dev_err(codec->dev, "SYSCLK has no rate set\n");
1741 return -EINVAL;
1742 }
1743
1744 for (i = 0; i < ARRAY_SIZE(wm2200_sr_code); i++)
1745 if (wm2200_sr_code[i] == params_rate(params))
1746 break;
1747 if (i == ARRAY_SIZE(wm2200_sr_code)) {
1748 dev_err(codec->dev, "Unsupported sample rate: %dHz\n",
1749 params_rate(params));
1750 return -EINVAL;
1751 }
1752 sr_code = i;
1753
1754 dev_dbg(codec->dev, "Target BCLK is %dHz, using %dHz SYSCLK\n",
1755 bclk, wm2200->sysclk);
1756
1757 if (wm2200->sysclk % 4000)
1758 bclk_rates = wm2200_bclk_rates_cd;
1759 else
1760 bclk_rates = wm2200_bclk_rates_dat;
1761
1762 for (i = 0; i < WM2200_NUM_BCLK_RATES; i++)
1763 if (bclk_rates[i] >= bclk && (bclk_rates[i] % bclk == 0))
1764 break;
1765 if (i == WM2200_NUM_BCLK_RATES) {
1766 dev_err(codec->dev,
1767 "No valid BCLK for %dHz found from %dHz SYSCLK\n",
1768 bclk, wm2200->sysclk);
1769 return -EINVAL;
1770 }
1771
1772 bclk = i;
1773 dev_dbg(codec->dev, "Setting %dHz BCLK\n", bclk_rates[bclk]);
1774 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_1,
1775 WM2200_AIF1_BCLK_DIV_MASK, bclk);
1776
1777 lrclk = bclk_rates[bclk] / params_rate(params);
1778 dev_dbg(codec->dev, "Setting %dHz LRCLK\n", bclk_rates[bclk] / lrclk);
1779 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
1780 dai->symmetric_rates)
1781 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_7,
1782 WM2200_AIF1RX_BCPF_MASK, lrclk);
1783 else
1784 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_6,
1785 WM2200_AIF1TX_BCPF_MASK, lrclk);
1786
1787 i = (wl << WM2200_AIF1TX_WL_SHIFT) | wl;
1788 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1789 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_9,
1790 WM2200_AIF1RX_WL_MASK |
1791 WM2200_AIF1RX_SLOT_LEN_MASK, i);
1792 else
1793 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_8,
1794 WM2200_AIF1TX_WL_MASK |
1795 WM2200_AIF1TX_SLOT_LEN_MASK, i);
1796
1797 snd_soc_update_bits(codec, WM2200_CLOCKING_4,
1798 WM2200_SAMPLE_RATE_1_MASK, sr_code);
1799
1800 return 0;
1801}
1802
1803static const struct snd_soc_dai_ops wm2200_dai_ops = {
1804 .set_fmt = wm2200_set_fmt,
1805 .hw_params = wm2200_hw_params,
1806};
1807
1808static int wm2200_set_sysclk(struct snd_soc_codec *codec, int clk_id,
1809 int source, unsigned int freq, int dir)
1810{
1811 struct wm2200_priv *wm2200 = snd_soc_codec_get_drvdata(codec);
1812 int fval;
1813
1814 switch (clk_id) {
1815 case WM2200_CLK_SYSCLK:
1816 break;
1817
1818 default:
1819 dev_err(codec->dev, "Unknown clock %d\n", clk_id);
1820 return -EINVAL;
1821 }
1822
1823 switch (source) {
1824 case WM2200_CLKSRC_MCLK1:
1825 case WM2200_CLKSRC_MCLK2:
1826 case WM2200_CLKSRC_FLL:
1827 case WM2200_CLKSRC_BCLK1:
1828 break;
1829 default:
1830 dev_err(codec->dev, "Invalid source %d\n", source);
1831 return -EINVAL;
1832 }
1833
1834 switch (freq) {
1835 case 22579200:
1836 case 24576000:
1837 fval = 2;
1838 break;
1839 default:
1840 dev_err(codec->dev, "Invalid clock rate: %d\n", freq);
1841 return -EINVAL;
1842 }
1843
1844 /* TODO: Check if MCLKs are in use and enable/disable pulls to
1845 * match.
1846 */
1847
1848 snd_soc_update_bits(codec, WM2200_CLOCKING_3, WM2200_SYSCLK_FREQ_MASK |
1849 WM2200_SYSCLK_SRC_MASK,
1850 fval << WM2200_SYSCLK_FREQ_SHIFT | source);
1851
1852 wm2200->sysclk = freq;
1853
1854 return 0;
1855}
1856
1857struct _fll_div {
1858 u16 fll_fratio;
1859 u16 fll_outdiv;
1860 u16 fll_refclk_div;
1861 u16 n;
1862 u16 theta;
1863 u16 lambda;
1864};
1865
1866static struct {
1867 unsigned int min;
1868 unsigned int max;
1869 u16 fll_fratio;
1870 int ratio;
1871} fll_fratios[] = {
1872 { 0, 64000, 4, 16 },
1873 { 64000, 128000, 3, 8 },
1874 { 128000, 256000, 2, 4 },
1875 { 256000, 1000000, 1, 2 },
1876 { 1000000, 13500000, 0, 1 },
1877};
1878
1879static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
1880 unsigned int Fout)
1881{
1882 unsigned int target;
1883 unsigned int div;
1884 unsigned int fratio, gcd_fll;
1885 int i;
1886
1887 /* Fref must be <=13.5MHz */
1888 div = 1;
1889 fll_div->fll_refclk_div = 0;
1890 while ((Fref / div) > 13500000) {
1891 div *= 2;
1892 fll_div->fll_refclk_div++;
1893
1894 if (div > 8) {
1895 pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
1896 Fref);
1897 return -EINVAL;
1898 }
1899 }
1900
1901 pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
1902
1903 /* Apply the division for our remaining calculations */
1904 Fref /= div;
1905
1906 /* Fvco should be 90-100MHz; don't check the upper bound */
1907 div = 2;
1908 while (Fout * div < 90000000) {
1909 div++;
1910 if (div > 64) {
1911 pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
1912 Fout);
1913 return -EINVAL;
1914 }
1915 }
1916 target = Fout * div;
1917 fll_div->fll_outdiv = div - 1;
1918
1919 pr_debug("FLL Fvco=%dHz\n", target);
1920
1921 /* Find an appropraite FLL_FRATIO and factor it out of the target */
1922 for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
1923 if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
1924 fll_div->fll_fratio = fll_fratios[i].fll_fratio;
1925 fratio = fll_fratios[i].ratio;
1926 break;
1927 }
1928 }
1929 if (i == ARRAY_SIZE(fll_fratios)) {
1930 pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
1931 return -EINVAL;
1932 }
1933
1934 fll_div->n = target / (fratio * Fref);
1935
1936 if (target % Fref == 0) {
1937 fll_div->theta = 0;
1938 fll_div->lambda = 0;
1939 } else {
1940 gcd_fll = gcd(target, fratio * Fref);
1941
1942 fll_div->theta = (target - (fll_div->n * fratio * Fref))
1943 / gcd_fll;
1944 fll_div->lambda = (fratio * Fref) / gcd_fll;
1945 }
1946
1947 pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
1948 fll_div->n, fll_div->theta, fll_div->lambda);
1949 pr_debug("FLL_FRATIO=%x(%d) FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
1950 fll_div->fll_fratio, fratio, fll_div->fll_outdiv,
1951 fll_div->fll_refclk_div);
1952
1953 return 0;
1954}
1955
1956static int wm2200_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
1957 unsigned int Fref, unsigned int Fout)
1958{
1959 struct i2c_client *i2c = to_i2c_client(codec->dev);
1960 struct wm2200_priv *wm2200 = snd_soc_codec_get_drvdata(codec);
1961 struct _fll_div factors;
1962 int ret, i, timeout;
1963
1964 if (!Fout) {
1965 dev_dbg(codec->dev, "FLL disabled");
1966
1967 if (wm2200->fll_fout)
1968 pm_runtime_put(codec->dev);
1969
1970 wm2200->fll_fout = 0;
1971 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_1,
1972 WM2200_FLL_ENA, 0);
1973 return 0;
1974 }
1975
1976 switch (source) {
1977 case WM2200_FLL_SRC_MCLK1:
1978 case WM2200_FLL_SRC_MCLK2:
1979 case WM2200_FLL_SRC_BCLK:
1980 break;
1981 default:
1982 dev_err(codec->dev, "Invalid FLL source %d\n", source);
1983 return -EINVAL;
1984 }
1985
1986 ret = fll_factors(&factors, Fref, Fout);
1987 if (ret < 0)
1988 return ret;
1989
1990 /* Disable the FLL while we reconfigure */
1991 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_1, WM2200_FLL_ENA, 0);
1992
1993 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_2,
1994 WM2200_FLL_OUTDIV_MASK | WM2200_FLL_FRATIO_MASK,
1995 (factors.fll_outdiv << WM2200_FLL_OUTDIV_SHIFT) |
1996 factors.fll_fratio);
1997 if (factors.theta) {
1998 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_3,
1999 WM2200_FLL_FRACN_ENA,
2000 WM2200_FLL_FRACN_ENA);
2001 snd_soc_update_bits(codec, WM2200_FLL_EFS_2,
2002 WM2200_FLL_EFS_ENA,
2003 WM2200_FLL_EFS_ENA);
2004 } else {
2005 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_3,
2006 WM2200_FLL_FRACN_ENA, 0);
2007 snd_soc_update_bits(codec, WM2200_FLL_EFS_2,
2008 WM2200_FLL_EFS_ENA, 0);
2009 }
2010
2011 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_4, WM2200_FLL_THETA_MASK,
2012 factors.theta);
2013 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_6, WM2200_FLL_N_MASK,
2014 factors.n);
2015 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_7,
2016 WM2200_FLL_CLK_REF_DIV_MASK |
2017 WM2200_FLL_CLK_REF_SRC_MASK,
2018 (factors.fll_refclk_div
2019 << WM2200_FLL_CLK_REF_DIV_SHIFT) | source);
2020 snd_soc_update_bits(codec, WM2200_FLL_EFS_1,
2021 WM2200_FLL_LAMBDA_MASK, factors.lambda);
2022
2023 /* Clear any pending completions */
2024 try_wait_for_completion(&wm2200->fll_lock);
2025
2026 pm_runtime_get_sync(codec->dev);
2027
2028 snd_soc_update_bits(codec, WM2200_FLL_CONTROL_1,
2029 WM2200_FLL_ENA, WM2200_FLL_ENA);
2030
2031 if (i2c->irq)
2032 timeout = 2;
2033 else
2034 timeout = 50;
2035
2036 snd_soc_update_bits(codec, WM2200_CLOCKING_3, WM2200_SYSCLK_ENA,
2037 WM2200_SYSCLK_ENA);
2038
2039 /* Poll for the lock; will use the interrupt to exit quickly */
2040 for (i = 0; i < timeout; i++) {
2041 if (i2c->irq) {
2042 ret = wait_for_completion_timeout(&wm2200->fll_lock,
2043 msecs_to_jiffies(25));
2044 if (ret > 0)
2045 break;
2046 } else {
2047 msleep(1);
2048 }
2049
2050 ret = snd_soc_read(codec,
2051 WM2200_INTERRUPT_RAW_STATUS_2);
2052 if (ret < 0) {
2053 dev_err(codec->dev,
2054 "Failed to read FLL status: %d\n",
2055 ret);
2056 continue;
2057 }
2058 if (ret & WM2200_FLL_LOCK_STS)
2059 break;
2060 }
2061 if (i == timeout) {
2062 dev_err(codec->dev, "FLL lock timed out\n");
2063 pm_runtime_put(codec->dev);
2064 return -ETIMEDOUT;
2065 }
2066
2067 wm2200->fll_src = source;
2068 wm2200->fll_fref = Fref;
2069 wm2200->fll_fout = Fout;
2070
2071 dev_dbg(codec->dev, "FLL running %dHz->%dHz\n", Fref, Fout);
2072
2073 return 0;
2074}
2075
2076static int wm2200_dai_probe(struct snd_soc_dai *dai)
2077{
2078 struct snd_soc_codec *codec = dai->codec;
2079 unsigned int val = 0;
2080 int ret;
2081
2082 ret = snd_soc_read(codec, WM2200_GPIO_CTRL_1);
2083 if (ret >= 0) {
2084 if ((ret & WM2200_GP1_FN_MASK) != 0) {
2085 dai->symmetric_rates = true;
2086 val = WM2200_AIF1TX_LRCLK_SRC;
2087 }
2088 } else {
2089 dev_err(codec->dev, "Failed to read GPIO 1 config: %d\n", ret);
2090 }
2091
2092 snd_soc_update_bits(codec, WM2200_AUDIO_IF_1_2,
2093 WM2200_AIF1TX_LRCLK_SRC, val);
2094
2095 return 0;
2096}
2097
2098#define WM2200_RATES SNDRV_PCM_RATE_8000_48000
2099
2100#define WM2200_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
2101 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
2102
2103static struct snd_soc_dai_driver wm2200_dai = {
2104 .name = "wm2200",
2105 .probe = wm2200_dai_probe,
2106 .playback = {
2107 .stream_name = "Playback",
2108 .channels_min = 2,
2109 .channels_max = 2,
2110 .rates = WM2200_RATES,
2111 .formats = WM2200_FORMATS,
2112 },
2113 .capture = {
2114 .stream_name = "Capture",
2115 .channels_min = 2,
2116 .channels_max = 2,
2117 .rates = WM2200_RATES,
2118 .formats = WM2200_FORMATS,
2119 },
2120 .ops = &wm2200_dai_ops,
2121};
2122
2123static struct snd_soc_codec_driver soc_codec_wm2200 = {
2124 .probe = wm2200_probe,
2125
2126 .idle_bias_off = true,
Mark Brown17c0cee2012-02-08 18:35:43 +00002127 .ignore_pmdown_time = true,
Mark Brownd5315a22012-01-25 19:29:41 +00002128 .set_sysclk = wm2200_set_sysclk,
2129 .set_pll = wm2200_set_fll,
2130
2131 .controls = wm2200_snd_controls,
2132 .num_controls = ARRAY_SIZE(wm2200_snd_controls),
2133 .dapm_widgets = wm2200_dapm_widgets,
2134 .num_dapm_widgets = ARRAY_SIZE(wm2200_dapm_widgets),
2135 .dapm_routes = wm2200_dapm_routes,
2136 .num_dapm_routes = ARRAY_SIZE(wm2200_dapm_routes),
2137};
2138
2139static irqreturn_t wm2200_irq(int irq, void *data)
2140{
2141 struct wm2200_priv *wm2200 = data;
2142 unsigned int val, mask;
2143 int ret;
2144
2145 ret = regmap_read(wm2200->regmap, WM2200_INTERRUPT_STATUS_2, &val);
2146 if (ret != 0) {
2147 dev_err(wm2200->dev, "Failed to read IRQ status: %d\n", ret);
2148 return IRQ_NONE;
2149 }
2150
2151 ret = regmap_read(wm2200->regmap, WM2200_INTERRUPT_STATUS_2_MASK,
2152 &mask);
2153 if (ret != 0) {
2154 dev_warn(wm2200->dev, "Failed to read IRQ mask: %d\n", ret);
2155 mask = 0;
2156 }
2157
2158 val &= ~mask;
2159
2160 if (val & WM2200_FLL_LOCK_EINT) {
2161 dev_dbg(wm2200->dev, "FLL locked\n");
2162 complete(&wm2200->fll_lock);
2163 }
2164
2165 if (val) {
2166 regmap_write(wm2200->regmap, WM2200_INTERRUPT_STATUS_2, val);
2167
2168 return IRQ_HANDLED;
2169 } else {
2170 return IRQ_NONE;
2171 }
2172}
2173
2174static const struct regmap_config wm2200_regmap = {
2175 .reg_bits = 16,
2176 .val_bits = 16,
2177
Mark Browneae23282012-10-02 20:14:49 +01002178 .max_register = WM2200_MAX_REGISTER + (ARRAY_SIZE(wm2200_ranges) *
2179 WM2200_DSP_SPACING),
Mark Brownd5315a22012-01-25 19:29:41 +00002180 .reg_defaults = wm2200_reg_defaults,
2181 .num_reg_defaults = ARRAY_SIZE(wm2200_reg_defaults),
2182 .volatile_reg = wm2200_volatile_register,
2183 .readable_reg = wm2200_readable_register,
2184 .cache_type = REGCACHE_RBTREE,
Mark Browneae23282012-10-02 20:14:49 +01002185 .ranges = wm2200_ranges,
2186 .num_ranges = ARRAY_SIZE(wm2200_ranges),
Mark Brownd5315a22012-01-25 19:29:41 +00002187};
2188
2189static const unsigned int wm2200_dig_vu[] = {
2190 WM2200_DAC_DIGITAL_VOLUME_1L,
2191 WM2200_DAC_DIGITAL_VOLUME_1R,
2192 WM2200_DAC_DIGITAL_VOLUME_2L,
2193 WM2200_DAC_DIGITAL_VOLUME_2R,
2194 WM2200_ADC_DIGITAL_VOLUME_1L,
2195 WM2200_ADC_DIGITAL_VOLUME_1R,
2196 WM2200_ADC_DIGITAL_VOLUME_2L,
2197 WM2200_ADC_DIGITAL_VOLUME_2R,
2198 WM2200_ADC_DIGITAL_VOLUME_3L,
2199 WM2200_ADC_DIGITAL_VOLUME_3R,
2200};
2201
2202static const unsigned int wm2200_mic_ctrl_reg[] = {
2203 WM2200_IN1L_CONTROL,
2204 WM2200_IN2L_CONTROL,
2205 WM2200_IN3L_CONTROL,
2206};
2207
Bill Pemberton7a79e942012-12-07 09:26:37 -05002208static int wm2200_i2c_probe(struct i2c_client *i2c,
2209 const struct i2c_device_id *id)
Mark Brownd5315a22012-01-25 19:29:41 +00002210{
2211 struct wm2200_pdata *pdata = dev_get_platdata(&i2c->dev);
2212 struct wm2200_priv *wm2200;
2213 unsigned int reg;
2214 int ret, i;
Chris Rattray1a786242013-02-05 14:40:44 +00002215 int val;
Mark Brownd5315a22012-01-25 19:29:41 +00002216
2217 wm2200 = devm_kzalloc(&i2c->dev, sizeof(struct wm2200_priv),
2218 GFP_KERNEL);
2219 if (wm2200 == NULL)
2220 return -ENOMEM;
2221
2222 wm2200->dev = &i2c->dev;
2223 init_completion(&wm2200->fll_lock);
2224
Mark Brown98ad0892012-10-01 19:27:45 +01002225 wm2200->regmap = devm_regmap_init_i2c(i2c, &wm2200_regmap);
Mark Brownd5315a22012-01-25 19:29:41 +00002226 if (IS_ERR(wm2200->regmap)) {
2227 ret = PTR_ERR(wm2200->regmap);
2228 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
2229 ret);
Sachin Kamatf55ec272012-11-28 14:45:25 +05302230 return ret;
Mark Brownd5315a22012-01-25 19:29:41 +00002231 }
2232
Mark Brownf017eb22012-10-25 21:48:11 +01002233 for (i = 0; i < 2; i++) {
2234 wm2200->dsp[i].type = WMFW_ADSP1;
2235 wm2200->dsp[i].part = "wm2200";
2236 wm2200->dsp[i].num = i + 1;
2237 wm2200->dsp[i].dev = &i2c->dev;
2238 wm2200->dsp[i].regmap = wm2200->regmap;
Chris Rattray00983892013-01-17 13:11:47 +00002239 wm2200->dsp[i].sysclk_reg = WM2200_CLOCKING_3;
2240 wm2200->dsp[i].sysclk_mask = WM2200_SYSCLK_FREQ_MASK;
2241 wm2200->dsp[i].sysclk_shift = WM2200_SYSCLK_FREQ_SHIFT;
Mark Brownf017eb22012-10-25 21:48:11 +01002242 }
2243
2244 wm2200->dsp[0].base = WM2200_DSP1_CONTROL_1;
2245 wm2200->dsp[0].mem = wm2200_dsp1_regions;
2246 wm2200->dsp[0].num_mems = ARRAY_SIZE(wm2200_dsp1_regions);
2247
2248 wm2200->dsp[1].base = WM2200_DSP2_CONTROL_1;
2249 wm2200->dsp[1].mem = wm2200_dsp2_regions;
2250 wm2200->dsp[1].num_mems = ARRAY_SIZE(wm2200_dsp2_regions);
2251
Mark Brown5851cb32013-01-16 10:04:57 +09002252 for (i = 0; i < ARRAY_SIZE(wm2200->dsp); i++)
2253 wm_adsp1_init(&wm2200->dsp[i]);
2254
Mark Brownd5315a22012-01-25 19:29:41 +00002255 if (pdata)
2256 wm2200->pdata = *pdata;
2257
2258 i2c_set_clientdata(i2c, wm2200);
2259
2260 for (i = 0; i < ARRAY_SIZE(wm2200->core_supplies); i++)
2261 wm2200->core_supplies[i].supply = wm2200_core_supply_names[i];
2262
Mark Brown98ad0892012-10-01 19:27:45 +01002263 ret = devm_regulator_bulk_get(&i2c->dev,
2264 ARRAY_SIZE(wm2200->core_supplies),
2265 wm2200->core_supplies);
Mark Brownd5315a22012-01-25 19:29:41 +00002266 if (ret != 0) {
2267 dev_err(&i2c->dev, "Failed to request core supplies: %d\n",
2268 ret);
Sachin Kamatf55ec272012-11-28 14:45:25 +05302269 return ret;
Mark Brownd5315a22012-01-25 19:29:41 +00002270 }
2271
2272 ret = regulator_bulk_enable(ARRAY_SIZE(wm2200->core_supplies),
2273 wm2200->core_supplies);
2274 if (ret != 0) {
2275 dev_err(&i2c->dev, "Failed to enable core supplies: %d\n",
2276 ret);
Sachin Kamatf55ec272012-11-28 14:45:25 +05302277 return ret;
Mark Brownd5315a22012-01-25 19:29:41 +00002278 }
2279
2280 if (wm2200->pdata.ldo_ena) {
Mark Brown98ad0892012-10-01 19:27:45 +01002281 ret = devm_gpio_request_one(&i2c->dev, wm2200->pdata.ldo_ena,
2282 GPIOF_OUT_INIT_HIGH,
2283 "WM2200 LDOENA");
Mark Brownd5315a22012-01-25 19:29:41 +00002284 if (ret < 0) {
2285 dev_err(&i2c->dev, "Failed to request LDOENA %d: %d\n",
2286 wm2200->pdata.ldo_ena, ret);
2287 goto err_enable;
2288 }
2289 msleep(2);
2290 }
2291
2292 if (wm2200->pdata.reset) {
Mark Brown98ad0892012-10-01 19:27:45 +01002293 ret = devm_gpio_request_one(&i2c->dev, wm2200->pdata.reset,
2294 GPIOF_OUT_INIT_HIGH,
2295 "WM2200 /RESET");
Mark Brownd5315a22012-01-25 19:29:41 +00002296 if (ret < 0) {
2297 dev_err(&i2c->dev, "Failed to request /RESET %d: %d\n",
2298 wm2200->pdata.reset, ret);
2299 goto err_ldo;
2300 }
2301 }
2302
2303 ret = regmap_read(wm2200->regmap, WM2200_SOFTWARE_RESET, &reg);
2304 if (ret < 0) {
2305 dev_err(&i2c->dev, "Failed to read ID register: %d\n", ret);
2306 goto err_reset;
2307 }
2308 switch (reg) {
2309 case 0x2200:
2310 break;
2311
2312 default:
2313 dev_err(&i2c->dev, "Device is not a WM2200, ID is %x\n", reg);
2314 ret = -EINVAL;
2315 goto err_reset;
2316 }
2317
2318 ret = regmap_read(wm2200->regmap, WM2200_DEVICE_REVISION, &reg);
2319 if (ret < 0) {
2320 dev_err(&i2c->dev, "Failed to read revision register\n");
2321 goto err_reset;
2322 }
2323
Axel Lin916be222012-02-16 10:05:59 +08002324 wm2200->rev = reg & WM2200_DEVICE_REVISION_MASK;
Mark Brownd5315a22012-01-25 19:29:41 +00002325
2326 dev_info(&i2c->dev, "revision %c\n", wm2200->rev + 'A');
2327
2328 switch (wm2200->rev) {
2329 case 0:
Mark Brown5ae9eb42012-10-02 12:02:48 +01002330 case 1:
Mark Brownd5315a22012-01-25 19:29:41 +00002331 ret = regmap_register_patch(wm2200->regmap, wm2200_reva_patch,
2332 ARRAY_SIZE(wm2200_reva_patch));
2333 if (ret != 0) {
2334 dev_err(&i2c->dev, "Failed to register patch: %d\n",
2335 ret);
2336 }
2337 break;
2338 default:
2339 break;
2340 }
2341
2342 ret = wm2200_reset(wm2200);
2343 if (ret < 0) {
2344 dev_err(&i2c->dev, "Failed to issue reset\n");
2345 goto err_reset;
2346 }
2347
2348 for (i = 0; i < ARRAY_SIZE(wm2200->pdata.gpio_defaults); i++) {
2349 if (!wm2200->pdata.gpio_defaults[i])
2350 continue;
2351
2352 regmap_write(wm2200->regmap, WM2200_GPIO_CTRL_1 + i,
2353 wm2200->pdata.gpio_defaults[i]);
2354 }
2355
2356 for (i = 0; i < ARRAY_SIZE(wm2200_dig_vu); i++)
2357 regmap_update_bits(wm2200->regmap, wm2200_dig_vu[i],
2358 WM2200_OUT_VU, WM2200_OUT_VU);
2359
2360 /* Assign slots 1-6 to channels 1-6 for both TX and RX */
2361 for (i = 0; i < 6; i++) {
2362 regmap_write(wm2200->regmap, WM2200_AUDIO_IF_1_10 + i, i);
2363 regmap_write(wm2200->regmap, WM2200_AUDIO_IF_1_16 + i, i);
2364 }
2365
Chris Rattray1a786242013-02-05 14:40:44 +00002366 for (i = 0; i < WM2200_MAX_MICBIAS; i++) {
2367 if (!wm2200->pdata.micbias[i].mb_lvl &&
2368 !wm2200->pdata.micbias[i].bypass)
2369 continue;
2370
2371 /* Apply default for bypass mode */
2372 if (!wm2200->pdata.micbias[i].mb_lvl)
2373 wm2200->pdata.micbias[i].mb_lvl
2374 = WM2200_MBIAS_LVL_1V5;
2375
2376 val = (wm2200->pdata.micbias[i].mb_lvl -1)
2377 << WM2200_MICB1_LVL_SHIFT;
2378
2379 if (wm2200->pdata.micbias[i].discharge)
2380 val |= WM2200_MICB1_DISCH;
2381
2382 if (wm2200->pdata.micbias[i].fast_start)
2383 val |= WM2200_MICB1_RATE;
2384
2385 if (wm2200->pdata.micbias[i].bypass)
2386 val |= WM2200_MICB1_MODE;
2387
2388 regmap_update_bits(wm2200->regmap,
2389 WM2200_MIC_BIAS_CTRL_1 + i,
2390 WM2200_MICB1_LVL_MASK |
2391 WM2200_MICB1_DISCH |
2392 WM2200_MICB1_MODE |
2393 WM2200_MICB1_RATE, val);
2394 }
2395
Mark Brownd5315a22012-01-25 19:29:41 +00002396 for (i = 0; i < ARRAY_SIZE(wm2200->pdata.in_mode); i++) {
2397 regmap_update_bits(wm2200->regmap, wm2200_mic_ctrl_reg[i],
2398 WM2200_IN1_MODE_MASK |
2399 WM2200_IN1_DMIC_SUP_MASK,
2400 (wm2200->pdata.in_mode[i] <<
2401 WM2200_IN1_MODE_SHIFT) |
2402 (wm2200->pdata.dmic_sup[i] <<
2403 WM2200_IN1_DMIC_SUP_SHIFT));
2404 }
2405
2406 if (i2c->irq) {
2407 ret = request_threaded_irq(i2c->irq, NULL, wm2200_irq,
2408 IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
2409 "wm2200", wm2200);
2410 if (ret == 0)
2411 regmap_update_bits(wm2200->regmap,
2412 WM2200_INTERRUPT_STATUS_2_MASK,
2413 WM2200_FLL_LOCK_EINT, 0);
2414 else
2415 dev_err(&i2c->dev, "Failed to request IRQ %d: %d\n",
2416 i2c->irq, ret);
2417 }
2418
2419 pm_runtime_set_active(&i2c->dev);
2420 pm_runtime_enable(&i2c->dev);
2421 pm_request_idle(&i2c->dev);
2422
2423 ret = snd_soc_register_codec(&i2c->dev, &soc_codec_wm2200,
2424 &wm2200_dai, 1);
2425 if (ret != 0) {
2426 dev_err(&i2c->dev, "Failed to register CODEC: %d\n", ret);
2427 goto err_pm_runtime;
2428 }
2429
2430 return 0;
2431
2432err_pm_runtime:
2433 pm_runtime_disable(&i2c->dev);
2434err_reset:
Mark Brown98ad0892012-10-01 19:27:45 +01002435 if (wm2200->pdata.reset)
Mark Brownd5315a22012-01-25 19:29:41 +00002436 gpio_set_value_cansleep(wm2200->pdata.reset, 0);
Mark Brownd5315a22012-01-25 19:29:41 +00002437err_ldo:
Mark Brown98ad0892012-10-01 19:27:45 +01002438 if (wm2200->pdata.ldo_ena)
Mark Brownd5315a22012-01-25 19:29:41 +00002439 gpio_set_value_cansleep(wm2200->pdata.ldo_ena, 0);
Mark Brownd5315a22012-01-25 19:29:41 +00002440err_enable:
2441 regulator_bulk_disable(ARRAY_SIZE(wm2200->core_supplies),
2442 wm2200->core_supplies);
Mark Brownd5315a22012-01-25 19:29:41 +00002443 return ret;
2444}
2445
Bill Pemberton7a79e942012-12-07 09:26:37 -05002446static int wm2200_i2c_remove(struct i2c_client *i2c)
Mark Brownd5315a22012-01-25 19:29:41 +00002447{
2448 struct wm2200_priv *wm2200 = i2c_get_clientdata(i2c);
2449
2450 snd_soc_unregister_codec(&i2c->dev);
2451 if (i2c->irq)
2452 free_irq(i2c->irq, wm2200);
Mark Brown98ad0892012-10-01 19:27:45 +01002453 if (wm2200->pdata.reset)
Mark Brownd5315a22012-01-25 19:29:41 +00002454 gpio_set_value_cansleep(wm2200->pdata.reset, 0);
Mark Brown98ad0892012-10-01 19:27:45 +01002455 if (wm2200->pdata.ldo_ena)
Mark Brownd5315a22012-01-25 19:29:41 +00002456 gpio_set_value_cansleep(wm2200->pdata.ldo_ena, 0);
Mark Brownd5315a22012-01-25 19:29:41 +00002457
2458 return 0;
2459}
2460
2461#ifdef CONFIG_PM_RUNTIME
2462static int wm2200_runtime_suspend(struct device *dev)
2463{
2464 struct wm2200_priv *wm2200 = dev_get_drvdata(dev);
2465
2466 regcache_cache_only(wm2200->regmap, true);
2467 regcache_mark_dirty(wm2200->regmap);
2468 if (wm2200->pdata.ldo_ena)
2469 gpio_set_value_cansleep(wm2200->pdata.ldo_ena, 0);
2470 regulator_bulk_disable(ARRAY_SIZE(wm2200->core_supplies),
2471 wm2200->core_supplies);
2472
2473 return 0;
2474}
2475
2476static int wm2200_runtime_resume(struct device *dev)
2477{
2478 struct wm2200_priv *wm2200 = dev_get_drvdata(dev);
2479 int ret;
2480
2481 ret = regulator_bulk_enable(ARRAY_SIZE(wm2200->core_supplies),
2482 wm2200->core_supplies);
2483 if (ret != 0) {
2484 dev_err(dev, "Failed to enable supplies: %d\n",
2485 ret);
2486 return ret;
2487 }
2488
2489 if (wm2200->pdata.ldo_ena) {
2490 gpio_set_value_cansleep(wm2200->pdata.ldo_ena, 1);
2491 msleep(2);
2492 }
2493
2494 regcache_cache_only(wm2200->regmap, false);
2495 regcache_sync(wm2200->regmap);
2496
2497 return 0;
2498}
2499#endif
2500
2501static struct dev_pm_ops wm2200_pm = {
2502 SET_RUNTIME_PM_OPS(wm2200_runtime_suspend, wm2200_runtime_resume,
2503 NULL)
2504};
2505
2506static const struct i2c_device_id wm2200_i2c_id[] = {
2507 { "wm2200", 0 },
2508 { }
2509};
2510MODULE_DEVICE_TABLE(i2c, wm2200_i2c_id);
2511
2512static struct i2c_driver wm2200_i2c_driver = {
2513 .driver = {
2514 .name = "wm2200",
2515 .owner = THIS_MODULE,
2516 .pm = &wm2200_pm,
2517 },
2518 .probe = wm2200_i2c_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -05002519 .remove = wm2200_i2c_remove,
Mark Brownd5315a22012-01-25 19:29:41 +00002520 .id_table = wm2200_i2c_id,
2521};
2522
Sachin Kamata9418dd2012-08-06 17:25:53 +05302523module_i2c_driver(wm2200_i2c_driver);
Mark Brownd5315a22012-01-25 19:29:41 +00002524
2525MODULE_DESCRIPTION("ASoC WM2200 driver");
2526MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
2527MODULE_LICENSE("GPL");