blob: c607fce6aadd59aa765ae255d24e741a4b8458fa [file] [log] [blame]
Rafał Miłecki8369ae32011-05-09 18:56:46 +02001#ifndef LINUX_BCMA_REGS_H_
2#define LINUX_BCMA_REGS_H_
3
Rafał Miłeckibb932ad2011-07-16 18:43:36 +02004/* Some single registers are shared between many cores */
5/* BCMA_CLKCTLST: ChipCommon (rev >= 20), PCIe, 80211 */
6#define BCMA_CLKCTLST 0x01E0 /* Clock control and status */
7#define BCMA_CLKCTLST_FORCEALP 0x00000001 /* Force ALP request */
8#define BCMA_CLKCTLST_FORCEHT 0x00000002 /* Force HT request */
9#define BCMA_CLKCTLST_FORCEILP 0x00000004 /* Force ILP request */
10#define BCMA_CLKCTLST_HAVEALPREQ 0x00000008 /* ALP available request */
11#define BCMA_CLKCTLST_HAVEHTREQ 0x00000010 /* HT available request */
12#define BCMA_CLKCTLST_HWCROFF 0x00000020 /* Force HW clock request off */
13#define BCMA_CLKCTLST_EXTRESREQ 0x00000700 /* Mask of external resource requests */
Rafał Miłecki3213e1a2012-08-08 19:10:14 +020014#define BCMA_CLKCTLST_EXTRESREQ_SHIFT 8
Rafał Miłeckibb932ad2011-07-16 18:43:36 +020015#define BCMA_CLKCTLST_HAVEALP 0x00010000 /* ALP available */
16#define BCMA_CLKCTLST_HAVEHT 0x00020000 /* HT available */
17#define BCMA_CLKCTLST_BP_ON_ALP 0x00040000 /* RO: running on ALP clock */
18#define BCMA_CLKCTLST_BP_ON_HT 0x00080000 /* RO: running on HT clock */
19#define BCMA_CLKCTLST_EXTRESST 0x07000000 /* Mask of external resource status */
Rafał Miłecki3213e1a2012-08-08 19:10:14 +020020#define BCMA_CLKCTLST_EXTRESST_SHIFT 24
Rafał Miłeckibb932ad2011-07-16 18:43:36 +020021/* Is there any BCM4328 on BCMA bus? */
22#define BCMA_CLKCTLST_4328A0_HAVEHT 0x00010000 /* 4328a0 has reversed bits */
23#define BCMA_CLKCTLST_4328A0_HAVEALP 0x00020000 /* 4328a0 has reversed bits */
24
Rafał Miłecki8369ae32011-05-09 18:56:46 +020025/* Agent registers (common for every core) */
Rafał Miłecki1cb94db2016-08-17 23:00:30 +020026#define BCMA_OOB_SEL_OUT_A30 0x0100
Rafał Miłecki2b5e3322011-07-18 02:01:28 +020027#define BCMA_IOCTL 0x0408 /* IO control */
Rafał Miłecki8369ae32011-05-09 18:56:46 +020028#define BCMA_IOCTL_CLK 0x0001
29#define BCMA_IOCTL_FGC 0x0002
30#define BCMA_IOCTL_CORE_BITS 0x3FFC
31#define BCMA_IOCTL_PME_EN 0x4000
32#define BCMA_IOCTL_BIST_EN 0x8000
Rafał Miłecki2b5e3322011-07-18 02:01:28 +020033#define BCMA_IOST 0x0500 /* IO status */
34#define BCMA_IOST_CORE_BITS 0x0FFF
35#define BCMA_IOST_DMA64 0x1000
36#define BCMA_IOST_GATED_CLK 0x2000
37#define BCMA_IOST_BIST_ERROR 0x4000
38#define BCMA_IOST_BIST_DONE 0x8000
Rafał Miłecki8369ae32011-05-09 18:56:46 +020039#define BCMA_RESET_CTL 0x0800
40#define BCMA_RESET_CTL_RESET 0x0001
Franky Lin1640f282013-04-11 13:28:51 +020041#define BCMA_RESET_ST 0x0804
Rafał Miłecki8369ae32011-05-09 18:56:46 +020042
Rafał Miłecki87fed552014-09-03 10:35:13 +020043#define BCMA_NS_ROM_IOST_BOOT_DEV_MASK 0x0003
44#define BCMA_NS_ROM_IOST_BOOT_DEV_NOR 0x0000
45#define BCMA_NS_ROM_IOST_BOOT_DEV_NAND 0x0001
46#define BCMA_NS_ROM_IOST_BOOT_DEV_ROM 0x0002
47
Rafał Miłecki8369ae32011-05-09 18:56:46 +020048/* BCMA PCI config space registers. */
49#define BCMA_PCI_PMCSR 0x44
50#define BCMA_PCI_PE 0x100
51#define BCMA_PCI_BAR0_WIN 0x80 /* Backplane address space 0 */
52#define BCMA_PCI_BAR1_WIN 0x84 /* Backplane address space 1 */
53#define BCMA_PCI_SPROMCTL 0x88 /* SPROM control */
54#define BCMA_PCI_SPROMCTL_WE 0x10 /* SPROM write enable */
55#define BCMA_PCI_BAR1_CONTROL 0x8c /* Address space 1 burst control */
56#define BCMA_PCI_IRQS 0x90 /* PCI interrupts */
57#define BCMA_PCI_IRQMASK 0x94 /* PCI IRQ control and mask (pcirev >= 6 only) */
58#define BCMA_PCI_BACKPLANE_IRQS 0x98 /* Backplane Interrupts */
59#define BCMA_PCI_BAR0_WIN2 0xAC
60#define BCMA_PCI_GPIO_IN 0xB0 /* GPIO Input (pcirev >= 3 only) */
61#define BCMA_PCI_GPIO_OUT 0xB4 /* GPIO Output (pcirev >= 3 only) */
62#define BCMA_PCI_GPIO_OUT_ENABLE 0xB8 /* GPIO Output Enable/Disable (pcirev >= 3 only) */
63#define BCMA_PCI_GPIO_SCS 0x10 /* PCI config space bit 4 for 4306c0 slow clock source */
64#define BCMA_PCI_GPIO_HWRAD 0x20 /* PCI config space GPIO 13 for hw radio disable */
65#define BCMA_PCI_GPIO_XTAL 0x40 /* PCI config space GPIO 14 for Xtal powerup */
66#define BCMA_PCI_GPIO_PLL 0x80 /* PCI config space GPIO 15 for PLL powerdown */
67
Rafał Miłecki8be08a32015-01-25 13:41:19 +010068#define BCMA_PCIE2_BAR0_WIN2 0x70
69
Hauke Mehrtens49dc9572012-01-31 00:03:35 +010070/* SiliconBackplane Address Map.
71 * All regions may not exist on all chips.
72 */
73#define BCMA_SOC_SDRAM_BASE 0x00000000U /* Physical SDRAM */
74#define BCMA_SOC_PCI_MEM 0x08000000U /* Host Mode sb2pcitranslation0 (64 MB) */
75#define BCMA_SOC_PCI_MEM_SZ (64 * 1024 * 1024)
76#define BCMA_SOC_PCI_CFG 0x0c000000U /* Host Mode sb2pcitranslation1 (64 MB) */
77#define BCMA_SOC_SDRAM_SWAPPED 0x10000000U /* Byteswapped Physical SDRAM */
78#define BCMA_SOC_SDRAM_R2 0x80000000U /* Region 2 for sdram (512 MB) */
79
80
81#define BCMA_SOC_PCI_DMA 0x40000000U /* Client Mode sb2pcitranslation2 (1 GB) */
82#define BCMA_SOC_PCI_DMA2 0x80000000U /* Client Mode sb2pcitranslation2 (1 GB) */
83#define BCMA_SOC_PCI_DMA_SZ 0x40000000U /* Client Mode sb2pcitranslation2 size in bytes */
84#define BCMA_SOC_PCIE_DMA_L32 0x00000000U /* PCIE Client Mode sb2pcitranslation2
85 * (2 ZettaBytes), low 32 bits
86 */
87#define BCMA_SOC_PCIE_DMA_H32 0x80000000U /* PCIE Client Mode sb2pcitranslation2
88 * (2 ZettaBytes), high 32 bits
89 */
90
91#define BCMA_SOC_PCI1_MEM 0x40000000U /* Host Mode sb2pcitranslation0 (64 MB) */
92#define BCMA_SOC_PCI1_CFG 0x44000000U /* Host Mode sb2pcitranslation1 (64 MB) */
93#define BCMA_SOC_PCIE1_DMA_H32 0xc0000000U /* PCIE Client Mode sb2pcitranslation2
94 * (2 ZettaBytes), high 32 bits
95 */
96
Hauke Mehrtenscc787082012-09-29 20:33:50 +020097#define BCMA_SOC_FLASH1 0x1fc00000 /* MIPS Flash Region 1 */
98#define BCMA_SOC_FLASH1_SZ 0x00400000 /* MIPS Size of Flash Region 1 */
99#define BCMA_SOC_FLASH2 0x1c000000 /* Flash Region 2 (region 1 shadowed here) */
100#define BCMA_SOC_FLASH2_SZ 0x02000000 /* Size of Flash Region 2 */
Rafał Miłeckid57ef3a2012-08-10 21:23:53 +0200101
Rafał Miłecki8369ae32011-05-09 18:56:46 +0200102#endif /* LINUX_BCMA_REGS_H_ */