blob: 40fd6ccfcd6f7595671d750b57ea44066ddf4b87 [file] [log] [blame]
Inki Dae1c248b72011-10-04 19:19:01 +09001/* exynos_drm_fimd.c
2 *
3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
David Howells760285e2012-10-02 18:01:07 +010014#include <drm/drmP.h>
Inki Dae1c248b72011-10-04 19:19:01 +090015
16#include <linux/kernel.h>
Inki Dae1c248b72011-10-04 19:19:01 +090017#include <linux/platform_device.h>
18#include <linux/clk.h>
Sachin Kamat3f1c7812013-08-14 16:38:01 +053019#include <linux/of.h>
Joonyoung Shimd636ead2012-12-14 15:48:25 +090020#include <linux/of_device.h>
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +090021#include <linux/pm_runtime.h>
Inki Dae1c248b72011-10-04 19:19:01 +090022
Vikas Sajjan7f4596f2013-03-07 12:15:21 +053023#include <video/of_display_timing.h>
Andrzej Hajda111e6052013-08-21 16:22:01 +020024#include <video/of_videomode.h>
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090025#include <video/samsung_fimd.h>
Inki Dae1c248b72011-10-04 19:19:01 +090026#include <drm/exynos_drm.h>
Inki Dae1c248b72011-10-04 19:19:01 +090027
28#include "exynos_drm_drv.h"
29#include "exynos_drm_fbdev.h"
30#include "exynos_drm_crtc.h"
Inki Daebcc5cd1c2012-10-19 17:16:36 +090031#include "exynos_drm_iommu.h"
Inki Dae1c248b72011-10-04 19:19:01 +090032
33/*
Sachin Kamatb8654b32013-09-19 10:39:44 +053034 * FIMD stands for Fully Interactive Mobile Display and
Inki Dae1c248b72011-10-04 19:19:01 +090035 * as a display controller, it transfers contents drawn on memory
36 * to a LCD Panel through Display Interfaces such as RGB or
37 * CPU Interface.
38 */
39
Andrzej Hajda111e6052013-08-21 16:22:01 +020040#define FIMD_DEFAULT_FRAMERATE 60
41
Inki Dae1c248b72011-10-04 19:19:01 +090042/* position control register for hardware window 0, 2 ~ 4.*/
43#define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
44#define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050045/*
46 * size control register for hardware windows 0 and alpha control register
47 * for hardware windows 1 ~ 4
48 */
49#define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
50/* size control register for hardware windows 1 ~ 2. */
Inki Dae1c248b72011-10-04 19:19:01 +090051#define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
52
53#define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
54#define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
55#define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
56
57/* color key control register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050058#define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090059/* color key value register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050060#define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090061
62/* FIMD has totally five hardware windows. */
63#define WINDOWS_NR 5
64
Sean Paulbb7704d2014-01-30 16:19:06 -050065#define get_fimd_manager(mgr) platform_get_drvdata(to_platform_device(dev))
Inki Dae1c248b72011-10-04 19:19:01 +090066
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053067struct fimd_driver_data {
68 unsigned int timing_base;
Tomasz Figade7af102013-05-01 21:02:27 +020069
70 unsigned int has_shadowcon:1;
Tomasz Figa411d9ed2013-05-01 21:02:28 +020071 unsigned int has_clksel:1;
Inki Dae5cc46212013-08-20 14:28:56 +090072 unsigned int has_limited_fmt:1;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053073};
74
Tomasz Figa725ddea2013-05-01 21:02:29 +020075static struct fimd_driver_data s3c64xx_fimd_driver_data = {
76 .timing_base = 0x0,
77 .has_clksel = 1,
Inki Dae5cc46212013-08-20 14:28:56 +090078 .has_limited_fmt = 1,
Tomasz Figa725ddea2013-05-01 21:02:29 +020079};
80
Sachin Kamat6ecf18f2012-11-19 15:22:54 +053081static struct fimd_driver_data exynos4_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053082 .timing_base = 0x0,
Tomasz Figade7af102013-05-01 21:02:27 +020083 .has_shadowcon = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053084};
85
Sachin Kamat6ecf18f2012-11-19 15:22:54 +053086static struct fimd_driver_data exynos5_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053087 .timing_base = 0x20000,
Tomasz Figade7af102013-05-01 21:02:27 +020088 .has_shadowcon = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053089};
90
Inki Dae1c248b72011-10-04 19:19:01 +090091struct fimd_win_data {
92 unsigned int offset_x;
93 unsigned int offset_y;
Inki Dae19c8b832011-10-14 13:29:46 +090094 unsigned int ovl_width;
95 unsigned int ovl_height;
96 unsigned int fb_width;
97 unsigned int fb_height;
Inki Dae1c248b72011-10-04 19:19:01 +090098 unsigned int bpp;
Inki Daea4f38a82013-08-20 13:51:02 +090099 unsigned int pixel_format;
Inki Dae2c871122011-11-12 15:23:32 +0900100 dma_addr_t dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900101 unsigned int buf_offsize;
102 unsigned int line_size; /* bytes */
Inki Daeec05da92011-12-06 11:06:54 +0900103 bool enabled;
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530104 bool resume;
Inki Dae1c248b72011-10-04 19:19:01 +0900105};
106
107struct fimd_context {
Sean Paulbb7704d2014-01-30 16:19:06 -0500108 struct device *dev;
Sean Paul40c8ab42014-01-30 16:19:04 -0500109 struct drm_device *drm_dev;
Inki Dae1c248b72011-10-04 19:19:01 +0900110 struct clk *bus_clk;
111 struct clk *lcd_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900112 void __iomem *regs;
Sean Paula968e722014-01-30 16:19:20 -0500113 struct drm_display_mode mode;
Inki Dae1c248b72011-10-04 19:19:01 +0900114 struct fimd_win_data win_data[WINDOWS_NR];
Inki Dae1c248b72011-10-04 19:19:01 +0900115 unsigned int default_win;
116 unsigned long irq_flags;
Inki Dae1c248b72011-10-04 19:19:01 +0900117 u32 vidcon1;
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900118 bool suspended;
Sean Paul080be03d2014-02-19 21:02:55 +0900119 int pipe;
Prathyush K01ce1132012-12-06 20:16:04 +0530120 wait_queue_head_t wait_vsync_queue;
121 atomic_t wait_vsync_event;
Inki Dae1c248b72011-10-04 19:19:01 +0900122
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200123 struct exynos_drm_panel_info panel;
Tomasz Figa18873462013-05-01 21:02:26 +0200124 struct fimd_driver_data *driver_data;
Inki Dae1c248b72011-10-04 19:19:01 +0900125};
126
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900127static const struct of_device_id fimd_driver_dt_match[] = {
Tomasz Figa725ddea2013-05-01 21:02:29 +0200128 { .compatible = "samsung,s3c6400-fimd",
129 .data = &s3c64xx_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530130 { .compatible = "samsung,exynos4210-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900131 .data = &exynos4_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530132 { .compatible = "samsung,exynos5250-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900133 .data = &exynos5_fimd_driver_data },
134 {},
135};
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900136
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530137static inline struct fimd_driver_data *drm_fimd_get_driver_data(
138 struct platform_device *pdev)
139{
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900140 const struct of_device_id *of_id =
141 of_match_device(fimd_driver_dt_match, &pdev->dev);
142
Sachin Kamat2d3f1732013-08-28 10:47:58 +0530143 return (struct fimd_driver_data *)of_id->data;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530144}
145
Sean Paulbb7704d2014-01-30 16:19:06 -0500146static int fimd_mgr_initialize(struct exynos_drm_manager *mgr,
Sean Paul080be03d2014-02-19 21:02:55 +0900147 struct drm_device *drm_dev, int pipe)
Sean Paul40c8ab42014-01-30 16:19:04 -0500148{
Sean Paulbb7704d2014-01-30 16:19:06 -0500149 struct fimd_context *ctx = mgr->ctx;
Sean Paul40c8ab42014-01-30 16:19:04 -0500150
151 ctx->drm_dev = drm_dev;
Sean Paul080be03d2014-02-19 21:02:55 +0900152 ctx->pipe = pipe;
153
154 /*
155 * enable drm irq mode.
156 * - with irq_enabled = true, we can use the vblank feature.
157 *
158 * P.S. note that we wouldn't use drm irq handler but
159 * just specific driver own one instead because
160 * drm framework supports only one irq handler.
161 */
162 drm_dev->irq_enabled = true;
163
164 /*
165 * with vblank_disable_allowed = true, vblank interrupt will be disabled
166 * by drm timer once a current process gives up ownership of
167 * vblank event.(after drm_vblank_put function is called)
168 */
169 drm_dev->vblank_disable_allowed = true;
170
171 /* attach this sub driver to iommu mapping if supported. */
172 if (is_drm_iommu_supported(ctx->drm_dev))
173 drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
Sean Paul40c8ab42014-01-30 16:19:04 -0500174
175 return 0;
176}
177
Sean Paul080be03d2014-02-19 21:02:55 +0900178static void fimd_mgr_remove(struct exynos_drm_manager *mgr)
Inki Daeec05da92011-12-06 11:06:54 +0900179{
Sean Paulbb7704d2014-01-30 16:19:06 -0500180 struct fimd_context *ctx = mgr->ctx;
Inki Daec32b06e2011-12-16 21:49:03 +0900181
Sean Paul080be03d2014-02-19 21:02:55 +0900182 /* detach this sub driver from iommu mapping if supported. */
183 if (is_drm_iommu_supported(ctx->drm_dev))
184 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Inki Daeec05da92011-12-06 11:06:54 +0900185}
186
Sean Paula968e722014-01-30 16:19:20 -0500187static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
188 const struct drm_display_mode *mode)
189{
190 unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
191 u32 clkdiv;
192
193 /* Find the clock divider value that gets us closest to ideal_clk */
194 clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
195
196 return (clkdiv < 0x100) ? clkdiv : 0xff;
197}
198
199static bool fimd_mode_fixup(struct exynos_drm_manager *mgr,
200 const struct drm_display_mode *mode,
201 struct drm_display_mode *adjusted_mode)
202{
203 if (adjusted_mode->vrefresh == 0)
204 adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;
205
206 return true;
207}
208
209static void fimd_mode_set(struct exynos_drm_manager *mgr,
210 const struct drm_display_mode *in_mode)
211{
212 struct fimd_context *ctx = mgr->ctx;
213
214 drm_mode_copy(&ctx->mode, in_mode);
215}
216
Sean Paulbb7704d2014-01-30 16:19:06 -0500217static void fimd_commit(struct exynos_drm_manager *mgr)
Inki Dae1c248b72011-10-04 19:19:01 +0900218{
Sean Paulbb7704d2014-01-30 16:19:06 -0500219 struct fimd_context *ctx = mgr->ctx;
Sean Paula968e722014-01-30 16:19:20 -0500220 struct drm_display_mode *mode = &ctx->mode;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530221 struct fimd_driver_data *driver_data;
Sean Paul1417f102014-01-30 16:19:23 -0500222 u32 val, clkdiv, vidcon1;
Andrzej Hajda8b4cad22014-03-17 11:27:19 +0100223 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
Inki Dae1c248b72011-10-04 19:19:01 +0900224
Tomasz Figa18873462013-05-01 21:02:26 +0200225 driver_data = ctx->driver_data;
Inki Daee30d4bc2011-12-12 16:35:20 +0900226 if (ctx->suspended)
227 return;
228
Sean Paula968e722014-01-30 16:19:20 -0500229 /* nothing to do if we haven't set the mode yet */
230 if (mode->htotal == 0 || mode->vtotal == 0)
231 return;
232
Sean Paul1417f102014-01-30 16:19:23 -0500233 /* setup polarity values */
234 vidcon1 = ctx->vidcon1;
235 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
236 vidcon1 |= VIDCON1_INV_VSYNC;
237 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
238 vidcon1 |= VIDCON1_INV_HSYNC;
239 writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
Inki Dae1c248b72011-10-04 19:19:01 +0900240
241 /* setup vertical timing values. */
Sean Paula968e722014-01-30 16:19:20 -0500242 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
Andrzej Hajda8b4cad22014-03-17 11:27:19 +0100243 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
244 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
Sean Paula968e722014-01-30 16:19:20 -0500245
246 val = VIDTCON0_VBPD(vbpd - 1) |
247 VIDTCON0_VFPD(vfpd - 1) |
248 VIDTCON0_VSPW(vsync_len - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530249 writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
Inki Dae1c248b72011-10-04 19:19:01 +0900250
251 /* setup horizontal timing values. */
Sean Paula968e722014-01-30 16:19:20 -0500252 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
Andrzej Hajda8b4cad22014-03-17 11:27:19 +0100253 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
254 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
Sean Paula968e722014-01-30 16:19:20 -0500255
256 val = VIDTCON1_HBPD(hbpd - 1) |
257 VIDTCON1_HFPD(hfpd - 1) |
258 VIDTCON1_HSPW(hsync_len - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530259 writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
Inki Dae1c248b72011-10-04 19:19:01 +0900260
261 /* setup horizontal and vertical display size. */
Sean Paula968e722014-01-30 16:19:20 -0500262 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
263 VIDTCON2_HOZVAL(mode->hdisplay - 1) |
264 VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
265 VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530266 writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
Inki Dae1c248b72011-10-04 19:19:01 +0900267
Inki Dae1c248b72011-10-04 19:19:01 +0900268 /*
269 * fields of register with prefix '_F' would be updated
270 * at vsync(same as dma start)
271 */
Andrzej Hajda1d531062014-03-20 17:09:00 +0900272 val = VIDCON0_ENVID | VIDCON0_ENVID_F;
273
274 if (ctx->driver_data->has_clksel)
275 val |= VIDCON0_CLKSEL_LCD;
276
277 clkdiv = fimd_calc_clkdiv(ctx, mode);
278 if (clkdiv > 1)
279 val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
280
Inki Dae1c248b72011-10-04 19:19:01 +0900281 writel(val, ctx->regs + VIDCON0);
282}
283
Sean Paulbb7704d2014-01-30 16:19:06 -0500284static int fimd_enable_vblank(struct exynos_drm_manager *mgr)
Inki Dae1c248b72011-10-04 19:19:01 +0900285{
Sean Paulbb7704d2014-01-30 16:19:06 -0500286 struct fimd_context *ctx = mgr->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900287 u32 val;
288
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900289 if (ctx->suspended)
290 return -EPERM;
291
Inki Dae1c248b72011-10-04 19:19:01 +0900292 if (!test_and_set_bit(0, &ctx->irq_flags)) {
293 val = readl(ctx->regs + VIDINTCON0);
294
295 val |= VIDINTCON0_INT_ENABLE;
296 val |= VIDINTCON0_INT_FRAME;
297
298 val &= ~VIDINTCON0_FRAMESEL0_MASK;
299 val |= VIDINTCON0_FRAMESEL0_VSYNC;
300 val &= ~VIDINTCON0_FRAMESEL1_MASK;
301 val |= VIDINTCON0_FRAMESEL1_NONE;
302
303 writel(val, ctx->regs + VIDINTCON0);
304 }
305
306 return 0;
307}
308
Sean Paulbb7704d2014-01-30 16:19:06 -0500309static void fimd_disable_vblank(struct exynos_drm_manager *mgr)
Inki Dae1c248b72011-10-04 19:19:01 +0900310{
Sean Paulbb7704d2014-01-30 16:19:06 -0500311 struct fimd_context *ctx = mgr->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900312 u32 val;
313
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900314 if (ctx->suspended)
315 return;
316
Inki Dae1c248b72011-10-04 19:19:01 +0900317 if (test_and_clear_bit(0, &ctx->irq_flags)) {
318 val = readl(ctx->regs + VIDINTCON0);
319
320 val &= ~VIDINTCON0_INT_FRAME;
321 val &= ~VIDINTCON0_INT_ENABLE;
322
323 writel(val, ctx->regs + VIDINTCON0);
324 }
325}
326
Sean Paulbb7704d2014-01-30 16:19:06 -0500327static void fimd_wait_for_vblank(struct exynos_drm_manager *mgr)
Prathyush K07033972012-12-06 20:16:02 +0530328{
Sean Paulbb7704d2014-01-30 16:19:06 -0500329 struct fimd_context *ctx = mgr->ctx;
Prathyush K07033972012-12-06 20:16:02 +0530330
Prathyush K01ce1132012-12-06 20:16:04 +0530331 if (ctx->suspended)
332 return;
333
334 atomic_set(&ctx->wait_vsync_event, 1);
335
336 /*
337 * wait for FIMD to signal VSYNC interrupt or return after
338 * timeout which is set to 50ms (refresh rate of 20).
339 */
340 if (!wait_event_timeout(ctx->wait_vsync_queue,
341 !atomic_read(&ctx->wait_vsync_event),
Seung-Woo Kim8dd9ad52013-12-30 16:01:29 +0900342 HZ/20))
Prathyush K07033972012-12-06 20:16:02 +0530343 DRM_DEBUG_KMS("vblank wait timed out.\n");
344}
345
Sean Paulbb7704d2014-01-30 16:19:06 -0500346static void fimd_win_mode_set(struct exynos_drm_manager *mgr,
347 struct exynos_drm_overlay *overlay)
Inki Dae1c248b72011-10-04 19:19:01 +0900348{
Sean Paulbb7704d2014-01-30 16:19:06 -0500349 struct fimd_context *ctx = mgr->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900350 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900351 int win;
Inki Dae19c8b832011-10-14 13:29:46 +0900352 unsigned long offset;
Inki Dae1c248b72011-10-04 19:19:01 +0900353
Inki Dae1c248b72011-10-04 19:19:01 +0900354 if (!overlay) {
Sean Paulbb7704d2014-01-30 16:19:06 -0500355 DRM_ERROR("overlay is NULL\n");
Inki Dae1c248b72011-10-04 19:19:01 +0900356 return;
357 }
358
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900359 win = overlay->zpos;
360 if (win == DEFAULT_ZPOS)
361 win = ctx->default_win;
362
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200363 if (win < 0 || win >= WINDOWS_NR)
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900364 return;
365
Inki Dae19c8b832011-10-14 13:29:46 +0900366 offset = overlay->fb_x * (overlay->bpp >> 3);
367 offset += overlay->fb_y * overlay->pitch;
368
369 DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
370
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900371 win_data = &ctx->win_data[win];
Inki Dae1c248b72011-10-04 19:19:01 +0900372
Inki Dae19c8b832011-10-14 13:29:46 +0900373 win_data->offset_x = overlay->crtc_x;
374 win_data->offset_y = overlay->crtc_y;
375 win_data->ovl_width = overlay->crtc_width;
376 win_data->ovl_height = overlay->crtc_height;
377 win_data->fb_width = overlay->fb_width;
378 win_data->fb_height = overlay->fb_height;
Seung-Woo Kim229d3532011-12-15 14:36:22 +0900379 win_data->dma_addr = overlay->dma_addr[0] + offset;
Inki Dae1c248b72011-10-04 19:19:01 +0900380 win_data->bpp = overlay->bpp;
Inki Daea4f38a82013-08-20 13:51:02 +0900381 win_data->pixel_format = overlay->pixel_format;
Inki Dae19c8b832011-10-14 13:29:46 +0900382 win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
383 (overlay->bpp >> 3);
384 win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
385
386 DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
387 win_data->offset_x, win_data->offset_y);
388 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
389 win_data->ovl_width, win_data->ovl_height);
YoungJun Choddd8e952012-12-10 15:44:58 +0900390 DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
Inki Dae19c8b832011-10-14 13:29:46 +0900391 DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
392 overlay->fb_width, overlay->crtc_width);
Inki Dae1c248b72011-10-04 19:19:01 +0900393}
394
Sean Paulbb7704d2014-01-30 16:19:06 -0500395static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900396{
Inki Dae1c248b72011-10-04 19:19:01 +0900397 struct fimd_win_data *win_data = &ctx->win_data[win];
398 unsigned long val;
399
Inki Dae1c248b72011-10-04 19:19:01 +0900400 val = WINCONx_ENWIN;
401
Inki Dae5cc46212013-08-20 14:28:56 +0900402 /*
403 * In case of s3c64xx, window 0 doesn't support alpha channel.
404 * So the request format is ARGB8888 then change it to XRGB8888.
405 */
406 if (ctx->driver_data->has_limited_fmt && !win) {
407 if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
408 win_data->pixel_format = DRM_FORMAT_XRGB8888;
409 }
410
Inki Daea4f38a82013-08-20 13:51:02 +0900411 switch (win_data->pixel_format) {
412 case DRM_FORMAT_C8:
Inki Dae1c248b72011-10-04 19:19:01 +0900413 val |= WINCON0_BPPMODE_8BPP_PALETTE;
414 val |= WINCONx_BURSTLEN_8WORD;
415 val |= WINCONx_BYTSWP;
416 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900417 case DRM_FORMAT_XRGB1555:
418 val |= WINCON0_BPPMODE_16BPP_1555;
419 val |= WINCONx_HAWSWP;
420 val |= WINCONx_BURSTLEN_16WORD;
421 break;
422 case DRM_FORMAT_RGB565:
Inki Dae1c248b72011-10-04 19:19:01 +0900423 val |= WINCON0_BPPMODE_16BPP_565;
424 val |= WINCONx_HAWSWP;
425 val |= WINCONx_BURSTLEN_16WORD;
426 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900427 case DRM_FORMAT_XRGB8888:
Inki Dae1c248b72011-10-04 19:19:01 +0900428 val |= WINCON0_BPPMODE_24BPP_888;
429 val |= WINCONx_WSWP;
430 val |= WINCONx_BURSTLEN_16WORD;
431 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900432 case DRM_FORMAT_ARGB8888:
433 val |= WINCON1_BPPMODE_25BPP_A1888
Inki Dae1c248b72011-10-04 19:19:01 +0900434 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
435 val |= WINCONx_WSWP;
436 val |= WINCONx_BURSTLEN_16WORD;
437 break;
438 default:
439 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
440
441 val |= WINCON0_BPPMODE_24BPP_888;
442 val |= WINCONx_WSWP;
443 val |= WINCONx_BURSTLEN_16WORD;
444 break;
445 }
446
447 DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
448
449 writel(val, ctx->regs + WINCON(win));
450}
451
Sean Paulbb7704d2014-01-30 16:19:06 -0500452static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900453{
Inki Dae1c248b72011-10-04 19:19:01 +0900454 unsigned int keycon0 = 0, keycon1 = 0;
455
Inki Dae1c248b72011-10-04 19:19:01 +0900456 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
457 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
458
459 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
460
461 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
462 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
463}
464
Tomasz Figade7af102013-05-01 21:02:27 +0200465/**
466 * shadow_protect_win() - disable updating values from shadow registers at vsync
467 *
468 * @win: window to protect registers for
469 * @protect: 1 to protect (disable updates)
470 */
471static void fimd_shadow_protect_win(struct fimd_context *ctx,
472 int win, bool protect)
473{
474 u32 reg, bits, val;
475
476 if (ctx->driver_data->has_shadowcon) {
477 reg = SHADOWCON;
478 bits = SHADOWCON_WINx_PROTECT(win);
479 } else {
480 reg = PRTCON;
481 bits = PRTCON_PROTECT;
482 }
483
484 val = readl(ctx->regs + reg);
485 if (protect)
486 val |= bits;
487 else
488 val &= ~bits;
489 writel(val, ctx->regs + reg);
490}
491
Sean Paulbb7704d2014-01-30 16:19:06 -0500492static void fimd_win_commit(struct exynos_drm_manager *mgr, int zpos)
Inki Dae1c248b72011-10-04 19:19:01 +0900493{
Sean Paulbb7704d2014-01-30 16:19:06 -0500494 struct fimd_context *ctx = mgr->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900495 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900496 int win = zpos;
Inki Dae1c248b72011-10-04 19:19:01 +0900497 unsigned long val, alpha, size;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900498 unsigned int last_x;
499 unsigned int last_y;
Inki Dae1c248b72011-10-04 19:19:01 +0900500
Inki Daee30d4bc2011-12-12 16:35:20 +0900501 if (ctx->suspended)
502 return;
503
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900504 if (win == DEFAULT_ZPOS)
505 win = ctx->default_win;
506
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200507 if (win < 0 || win >= WINDOWS_NR)
Inki Dae1c248b72011-10-04 19:19:01 +0900508 return;
509
510 win_data = &ctx->win_data[win];
511
Sean Paula43b9332014-01-30 16:19:26 -0500512 /* If suspended, enable this on resume */
513 if (ctx->suspended) {
514 win_data->resume = true;
515 return;
516 }
517
Inki Dae1c248b72011-10-04 19:19:01 +0900518 /*
Tomasz Figade7af102013-05-01 21:02:27 +0200519 * SHADOWCON/PRTCON register is used for enabling timing.
Inki Dae1c248b72011-10-04 19:19:01 +0900520 *
521 * for example, once only width value of a register is set,
522 * if the dma is started then fimd hardware could malfunction so
523 * with protect window setting, the register fields with prefix '_F'
524 * wouldn't be updated at vsync also but updated once unprotect window
525 * is set.
526 */
527
528 /* protect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200529 fimd_shadow_protect_win(ctx, win, true);
Inki Dae1c248b72011-10-04 19:19:01 +0900530
531 /* buffer start address */
Inki Dae2c871122011-11-12 15:23:32 +0900532 val = (unsigned long)win_data->dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900533 writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
534
535 /* buffer end address */
Inki Dae19c8b832011-10-14 13:29:46 +0900536 size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
Inki Dae2c871122011-11-12 15:23:32 +0900537 val = (unsigned long)(win_data->dma_addr + size);
Inki Dae1c248b72011-10-04 19:19:01 +0900538 writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
539
540 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
Inki Dae2c871122011-11-12 15:23:32 +0900541 (unsigned long)win_data->dma_addr, val, size);
Inki Dae19c8b832011-10-14 13:29:46 +0900542 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
543 win_data->ovl_width, win_data->ovl_height);
Inki Dae1c248b72011-10-04 19:19:01 +0900544
545 /* buffer size */
546 val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
Joonyoung Shimca555e52012-12-14 15:48:24 +0900547 VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
548 VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
549 VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
Inki Dae1c248b72011-10-04 19:19:01 +0900550 writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
551
552 /* OSD position */
553 val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
Joonyoung Shimca555e52012-12-14 15:48:24 +0900554 VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
555 VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
556 VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900557 writel(val, ctx->regs + VIDOSD_A(win));
558
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900559 last_x = win_data->offset_x + win_data->ovl_width;
560 if (last_x)
561 last_x--;
562 last_y = win_data->offset_y + win_data->ovl_height;
563 if (last_y)
564 last_y--;
565
Joonyoung Shimca555e52012-12-14 15:48:24 +0900566 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
567 VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
568
Inki Dae1c248b72011-10-04 19:19:01 +0900569 writel(val, ctx->regs + VIDOSD_B(win));
570
Inki Dae19c8b832011-10-14 13:29:46 +0900571 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900572 win_data->offset_x, win_data->offset_y, last_x, last_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900573
574 /* hardware window 0 doesn't support alpha channel. */
575 if (win != 0) {
576 /* OSD alpha */
577 alpha = VIDISD14C_ALPHA1_R(0xf) |
578 VIDISD14C_ALPHA1_G(0xf) |
579 VIDISD14C_ALPHA1_B(0xf);
580
581 writel(alpha, ctx->regs + VIDOSD_C(win));
582 }
583
584 /* OSD size */
585 if (win != 3 && win != 4) {
586 u32 offset = VIDOSD_D(win);
587 if (win == 0)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -0500588 offset = VIDOSD_C(win);
Inki Dae19c8b832011-10-14 13:29:46 +0900589 val = win_data->ovl_width * win_data->ovl_height;
Inki Dae1c248b72011-10-04 19:19:01 +0900590 writel(val, ctx->regs + offset);
591
592 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
593 }
594
Sean Paulbb7704d2014-01-30 16:19:06 -0500595 fimd_win_set_pixfmt(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900596
597 /* hardware window 0 doesn't support color key. */
598 if (win != 0)
Sean Paulbb7704d2014-01-30 16:19:06 -0500599 fimd_win_set_colkey(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900600
Inki Daeec05da92011-12-06 11:06:54 +0900601 /* wincon */
602 val = readl(ctx->regs + WINCON(win));
603 val |= WINCONx_ENWIN;
604 writel(val, ctx->regs + WINCON(win));
605
Inki Dae1c248b72011-10-04 19:19:01 +0900606 /* Enable DMA channel and unprotect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200607 fimd_shadow_protect_win(ctx, win, false);
608
609 if (ctx->driver_data->has_shadowcon) {
610 val = readl(ctx->regs + SHADOWCON);
611 val |= SHADOWCON_CHx_ENABLE(win);
612 writel(val, ctx->regs + SHADOWCON);
613 }
Inki Daeec05da92011-12-06 11:06:54 +0900614
615 win_data->enabled = true;
Inki Dae1c248b72011-10-04 19:19:01 +0900616}
617
Sean Paulbb7704d2014-01-30 16:19:06 -0500618static void fimd_win_disable(struct exynos_drm_manager *mgr, int zpos)
Inki Dae1c248b72011-10-04 19:19:01 +0900619{
Sean Paulbb7704d2014-01-30 16:19:06 -0500620 struct fimd_context *ctx = mgr->ctx;
Inki Daeec05da92011-12-06 11:06:54 +0900621 struct fimd_win_data *win_data;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900622 int win = zpos;
Inki Dae1c248b72011-10-04 19:19:01 +0900623 u32 val;
624
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900625 if (win == DEFAULT_ZPOS)
626 win = ctx->default_win;
627
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200628 if (win < 0 || win >= WINDOWS_NR)
Inki Dae1c248b72011-10-04 19:19:01 +0900629 return;
630
Inki Daeec05da92011-12-06 11:06:54 +0900631 win_data = &ctx->win_data[win];
632
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530633 if (ctx->suspended) {
634 /* do not resume this window*/
635 win_data->resume = false;
636 return;
637 }
638
Inki Dae1c248b72011-10-04 19:19:01 +0900639 /* protect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200640 fimd_shadow_protect_win(ctx, win, true);
Inki Dae1c248b72011-10-04 19:19:01 +0900641
642 /* wincon */
643 val = readl(ctx->regs + WINCON(win));
644 val &= ~WINCONx_ENWIN;
645 writel(val, ctx->regs + WINCON(win));
646
647 /* unprotect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200648 if (ctx->driver_data->has_shadowcon) {
649 val = readl(ctx->regs + SHADOWCON);
650 val &= ~SHADOWCON_CHx_ENABLE(win);
651 writel(val, ctx->regs + SHADOWCON);
652 }
653
654 fimd_shadow_protect_win(ctx, win, false);
Inki Daeec05da92011-12-06 11:06:54 +0900655
656 win_data->enabled = false;
Inki Dae1c248b72011-10-04 19:19:01 +0900657}
658
Sean Paula43b9332014-01-30 16:19:26 -0500659static void fimd_clear_win(struct fimd_context *ctx, int win)
660{
661 writel(0, ctx->regs + WINCON(win));
662 writel(0, ctx->regs + VIDOSD_A(win));
663 writel(0, ctx->regs + VIDOSD_B(win));
664 writel(0, ctx->regs + VIDOSD_C(win));
665
666 if (win == 1 || win == 2)
667 writel(0, ctx->regs + VIDOSD_D(win));
668
669 fimd_shadow_protect_win(ctx, win, false);
670}
671
672static void fimd_window_suspend(struct exynos_drm_manager *mgr)
673{
674 struct fimd_context *ctx = mgr->ctx;
675 struct fimd_win_data *win_data;
676 int i;
677
678 for (i = 0; i < WINDOWS_NR; i++) {
679 win_data = &ctx->win_data[i];
680 win_data->resume = win_data->enabled;
681 if (win_data->enabled)
682 fimd_win_disable(mgr, i);
683 }
684 fimd_wait_for_vblank(mgr);
685}
686
687static void fimd_window_resume(struct exynos_drm_manager *mgr)
688{
689 struct fimd_context *ctx = mgr->ctx;
690 struct fimd_win_data *win_data;
691 int i;
692
693 for (i = 0; i < WINDOWS_NR; i++) {
694 win_data = &ctx->win_data[i];
695 win_data->enabled = win_data->resume;
696 win_data->resume = false;
697 }
698}
699
700static void fimd_apply(struct exynos_drm_manager *mgr)
701{
702 struct fimd_context *ctx = mgr->ctx;
703 struct fimd_win_data *win_data;
704 int i;
705
706 for (i = 0; i < WINDOWS_NR; i++) {
707 win_data = &ctx->win_data[i];
708 if (win_data->enabled)
709 fimd_win_commit(mgr, i);
710 }
711
712 fimd_commit(mgr);
713}
714
715static int fimd_poweron(struct exynos_drm_manager *mgr)
716{
717 struct fimd_context *ctx = mgr->ctx;
718 int ret;
719
720 if (!ctx->suspended)
721 return 0;
722
723 ctx->suspended = false;
724
Sean Paulaf65c802014-01-30 16:19:27 -0500725 pm_runtime_get_sync(ctx->dev);
726
Sean Paula43b9332014-01-30 16:19:26 -0500727 ret = clk_prepare_enable(ctx->bus_clk);
728 if (ret < 0) {
729 DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
730 goto bus_clk_err;
731 }
732
733 ret = clk_prepare_enable(ctx->lcd_clk);
734 if (ret < 0) {
735 DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
736 goto lcd_clk_err;
737 }
738
739 /* if vblank was enabled status, enable it again. */
740 if (test_and_clear_bit(0, &ctx->irq_flags)) {
741 ret = fimd_enable_vblank(mgr);
742 if (ret) {
743 DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
744 goto enable_vblank_err;
745 }
746 }
747
748 fimd_window_resume(mgr);
749
750 fimd_apply(mgr);
751
752 return 0;
753
754enable_vblank_err:
755 clk_disable_unprepare(ctx->lcd_clk);
756lcd_clk_err:
757 clk_disable_unprepare(ctx->bus_clk);
758bus_clk_err:
759 ctx->suspended = true;
760 return ret;
761}
762
763static int fimd_poweroff(struct exynos_drm_manager *mgr)
764{
765 struct fimd_context *ctx = mgr->ctx;
766
767 if (ctx->suspended)
768 return 0;
769
770 /*
771 * We need to make sure that all windows are disabled before we
772 * suspend that connector. Otherwise we might try to scan from
773 * a destroyed buffer later.
774 */
775 fimd_window_suspend(mgr);
776
777 clk_disable_unprepare(ctx->lcd_clk);
778 clk_disable_unprepare(ctx->bus_clk);
779
Sean Paulaf65c802014-01-30 16:19:27 -0500780 pm_runtime_put_sync(ctx->dev);
781
Sean Paula43b9332014-01-30 16:19:26 -0500782 ctx->suspended = true;
783 return 0;
784}
785
Sean Paul080be03d2014-02-19 21:02:55 +0900786static void fimd_dpms(struct exynos_drm_manager *mgr, int mode)
787{
Sean Paulaf65c802014-01-30 16:19:27 -0500788 DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
Sean Paul080be03d2014-02-19 21:02:55 +0900789
Sean Paul080be03d2014-02-19 21:02:55 +0900790 switch (mode) {
791 case DRM_MODE_DPMS_ON:
Sean Paulaf65c802014-01-30 16:19:27 -0500792 fimd_poweron(mgr);
Sean Paul080be03d2014-02-19 21:02:55 +0900793 break;
794 case DRM_MODE_DPMS_STANDBY:
795 case DRM_MODE_DPMS_SUSPEND:
796 case DRM_MODE_DPMS_OFF:
Sean Paulaf65c802014-01-30 16:19:27 -0500797 fimd_poweroff(mgr);
Sean Paul080be03d2014-02-19 21:02:55 +0900798 break;
799 default:
800 DRM_DEBUG_KMS("unspecified mode %d\n", mode);
801 break;
802 }
Sean Paul080be03d2014-02-19 21:02:55 +0900803}
804
Sean Paul1c6244c2014-01-30 16:19:02 -0500805static struct exynos_drm_manager_ops fimd_manager_ops = {
Sean Paul40c8ab42014-01-30 16:19:04 -0500806 .initialize = fimd_mgr_initialize,
Sean Paul080be03d2014-02-19 21:02:55 +0900807 .remove = fimd_mgr_remove,
Sean Paul1c6244c2014-01-30 16:19:02 -0500808 .dpms = fimd_dpms,
Sean Paula968e722014-01-30 16:19:20 -0500809 .mode_fixup = fimd_mode_fixup,
810 .mode_set = fimd_mode_set,
Sean Paul1c6244c2014-01-30 16:19:02 -0500811 .commit = fimd_commit,
812 .enable_vblank = fimd_enable_vblank,
813 .disable_vblank = fimd_disable_vblank,
814 .wait_for_vblank = fimd_wait_for_vblank,
815 .win_mode_set = fimd_win_mode_set,
816 .win_commit = fimd_win_commit,
817 .win_disable = fimd_win_disable,
Inki Dae1c248b72011-10-04 19:19:01 +0900818};
819
Joonyoung Shim677e84c2012-04-05 20:49:27 +0900820static struct exynos_drm_manager fimd_manager = {
Sean Paul080be03d2014-02-19 21:02:55 +0900821 .type = EXYNOS_DISPLAY_TYPE_LCD,
822 .ops = &fimd_manager_ops,
Joonyoung Shim677e84c2012-04-05 20:49:27 +0900823};
824
Inki Dae1c248b72011-10-04 19:19:01 +0900825static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
826{
827 struct fimd_context *ctx = (struct fimd_context *)dev_id;
Inki Dae1c248b72011-10-04 19:19:01 +0900828 u32 val;
829
830 val = readl(ctx->regs + VIDINTCON1);
831
832 if (val & VIDINTCON1_INT_FRAME)
833 /* VSYNC interrupt */
834 writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
835
Inki Daeec05da92011-12-06 11:06:54 +0900836 /* check the crtc is detached already from encoder */
Sean Paul080be03d2014-02-19 21:02:55 +0900837 if (ctx->pipe < 0 || !ctx->drm_dev)
Inki Daeec05da92011-12-06 11:06:54 +0900838 goto out;
Inki Dae483b88f2011-11-11 21:28:00 +0900839
Sean Paul080be03d2014-02-19 21:02:55 +0900840 drm_handle_vblank(ctx->drm_dev, ctx->pipe);
841 exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
Inki Dae1c248b72011-10-04 19:19:01 +0900842
Prathyush K01ce1132012-12-06 20:16:04 +0530843 /* set wait vsync event to zero and wake up queue. */
844 if (atomic_read(&ctx->wait_vsync_event)) {
845 atomic_set(&ctx->wait_vsync_event, 0);
Seung-Woo Kim8dd9ad52013-12-30 16:01:29 +0900846 wake_up(&ctx->wait_vsync_queue);
Prathyush K01ce1132012-12-06 20:16:04 +0530847 }
Inki Daeec05da92011-12-06 11:06:54 +0900848out:
Inki Dae1c248b72011-10-04 19:19:01 +0900849 return IRQ_HANDLED;
850}
851
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200852static int fimd_probe(struct platform_device *pdev)
853{
854 struct device *dev = &pdev->dev;
855 struct fimd_context *ctx;
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200856 struct resource *res;
857 int win;
858 int ret = -EINVAL;
Inki Dae1c248b72011-10-04 19:19:01 +0900859
Sachin Kamat2d3f1732013-08-28 10:47:58 +0530860 if (!dev->of_node)
861 return -ENODEV;
862
Seung-Woo Kimd873ab92013-05-22 21:14:14 +0900863 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
Inki Dae1c248b72011-10-04 19:19:01 +0900864 if (!ctx)
865 return -ENOMEM;
866
Sean Paulbb7704d2014-01-30 16:19:06 -0500867 ctx->dev = dev;
Sean Paula43b9332014-01-30 16:19:26 -0500868 ctx->suspended = true;
Sean Paulbb7704d2014-01-30 16:19:06 -0500869
Sean Paul1417f102014-01-30 16:19:23 -0500870 if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
871 ctx->vidcon1 |= VIDCON1_INV_VDEN;
872 if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
873 ctx->vidcon1 |= VIDCON1_INV_VCLK;
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200874
Sean Paula968e722014-01-30 16:19:20 -0500875 ctx->bus_clk = devm_clk_get(dev, "fimd");
876 if (IS_ERR(ctx->bus_clk)) {
877 dev_err(dev, "failed to get bus clock\n");
878 return PTR_ERR(ctx->bus_clk);
879 }
880
881 ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
882 if (IS_ERR(ctx->lcd_clk)) {
883 dev_err(dev, "failed to get lcd clock\n");
884 return PTR_ERR(ctx->lcd_clk);
885 }
Inki Dae1c248b72011-10-04 19:19:01 +0900886
Inki Dae1c248b72011-10-04 19:19:01 +0900887 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Inki Dae1c248b72011-10-04 19:19:01 +0900888
Seung-Woo Kimd873ab92013-05-22 21:14:14 +0900889 ctx->regs = devm_ioremap_resource(dev, res);
Thierry Redingd4ed6022013-01-21 11:09:02 +0100890 if (IS_ERR(ctx->regs))
891 return PTR_ERR(ctx->regs);
Inki Dae1c248b72011-10-04 19:19:01 +0900892
Vikas Sajjan1977e6d2013-04-02 17:53:01 +0900893 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
Inki Dae1c248b72011-10-04 19:19:01 +0900894 if (!res) {
895 dev_err(dev, "irq request failed.\n");
Sachin Kamata4d8de52012-11-26 09:47:14 +0530896 return -ENXIO;
Inki Dae1c248b72011-10-04 19:19:01 +0900897 }
898
Sean Paul055e0c02014-01-30 16:19:21 -0500899 ret = devm_request_irq(dev, res->start, fimd_irq_handler,
Sachin Kamatedc57262012-06-19 11:47:39 +0530900 0, "drm_fimd", ctx);
901 if (ret) {
Inki Dae1c248b72011-10-04 19:19:01 +0900902 dev_err(dev, "irq request failed.\n");
Sachin Kamata4d8de52012-11-26 09:47:14 +0530903 return ret;
Inki Dae1c248b72011-10-04 19:19:01 +0900904 }
905
Tomasz Figa18873462013-05-01 21:02:26 +0200906 ctx->driver_data = drm_fimd_get_driver_data(pdev);
Daniel Vetter57ed0f72013-12-11 11:34:43 +0100907 init_waitqueue_head(&ctx->wait_vsync_queue);
Prathyush K01ce1132012-12-06 20:16:04 +0530908 atomic_set(&ctx->wait_vsync_event, 0);
Inki Dae1c248b72011-10-04 19:19:01 +0900909
Sean Paulbb7704d2014-01-30 16:19:06 -0500910 platform_set_drvdata(pdev, &fimd_manager);
Inki Daec32b06e2011-12-16 21:49:03 +0900911
Sean Paul080be03d2014-02-19 21:02:55 +0900912 fimd_manager.ctx = ctx;
913 exynos_drm_manager_register(&fimd_manager);
914
Andrzej Hajda14b68732014-03-17 13:03:56 +0100915 exynos_dpi_probe(ctx->dev);
916
Inki Daec32b06e2011-12-16 21:49:03 +0900917 pm_runtime_enable(dev);
Inki Daec32b06e2011-12-16 21:49:03 +0900918
919 for (win = 0; win < WINDOWS_NR; win++)
920 fimd_clear_win(ctx, win);
921
Inki Dae1c248b72011-10-04 19:19:01 +0900922 return 0;
Inki Dae1c248b72011-10-04 19:19:01 +0900923}
924
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800925static int fimd_remove(struct platform_device *pdev)
Inki Dae1c248b72011-10-04 19:19:01 +0900926{
Sean Paulbb7704d2014-01-30 16:19:06 -0500927 struct exynos_drm_manager *mgr = platform_get_drvdata(pdev);
Inki Dae1c248b72011-10-04 19:19:01 +0900928
Andrzej Hajda14b68732014-03-17 13:03:56 +0100929 exynos_dpi_remove(&pdev->dev);
930
Sean Paul080be03d2014-02-19 21:02:55 +0900931 exynos_drm_manager_unregister(&fimd_manager);
Inki Dae1c248b72011-10-04 19:19:01 +0900932
Sean Paulaf65c802014-01-30 16:19:27 -0500933 fimd_dpms(mgr, DRM_MODE_DPMS_OFF);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900934
Sean Paulaf65c802014-01-30 16:19:27 -0500935 pm_runtime_disable(&pdev->dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900936
Inki Dae1c248b72011-10-04 19:19:01 +0900937 return 0;
938}
939
Joonyoung Shim132a5b92012-03-16 18:47:08 +0900940struct platform_driver fimd_driver = {
Inki Dae1c248b72011-10-04 19:19:01 +0900941 .probe = fimd_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -0800942 .remove = fimd_remove,
Inki Dae1c248b72011-10-04 19:19:01 +0900943 .driver = {
944 .name = "exynos4-fb",
945 .owner = THIS_MODULE,
Sachin Kamat2d3f1732013-08-28 10:47:58 +0530946 .of_match_table = fimd_driver_dt_match,
Inki Dae1c248b72011-10-04 19:19:01 +0900947 },
948};