blob: 24f4960f59ee57be931f3f5301528a859469a016 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
Jerome Glisse771fe6b2009-06-05 14:42:42 +020031/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
Jerome Glissed39c3b82009-09-28 18:34:43 +020045/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
Arun Sharma600634972011-07-26 16:09:06 -070063#include <linux/atomic.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020064#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
Jerome Glisse4c788672009-11-20 14:29:23 +010068#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
Thomas Hellstrom147666f2010-11-17 12:38:32 +000072#include <ttm/ttm_execbuf_util.h>
Jerome Glisse4c788672009-11-20 14:29:23 +010073
Dave Airliec2142712009-09-22 08:50:10 +100074#include "radeon_family.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020075#include "radeon_mode.h"
76#include "radeon_reg.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020077
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
Michel Dänzerecc0b322009-07-21 11:23:57 +020089extern int radeon_testing;
Jerome Glisse771fe6b2009-06-05 14:42:42 +020090extern int radeon_connector_table;
Dave Airlie4ce001a2009-08-13 16:32:14 +100091extern int radeon_tv;
Christian Koenigdafc3bd2009-10-11 23:49:13 +020092extern int radeon_audio;
Alex Deucherf46c0122010-03-31 00:33:27 -040093extern int radeon_disp_priority;
Alex Deuchere2b0a8e2010-03-17 02:07:37 -040094extern int radeon_hw_i2c;
Alex Deucherd42dd572011-01-12 20:05:11 -050095extern int radeon_pcie_gen2;
Alex Deuchera18cee12011-11-01 14:20:30 -040096extern int radeon_msi;
Christian König3368ff02012-05-02 15:11:21 +020097extern int radeon_lockup_timeout;
Samuel Lia0a53aa2013-04-08 17:25:47 -040098extern int radeon_fastfb;
Alex Deucherda321c82013-04-12 13:55:22 -040099extern int radeon_dpm;
Alex Deucher1294d4a2013-07-16 15:58:50 -0400100extern int radeon_aspm;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200101
102/*
103 * Copy from radeon_drv.h so we don't have to include both and have conflicting
104 * symbol;
105 */
Jerome Glissebb635562012-05-09 15:34:46 +0200106#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
107#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
Jerome Glissee8217672010-02-15 21:36:13 +0100108/* RADEON_IB_POOL_SIZE must be a power of 2 */
Jerome Glissebb635562012-05-09 15:34:46 +0200109#define RADEON_IB_POOL_SIZE 16
110#define RADEON_DEBUGFS_MAX_COMPONENTS 32
111#define RADEONFB_CONN_LIMIT 4
112#define RADEON_BIOS_NUM_SCRATCH 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200113
Alex Deucher1b370782011-11-17 20:13:28 -0500114/* max number of rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200115#define RADEON_NUM_RINGS 6
Jerome Glissebb635562012-05-09 15:34:46 +0200116
117/* fence seq are set to this number when signaled */
118#define RADEON_FENCE_SIGNALED_SEQ 0LL
Alex Deucher1b370782011-11-17 20:13:28 -0500119
120/* internal ring indices */
121/* r1xx+ has gfx CP ring */
Christian Königf2ba57b2013-04-08 12:41:29 +0200122#define RADEON_RING_TYPE_GFX_INDEX 0
Alex Deucher1b370782011-11-17 20:13:28 -0500123
124/* cayman has 2 compute CP rings */
Christian Königf2ba57b2013-04-08 12:41:29 +0200125#define CAYMAN_RING_TYPE_CP1_INDEX 1
126#define CAYMAN_RING_TYPE_CP2_INDEX 2
Alex Deucher1b370782011-11-17 20:13:28 -0500127
Alex Deucher4d756582012-09-27 15:08:35 -0400128/* R600+ has an async dma ring */
129#define R600_RING_TYPE_DMA_INDEX 3
Alex Deucherf60cbd12012-12-04 15:27:33 -0500130/* cayman add a second async dma ring */
131#define CAYMAN_RING_TYPE_DMA1_INDEX 4
Alex Deucher4d756582012-09-27 15:08:35 -0400132
Christian Königf2ba57b2013-04-08 12:41:29 +0200133/* R600+ */
134#define R600_RING_TYPE_UVD_INDEX 5
135
Jerome Glisse721604a2012-01-05 22:11:05 -0500136/* hardcode those limit for now */
Christian Königca19f212012-09-11 16:09:59 +0200137#define RADEON_VA_IB_OFFSET (1 << 20)
Jerome Glissebb635562012-05-09 15:34:46 +0200138#define RADEON_VA_RESERVED_SIZE (8 << 20)
139#define RADEON_IB_VM_MAX_SIZE (64 << 10)
Jerome Glisse721604a2012-01-05 22:11:05 -0500140
Alex Deucherec46c762013-01-03 12:07:30 -0500141/* reset flags */
142#define RADEON_RESET_GFX (1 << 0)
143#define RADEON_RESET_COMPUTE (1 << 1)
144#define RADEON_RESET_DMA (1 << 2)
Alex Deucher9ff07442013-01-18 12:18:17 -0500145#define RADEON_RESET_CP (1 << 3)
146#define RADEON_RESET_GRBM (1 << 4)
147#define RADEON_RESET_DMA1 (1 << 5)
148#define RADEON_RESET_RLC (1 << 6)
149#define RADEON_RESET_SEM (1 << 7)
150#define RADEON_RESET_IH (1 << 8)
151#define RADEON_RESET_VMC (1 << 9)
152#define RADEON_RESET_MC (1 << 10)
153#define RADEON_RESET_DISPLAY (1 << 11)
Alex Deucherec46c762013-01-03 12:07:30 -0500154
Alex Deucher22c775c2013-07-23 09:41:05 -0400155/* CG block flags */
156#define RADEON_CG_BLOCK_GFX (1 << 0)
157#define RADEON_CG_BLOCK_MC (1 << 1)
158#define RADEON_CG_BLOCK_SDMA (1 << 2)
159#define RADEON_CG_BLOCK_UVD (1 << 3)
160#define RADEON_CG_BLOCK_VCE (1 << 4)
161#define RADEON_CG_BLOCK_HDP (1 << 5)
Alex Deuchere16866e2013-08-08 19:34:07 -0400162#define RADEON_CG_BLOCK_BIF (1 << 6)
Alex Deucher22c775c2013-07-23 09:41:05 -0400163
Alex Deucher64d8a722013-08-08 16:31:25 -0400164/* CG flags */
165#define RADEON_CG_SUPPORT_GFX_MGCG (1 << 0)
166#define RADEON_CG_SUPPORT_GFX_MGLS (1 << 1)
167#define RADEON_CG_SUPPORT_GFX_CGCG (1 << 2)
168#define RADEON_CG_SUPPORT_GFX_CGLS (1 << 3)
169#define RADEON_CG_SUPPORT_GFX_CGTS (1 << 4)
170#define RADEON_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
171#define RADEON_CG_SUPPORT_GFX_CP_LS (1 << 6)
172#define RADEON_CG_SUPPORT_GFX_RLC_LS (1 << 7)
173#define RADEON_CG_SUPPORT_MC_LS (1 << 8)
174#define RADEON_CG_SUPPORT_MC_MGCG (1 << 9)
175#define RADEON_CG_SUPPORT_SDMA_LS (1 << 10)
176#define RADEON_CG_SUPPORT_SDMA_MGCG (1 << 11)
177#define RADEON_CG_SUPPORT_BIF_LS (1 << 12)
178#define RADEON_CG_SUPPORT_UVD_MGCG (1 << 13)
179#define RADEON_CG_SUPPORT_VCE_MGCG (1 << 14)
180#define RADEON_CG_SUPPORT_HDP_LS (1 << 15)
181#define RADEON_CG_SUPPORT_HDP_MGCG (1 << 16)
182
183/* PG flags */
Alex Deucher2b19d172013-09-04 16:58:29 -0400184#define RADEON_PG_SUPPORT_GFX_PG (1 << 0)
Alex Deucher64d8a722013-08-08 16:31:25 -0400185#define RADEON_PG_SUPPORT_GFX_SMG (1 << 1)
186#define RADEON_PG_SUPPORT_GFX_DMG (1 << 2)
187#define RADEON_PG_SUPPORT_UVD (1 << 3)
188#define RADEON_PG_SUPPORT_VCE (1 << 4)
189#define RADEON_PG_SUPPORT_CP (1 << 5)
190#define RADEON_PG_SUPPORT_GDS (1 << 6)
191#define RADEON_PG_SUPPORT_RLC_SMU_HS (1 << 7)
192#define RADEON_PG_SUPPORT_SDMA (1 << 8)
193#define RADEON_PG_SUPPORT_ACP (1 << 9)
194#define RADEON_PG_SUPPORT_SAMU (1 << 10)
195
Alex Deucher9e05fa12013-01-24 10:06:33 -0500196/* max cursor sizes (in pixels) */
197#define CURSOR_WIDTH 64
198#define CURSOR_HEIGHT 64
199
200#define CIK_CURSOR_WIDTH 128
201#define CIK_CURSOR_HEIGHT 128
202
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203/*
204 * Errata workarounds.
205 */
206enum radeon_pll_errata {
207 CHIP_ERRATA_R300_CG = 0x00000001,
208 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
209 CHIP_ERRATA_PLL_DELAY = 0x00000004
210};
211
212
213struct radeon_device;
214
215
216/*
217 * BIOS.
218 */
219bool radeon_get_bios(struct radeon_device *rdev);
220
Jerome Glisse9fc04b52012-01-23 11:52:15 -0500221/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000222 * Dummy page
223 */
224struct radeon_dummy_page {
225 struct page *page;
226 dma_addr_t addr;
227};
228int radeon_dummy_page_init(struct radeon_device *rdev);
229void radeon_dummy_page_fini(struct radeon_device *rdev);
230
231
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200232/*
233 * Clocks
234 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235struct radeon_clock {
236 struct radeon_pll p1pll;
237 struct radeon_pll p2pll;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500238 struct radeon_pll dcpll;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200239 struct radeon_pll spll;
240 struct radeon_pll mpll;
241 /* 10 Khz units */
242 uint32_t default_mclk;
243 uint32_t default_sclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500244 uint32_t default_dispclk;
Alex Deucher4489cd622013-03-22 15:59:10 -0400245 uint32_t current_dispclk;
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500246 uint32_t dp_extclk;
Alex Deucherb20f9be2011-06-08 13:01:11 -0400247 uint32_t max_pixel_clock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200248};
249
Rafał Miłecki74338742009-11-03 00:53:02 +0100250/*
251 * Power management
252 */
253int radeon_pm_init(struct radeon_device *rdev);
Alex Deucher29fb52c2010-03-11 10:01:17 -0500254void radeon_pm_fini(struct radeon_device *rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100255void radeon_pm_compute_clocks(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400256void radeon_pm_suspend(struct radeon_device *rdev);
257void radeon_pm_resume(struct radeon_device *rdev);
Alex Deucher56278a82009-12-28 13:58:44 -0500258void radeon_combios_get_power_modes(struct radeon_device *rdev);
259void radeon_atombios_get_power_modes(struct radeon_device *rdev);
Christian König7062ab62013-04-08 12:41:31 +0200260int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
261 u8 clock_type,
262 u32 clock,
263 bool strobe_mode,
264 struct atom_clock_dividers *dividers);
Alex Deuchereaa778a2013-02-13 16:38:25 -0500265int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
266 u32 clock,
267 bool strobe_mode,
268 struct atom_mpll_param *mpll_param);
Alex Deucher8a83ec52011-04-12 14:49:23 -0400269void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400270int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
271 u16 voltage_level, u8 voltage_type,
272 u32 *gpio_value, u32 *gpio_mask);
273void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
274 u32 eng_clock, u32 mem_clock);
275int radeon_atom_get_voltage_step(struct radeon_device *rdev,
276 u8 voltage_type, u16 *voltage_step);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400277int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
278 u16 voltage_id, u16 *voltage);
Alex Deucherbeb79f42013-02-19 17:14:43 -0500279int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
280 u16 *voltage,
281 u16 leakage_idx);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400282int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
283 u16 *leakage_id);
284int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
285 u16 *vddc, u16 *vddci,
286 u16 virtual_voltage_id,
287 u16 vbios_voltage_id);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400288int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
289 u8 voltage_type,
290 u16 nominal_voltage,
291 u16 *true_voltage);
292int radeon_atom_get_min_voltage(struct radeon_device *rdev,
293 u8 voltage_type, u16 *min_voltage);
294int radeon_atom_get_max_voltage(struct radeon_device *rdev,
295 u8 voltage_type, u16 *max_voltage);
296int radeon_atom_get_voltage_table(struct radeon_device *rdev,
Alex Deucher65171942013-02-13 17:29:54 -0500297 u8 voltage_type, u8 voltage_mode,
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400298 struct atom_voltage_table *voltage_table);
Alex Deucher58653ab2013-02-13 17:04:59 -0500299bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
300 u8 voltage_type, u8 voltage_mode);
Alex Deucherae5b0ab2013-06-24 10:50:34 -0400301void radeon_atom_update_memory_dll(struct radeon_device *rdev,
302 u32 mem_clock);
303void radeon_atom_set_ac_timing(struct radeon_device *rdev,
304 u32 mem_clock);
305int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
306 u8 module_index,
307 struct atom_mc_reg_table *reg_table);
308int radeon_atom_get_memory_info(struct radeon_device *rdev,
309 u8 module_index, struct atom_memory_info *mem_info);
310int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
311 bool gddr5, u8 module_index,
312 struct atom_memory_clock_range_table *mclk_range_table);
313int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
314 u16 voltage_id, u16 *voltage);
Alex Deucherf8920342010-06-30 12:02:03 -0400315void rs690_pm_info(struct radeon_device *rdev);
Jerome Glisse285484e2011-12-16 17:03:42 -0500316extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
317 unsigned *bankh, unsigned *mtaspect,
318 unsigned *tile_split);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000319
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200320/*
321 * Fences.
322 */
323struct radeon_fence_driver {
324 uint32_t scratch_reg;
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000325 uint64_t gpu_addr;
326 volatile uint32_t *cpu_addr;
Christian König68e250b2012-05-10 15:57:31 +0200327 /* sync_seq is protected by ring emission lock */
328 uint64_t sync_seq[RADEON_NUM_RINGS];
Jerome Glissebb635562012-05-09 15:34:46 +0200329 atomic64_t last_seq;
Christian König36abaca2012-05-02 15:11:13 +0200330 unsigned long last_activity;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100331 bool initialized;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200332};
333
334struct radeon_fence {
335 struct radeon_device *rdev;
336 struct kref kref;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200337 /* protected by radeon_fence.lock */
Jerome Glissebb635562012-05-09 15:34:46 +0200338 uint64_t seq;
Alex Deucher74652802011-08-25 13:39:48 -0400339 /* RB, DMA, etc. */
Jerome Glissebb635562012-05-09 15:34:46 +0200340 unsigned ring;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200341};
342
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000343int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
344int radeon_fence_driver_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200345void radeon_fence_driver_fini(struct radeon_device *rdev);
Jerome Glisse76903b92012-12-17 10:29:06 -0500346void radeon_fence_driver_force_completion(struct radeon_device *rdev);
Christian König876dc9f2012-05-08 14:24:01 +0200347int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
Alex Deucher74652802011-08-25 13:39:48 -0400348void radeon_fence_process(struct radeon_device *rdev, int ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200349bool radeon_fence_signaled(struct radeon_fence *fence);
350int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
Christian König8a47cc92012-05-09 15:34:48 +0200351int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500352int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
Jerome Glisse0085c9502012-05-09 15:34:55 +0200353int radeon_fence_wait_any(struct radeon_device *rdev,
354 struct radeon_fence **fences,
355 bool intr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200356struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
357void radeon_fence_unref(struct radeon_fence **fence);
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200358unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
Christian König68e250b2012-05-10 15:57:31 +0200359bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
360void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
361static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
362 struct radeon_fence *b)
363{
364 if (!a) {
365 return b;
366 }
367
368 if (!b) {
369 return a;
370 }
371
372 BUG_ON(a->ring != b->ring);
373
374 if (a->seq > b->seq) {
375 return a;
376 } else {
377 return b;
378 }
379}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200380
Christian Königee60e292012-08-09 16:21:08 +0200381static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
382 struct radeon_fence *b)
383{
384 if (!a) {
385 return false;
386 }
387
388 if (!b) {
389 return true;
390 }
391
392 BUG_ON(a->ring != b->ring);
393
394 return a->seq < b->seq;
395}
396
Dave Airliee024e112009-06-24 09:48:08 +1000397/*
398 * Tiling registers
399 */
400struct radeon_surface_reg {
Jerome Glisse4c788672009-11-20 14:29:23 +0100401 struct radeon_bo *bo;
Dave Airliee024e112009-06-24 09:48:08 +1000402};
403
404#define RADEON_GEM_MAX_SURFACES 8
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200405
406/*
Jerome Glisse4c788672009-11-20 14:29:23 +0100407 * TTM.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200408 */
Jerome Glisse4c788672009-11-20 14:29:23 +0100409struct radeon_mman {
410 struct ttm_bo_global_ref bo_global_ref;
Dave Airlieba4420c2010-03-09 10:56:52 +1000411 struct drm_global_reference mem_global_ref;
Jerome Glisse4c788672009-11-20 14:29:23 +0100412 struct ttm_bo_device bdev;
Jerome Glisse0a0c7592009-12-11 20:36:19 +0100413 bool mem_global_referenced;
414 bool initialized;
Jerome Glisse4c788672009-11-20 14:29:23 +0100415};
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200416
Jerome Glisse721604a2012-01-05 22:11:05 -0500417/* bo virtual address in a specific vm */
418struct radeon_bo_va {
Christian Könige971bd52012-09-11 16:10:04 +0200419 /* protected by bo being reserved */
Jerome Glisse721604a2012-01-05 22:11:05 -0500420 struct list_head bo_list;
Jerome Glisse721604a2012-01-05 22:11:05 -0500421 uint64_t soffset;
422 uint64_t eoffset;
423 uint32_t flags;
424 bool valid;
Christian Könige971bd52012-09-11 16:10:04 +0200425 unsigned ref_count;
426
427 /* protected by vm mutex */
428 struct list_head vm_list;
429
430 /* constant after initialization */
431 struct radeon_vm *vm;
432 struct radeon_bo *bo;
Jerome Glisse721604a2012-01-05 22:11:05 -0500433};
434
Jerome Glisse4c788672009-11-20 14:29:23 +0100435struct radeon_bo {
436 /* Protected by gem.mutex */
437 struct list_head list;
438 /* Protected by tbo.reserved */
Jerome Glisse312ea8d2009-12-07 15:52:58 +0100439 u32 placements[3];
440 struct ttm_placement placement;
Jerome Glisse4c788672009-11-20 14:29:23 +0100441 struct ttm_buffer_object tbo;
442 struct ttm_bo_kmap_obj kmap;
443 unsigned pin_count;
444 void *kptr;
445 u32 tiling_flags;
446 u32 pitch;
447 int surface_reg;
Jerome Glisse721604a2012-01-05 22:11:05 -0500448 /* list of all virtual address to which this bo
449 * is associated to
450 */
451 struct list_head va;
Jerome Glisse4c788672009-11-20 14:29:23 +0100452 /* Constant after initialization */
453 struct radeon_device *rdev;
Daniel Vetter441921d2011-02-18 17:59:16 +0100454 struct drm_gem_object gem_base;
Dave Airlie63bc6202012-05-31 13:52:53 +0100455
Jerome Glisse409851f2013-04-25 22:29:27 -0400456 struct ttm_bo_kmap_obj dma_buf_vmap;
457 pid_t pid;
Jerome Glisse4c788672009-11-20 14:29:23 +0100458};
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100459#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
Jerome Glisse4c788672009-11-20 14:29:23 +0100460
461struct radeon_bo_list {
Thomas Hellstrom147666f2010-11-17 12:38:32 +0000462 struct ttm_validate_buffer tv;
Jerome Glisse4c788672009-11-20 14:29:23 +0100463 struct radeon_bo *bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200464 uint64_t gpu_offset;
Christian König4474f3a2013-04-08 12:41:28 +0200465 bool written;
466 unsigned domain;
467 unsigned alt_domain;
Jerome Glisse4c788672009-11-20 14:29:23 +0100468 u32 tiling_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200469};
470
Jerome Glisse409851f2013-04-25 22:29:27 -0400471int radeon_gem_debugfs_init(struct radeon_device *rdev);
472
Jerome Glisseb15ba512011-11-15 11:48:34 -0500473/* sub-allocation manager, it has to be protected by another lock.
474 * By conception this is an helper for other part of the driver
475 * like the indirect buffer or semaphore, which both have their
476 * locking.
477 *
478 * Principe is simple, we keep a list of sub allocation in offset
479 * order (first entry has offset == 0, last entry has the highest
480 * offset).
481 *
482 * When allocating new object we first check if there is room at
483 * the end total_size - (last_object_offset + last_object_size) >=
484 * alloc_size. If so we allocate new object there.
485 *
486 * When there is not enough room at the end, we start waiting for
487 * each sub object until we reach object_offset+object_size >=
488 * alloc_size, this object then become the sub object we return.
489 *
490 * Alignment can't be bigger than page size.
491 *
492 * Hole are not considered for allocation to keep things simple.
493 * Assumption is that there won't be hole (all object on same
494 * alignment).
495 */
496struct radeon_sa_manager {
Christian Königbfb38d32012-07-11 21:07:57 +0200497 wait_queue_head_t wq;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500498 struct radeon_bo *bo;
Christian Königc3b7fe82012-05-09 15:34:56 +0200499 struct list_head *hole;
500 struct list_head flist[RADEON_NUM_RINGS];
501 struct list_head olist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500502 unsigned size;
503 uint64_t gpu_addr;
504 void *cpu_ptr;
505 uint32_t domain;
Alex Deucher6c4f9782013-07-12 15:46:09 -0400506 uint32_t align;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500507};
508
509struct radeon_sa_bo;
510
511/* sub-allocation buffer */
512struct radeon_sa_bo {
Christian Königc3b7fe82012-05-09 15:34:56 +0200513 struct list_head olist;
514 struct list_head flist;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500515 struct radeon_sa_manager *manager;
Christian Könige6661a92012-05-09 15:34:52 +0200516 unsigned soffset;
517 unsigned eoffset;
Christian König557017a2012-05-09 15:34:54 +0200518 struct radeon_fence *fence;
Jerome Glisseb15ba512011-11-15 11:48:34 -0500519};
520
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200521/*
522 * GEM objects.
523 */
524struct radeon_gem {
Jerome Glisse4c788672009-11-20 14:29:23 +0100525 struct mutex mutex;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200526 struct list_head objects;
527};
528
529int radeon_gem_init(struct radeon_device *rdev);
530void radeon_gem_fini(struct radeon_device *rdev);
531int radeon_gem_object_create(struct radeon_device *rdev, int size,
Jerome Glisse4c788672009-11-20 14:29:23 +0100532 int alignment, int initial_domain,
533 bool discardable, bool kernel,
534 struct drm_gem_object **obj);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535
Dave Airlieff72145b2011-02-07 12:16:14 +1000536int radeon_mode_dumb_create(struct drm_file *file_priv,
537 struct drm_device *dev,
538 struct drm_mode_create_dumb *args);
539int radeon_mode_dumb_mmap(struct drm_file *filp,
540 struct drm_device *dev,
541 uint32_t handle, uint64_t *offset_p);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200542
543/*
Jerome Glissec1341e52011-12-21 12:13:47 -0500544 * Semaphores.
545 */
Jerome Glissec1341e52011-12-21 12:13:47 -0500546/* everything here is constant */
547struct radeon_semaphore {
Jerome Glissea8c05942012-05-09 15:34:57 +0200548 struct radeon_sa_bo *sa_bo;
549 signed waiters;
Jerome Glissec1341e52011-12-21 12:13:47 -0500550 uint64_t gpu_addr;
Jerome Glissec1341e52011-12-21 12:13:47 -0500551};
552
Jerome Glissec1341e52011-12-21 12:13:47 -0500553int radeon_semaphore_create(struct radeon_device *rdev,
554 struct radeon_semaphore **semaphore);
555void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
556 struct radeon_semaphore *semaphore);
557void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
558 struct radeon_semaphore *semaphore);
Christian König8f676c42012-05-02 15:11:18 +0200559int radeon_semaphore_sync_rings(struct radeon_device *rdev,
560 struct radeon_semaphore *semaphore,
Christian König220907d2012-05-10 16:46:43 +0200561 int signaler, int waiter);
Jerome Glissec1341e52011-12-21 12:13:47 -0500562void radeon_semaphore_free(struct radeon_device *rdev,
Christian König220907d2012-05-10 16:46:43 +0200563 struct radeon_semaphore **semaphore,
Jerome Glissea8c05942012-05-09 15:34:57 +0200564 struct radeon_fence *fence);
Jerome Glissec1341e52011-12-21 12:13:47 -0500565
566/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 * GART structures, functions & helpers
568 */
569struct radeon_mc;
570
Matt Turnera77f1712009-10-14 00:34:41 -0400571#define RADEON_GPU_PAGE_SIZE 4096
Jerome Glissed594e462010-02-17 21:54:29 +0000572#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
Alex Deucher003cefe2011-09-16 12:04:08 -0400573#define RADEON_GPU_PAGE_SHIFT 12
Jerome Glisse721604a2012-01-05 22:11:05 -0500574#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
Matt Turnera77f1712009-10-14 00:34:41 -0400575
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200576struct radeon_gart {
577 dma_addr_t table_addr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400578 struct radeon_bo *robj;
579 void *ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200580 unsigned num_gpu_pages;
581 unsigned num_cpu_pages;
582 unsigned table_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200583 struct page **pages;
584 dma_addr_t *pages_addr;
585 bool ready;
586};
587
588int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
589void radeon_gart_table_ram_free(struct radeon_device *rdev);
590int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
591void radeon_gart_table_vram_free(struct radeon_device *rdev);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400592int radeon_gart_table_vram_pin(struct radeon_device *rdev);
593void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200594int radeon_gart_init(struct radeon_device *rdev);
595void radeon_gart_fini(struct radeon_device *rdev);
596void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
597 int pages);
598int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
Konrad Rzeszutek Wilkc39d3512010-12-02 11:04:29 -0500599 int pages, struct page **pagelist,
600 dma_addr_t *dma_addr);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400601void radeon_gart_restore(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200602
603
604/*
605 * GPU MC structures, functions & helpers
606 */
607struct radeon_mc {
608 resource_size_t aper_size;
609 resource_size_t aper_base;
610 resource_size_t agp_base;
Dave Airlie7a50f012009-07-21 20:39:30 +1000611 /* for some chips with <= 32MB we need to lie
612 * about vram size near mc fb location */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000613 u64 mc_vram_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000614 u64 visible_vram_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000615 u64 gtt_size;
616 u64 gtt_start;
617 u64 gtt_end;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000618 u64 vram_start;
619 u64 vram_end;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200620 unsigned vram_width;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000621 u64 real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622 int vram_mtrr;
623 bool vram_is_ddr;
Jerome Glissed594e462010-02-17 21:54:29 +0000624 bool igp_sideport_enabled;
Alex Deucher8d369bb2010-07-15 10:51:10 -0400625 u64 gtt_base_align;
Alex Deucher9ed8b1f2013-04-08 11:13:01 -0400626 u64 mc_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200627};
628
Alex Deucher06b64762010-01-05 11:27:29 -0500629bool radeon_combios_sideport_present(struct radeon_device *rdev);
630bool radeon_atombios_sideport_present(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200631
632/*
633 * GPU scratch registers structures, functions & helpers
634 */
635struct radeon_scratch {
636 unsigned num_reg;
Alex Deucher724c80e2010-08-27 18:25:25 -0400637 uint32_t reg_base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200638 bool free[32];
639 uint32_t reg[32];
640};
641
642int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
643void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
644
Alex Deucher75efdee2013-03-04 12:47:46 -0500645/*
646 * GPU doorbell structures, functions & helpers
647 */
648struct radeon_doorbell {
649 u32 num_pages;
650 bool free[1024];
651 /* doorbell mmio */
652 resource_size_t base;
653 resource_size_t size;
654 void __iomem *ptr;
655};
656
657int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
658void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200659
660/*
661 * IRQS.
662 */
Alex Deucher6f34be52010-11-21 10:59:01 -0500663
664struct radeon_unpin_work {
665 struct work_struct work;
666 struct radeon_device *rdev;
667 int crtc_id;
668 struct radeon_fence *fence;
669 struct drm_pending_vblank_event *event;
670 struct radeon_bo *old_rbo;
671 u64 new_crtc_base;
672};
673
674struct r500_irq_stat_regs {
675 u32 disp_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400676 u32 hdmi0_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500677};
678
679struct r600_irq_stat_regs {
680 u32 disp_int;
681 u32 disp_int_cont;
682 u32 disp_int_cont2;
683 u32 d1grph_int;
684 u32 d2grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400685 u32 hdmi0_status;
686 u32 hdmi1_status;
Alex Deucher6f34be52010-11-21 10:59:01 -0500687};
688
689struct evergreen_irq_stat_regs {
690 u32 disp_int;
691 u32 disp_int_cont;
692 u32 disp_int_cont2;
693 u32 disp_int_cont3;
694 u32 disp_int_cont4;
695 u32 disp_int_cont5;
696 u32 d1grph_int;
697 u32 d2grph_int;
698 u32 d3grph_int;
699 u32 d4grph_int;
700 u32 d5grph_int;
701 u32 d6grph_int;
Alex Deucherf122c612012-03-30 08:59:57 -0400702 u32 afmt_status1;
703 u32 afmt_status2;
704 u32 afmt_status3;
705 u32 afmt_status4;
706 u32 afmt_status5;
707 u32 afmt_status6;
Alex Deucher6f34be52010-11-21 10:59:01 -0500708};
709
Alex Deuchera59781b2012-11-09 10:45:57 -0500710struct cik_irq_stat_regs {
711 u32 disp_int;
712 u32 disp_int_cont;
713 u32 disp_int_cont2;
714 u32 disp_int_cont3;
715 u32 disp_int_cont4;
716 u32 disp_int_cont5;
717 u32 disp_int_cont6;
718};
719
Alex Deucher6f34be52010-11-21 10:59:01 -0500720union radeon_irq_stat_regs {
721 struct r500_irq_stat_regs r500;
722 struct r600_irq_stat_regs r600;
723 struct evergreen_irq_stat_regs evergreen;
Alex Deuchera59781b2012-11-09 10:45:57 -0500724 struct cik_irq_stat_regs cik;
Alex Deucher6f34be52010-11-21 10:59:01 -0500725};
726
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400727#define RADEON_MAX_HPD_PINS 6
728#define RADEON_MAX_CRTCS 6
Alex Deucherb5306022013-07-31 16:51:33 -0400729#define RADEON_MAX_AFMT_BLOCKS 7
Ilija Hadzic54bd5202011-10-26 15:43:58 -0400730
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200731struct radeon_irq {
Christian Koenigfb982572012-05-17 01:33:30 +0200732 bool installed;
733 spinlock_t lock;
Christian Koenig736fc372012-05-17 19:52:00 +0200734 atomic_t ring_int[RADEON_NUM_RINGS];
Christian Koenigfb982572012-05-17 01:33:30 +0200735 bool crtc_vblank_int[RADEON_MAX_CRTCS];
Christian Koenig736fc372012-05-17 19:52:00 +0200736 atomic_t pflip[RADEON_MAX_CRTCS];
Christian Koenigfb982572012-05-17 01:33:30 +0200737 wait_queue_head_t vblank_queue;
738 bool hpd[RADEON_MAX_HPD_PINS];
Christian Koenigfb982572012-05-17 01:33:30 +0200739 bool afmt[RADEON_MAX_AFMT_BLOCKS];
740 union radeon_irq_stat_regs stat_regs;
Alex Deucher4a6369e2013-04-12 14:04:10 -0400741 bool dpm_thermal;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200742};
743
744int radeon_irq_kms_init(struct radeon_device *rdev);
745void radeon_irq_kms_fini(struct radeon_device *rdev);
Alex Deucher1b370782011-11-17 20:13:28 -0500746void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
747void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
Alex Deucher6f34be52010-11-21 10:59:01 -0500748void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
749void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
Christian Koenigfb982572012-05-17 01:33:30 +0200750void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
751void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
752void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
753void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200754
755/*
Christian Könige32eb502011-10-23 12:56:27 +0200756 * CP & rings.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200757 */
Alex Deucher74652802011-08-25 13:39:48 -0400758
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200759struct radeon_ib {
Jerome Glisse68470ae2012-05-09 15:35:00 +0200760 struct radeon_sa_bo *sa_bo;
761 uint32_t length_dw;
762 uint64_t gpu_addr;
763 uint32_t *ptr;
Christian König876dc9f2012-05-08 14:24:01 +0200764 int ring;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200765 struct radeon_fence *fence;
Christian König4bf3dd92012-08-06 18:57:44 +0200766 struct radeon_vm *vm;
Jerome Glisse68470ae2012-05-09 15:35:00 +0200767 bool is_const_ib;
Christian König220907d2012-05-10 16:46:43 +0200768 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
Jerome Glisse68470ae2012-05-09 15:35:00 +0200769 struct radeon_semaphore *semaphore;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200770};
771
Christian Könige32eb502011-10-23 12:56:27 +0200772struct radeon_ring {
Jerome Glisse4c788672009-11-20 14:29:23 +0100773 struct radeon_bo *ring_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200774 volatile uint32_t *ring;
775 unsigned rptr;
Christian König5596a9d2011-10-13 12:48:45 +0200776 unsigned rptr_offs;
777 unsigned rptr_reg;
Christian König45df6802012-07-06 16:22:55 +0200778 unsigned rptr_save_reg;
Alex Deucher89d35802012-07-17 14:02:31 -0400779 u64 next_rptr_gpu_addr;
780 volatile u32 *next_rptr_cpu_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200781 unsigned wptr;
782 unsigned wptr_old;
Christian König5596a9d2011-10-13 12:48:45 +0200783 unsigned wptr_reg;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200784 unsigned ring_size;
785 unsigned ring_free_dw;
786 int count_dw;
Christian König069211e2012-05-02 15:11:20 +0200787 unsigned long last_activity;
788 unsigned last_rptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200789 uint64_t gpu_addr;
790 uint32_t align_mask;
791 uint32_t ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792 bool ready;
Alex Deucher78c55602011-11-17 14:25:56 -0500793 u32 nop;
Alex Deucher8b25ed32012-07-17 14:02:30 -0400794 u32 idx;
Jerome Glisse5f0839c2013-01-11 15:19:43 -0500795 u64 last_semaphore_signal_addr;
796 u64 last_semaphore_wait_addr;
Alex Deucher963e81f2013-06-26 17:37:11 -0400797 /* for CIK queues */
798 u32 me;
799 u32 pipe;
800 u32 queue;
801 struct radeon_bo *mqd_obj;
802 u32 doorbell_page_num;
803 u32 doorbell_offset;
804 unsigned wptr_offs;
805};
806
807struct radeon_mec {
808 struct radeon_bo *hpd_eop_obj;
809 u64 hpd_eop_gpu_addr;
810 u32 num_pipe;
811 u32 num_mec;
812 u32 num_queue;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200813};
814
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500815/*
Jerome Glisse721604a2012-01-05 22:11:05 -0500816 * VM
817 */
Christian Königee60e292012-08-09 16:21:08 +0200818
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200819/* maximum number of VMIDs */
Christian Königee60e292012-08-09 16:21:08 +0200820#define RADEON_NUM_VM 16
821
Dmitry Cherkasovfa87e622012-09-17 19:36:19 +0200822/* defines number of bits in page table versus page directory,
823 * a page is 4KB so we have 12 bits offset, 9 bits in the page
824 * table and the remaining 19 bits are in the page directory */
825#define RADEON_VM_BLOCK_SIZE 9
826
827/* number of entries in page table */
828#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
829
Alex Deucher1c011032013-07-12 15:56:02 -0400830/* PTBs (Page Table Blocks) need to be aligned to 32K */
831#define RADEON_VM_PTB_ALIGN_SIZE 32768
832#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
833#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)
834
Jerome Glisse721604a2012-01-05 22:11:05 -0500835struct radeon_vm {
836 struct list_head list;
837 struct list_head va;
Christian Königee60e292012-08-09 16:21:08 +0200838 unsigned id;
Christian König90a51a32012-10-09 13:31:17 +0200839
840 /* contains the page directory */
841 struct radeon_sa_bo *page_directory;
842 uint64_t pd_gpu_addr;
843
844 /* array of page tables, one for each page directory entry */
845 struct radeon_sa_bo **page_tables;
846
Jerome Glisse721604a2012-01-05 22:11:05 -0500847 struct mutex mutex;
848 /* last fence for cs using this vm */
849 struct radeon_fence *fence;
Christian König9b40e5d2012-08-08 12:22:43 +0200850 /* last flush or NULL if we still need to flush */
851 struct radeon_fence *last_flush;
Jerome Glisse721604a2012-01-05 22:11:05 -0500852};
853
Jerome Glisse721604a2012-01-05 22:11:05 -0500854struct radeon_vm_manager {
Christian König36ff39c2012-05-09 10:07:08 +0200855 struct mutex lock;
Jerome Glisse721604a2012-01-05 22:11:05 -0500856 struct list_head lru_vm;
Christian Königee60e292012-08-09 16:21:08 +0200857 struct radeon_fence *active[RADEON_NUM_VM];
Jerome Glisse721604a2012-01-05 22:11:05 -0500858 struct radeon_sa_manager sa_manager;
859 uint32_t max_pfn;
Jerome Glisse721604a2012-01-05 22:11:05 -0500860 /* number of VMIDs */
861 unsigned nvm;
862 /* vram base address for page table entry */
863 u64 vram_base_offset;
Alex Deucher67e915e2012-01-06 09:38:15 -0500864 /* is vm enabled? */
865 bool enabled;
Jerome Glisse721604a2012-01-05 22:11:05 -0500866};
867
868/*
869 * file private structure
870 */
871struct radeon_fpriv {
872 struct radeon_vm vm;
873};
874
875/*
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500876 * R6xx+ IH ring
877 */
878struct r600_ih {
Jerome Glisse4c788672009-11-20 14:29:23 +0100879 struct radeon_bo *ring_obj;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500880 volatile uint32_t *ring;
881 unsigned rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500882 unsigned ring_size;
883 uint64_t gpu_addr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500884 uint32_t ptr_mask;
Christian Koenigc20dc362012-05-16 21:45:24 +0200885 atomic_t lock;
Alex Deucherd8f60cf2009-12-01 13:43:46 -0500886 bool enabled;
887};
888
Alex Deucher347e7592012-03-20 17:18:21 -0400889/*
Alex Deucher2948f5e2013-04-12 13:52:52 -0400890 * RLC stuff
Alex Deucher347e7592012-03-20 17:18:21 -0400891 */
Alex Deucher2948f5e2013-04-12 13:52:52 -0400892#include "clearstate_defs.h"
893
894struct radeon_rlc {
Alex Deucher347e7592012-03-20 17:18:21 -0400895 /* for power gating */
896 struct radeon_bo *save_restore_obj;
897 uint64_t save_restore_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400898 volatile uint32_t *sr_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400899 const u32 *reg_list;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400900 u32 reg_list_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400901 /* for clear state */
902 struct radeon_bo *clear_state_obj;
903 uint64_t clear_state_gpu_addr;
Alex Deucher2948f5e2013-04-12 13:52:52 -0400904 volatile uint32_t *cs_ptr;
Alex Deucher1fd11772013-04-17 17:53:50 -0400905 const struct cs_section_def *cs_data;
Alex Deucher22c775c2013-07-23 09:41:05 -0400906 u32 clear_state_size;
907 /* for cp tables */
908 struct radeon_bo *cp_table_obj;
909 uint64_t cp_table_gpu_addr;
910 volatile uint32_t *cp_table_ptr;
911 u32 cp_table_size;
Alex Deucher347e7592012-03-20 17:18:21 -0400912};
913
Jerome Glisse69e130a2011-12-21 12:13:46 -0500914int radeon_ib_get(struct radeon_device *rdev, int ring,
Christian König4bf3dd92012-08-06 18:57:44 +0200915 struct radeon_ib *ib, struct radeon_vm *vm,
916 unsigned size);
Jerome Glissef2e39222012-05-09 15:35:02 +0200917void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucher43f12142013-02-01 17:32:42 +0100918void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
Christian König4ef72562012-07-13 13:06:00 +0200919int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
920 struct radeon_ib *const_ib);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200921int radeon_ib_pool_init(struct radeon_device *rdev);
922void radeon_ib_pool_fini(struct radeon_device *rdev);
Christian König7bd560e2012-05-02 15:11:12 +0200923int radeon_ib_ring_tests(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200924/* Ring access between begin & end cannot sleep */
Alex Deucher89d35802012-07-17 14:02:31 -0400925bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
926 struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200927void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
928int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
929int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
930void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
931void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
Christian Königd6999bc2012-05-09 15:34:45 +0200932void radeon_ring_undo(struct radeon_ring *ring);
Christian Könige32eb502011-10-23 12:56:27 +0200933void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
934int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König7b9ef162012-05-02 15:11:23 +0200935void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König069211e2012-05-02 15:11:20 +0200936void radeon_ring_lockup_update(struct radeon_ring *ring);
937bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König55d7c222012-07-09 11:52:44 +0200938unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
939 uint32_t **data);
940int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
941 unsigned size, uint32_t *data);
Christian Könige32eb502011-10-23 12:56:27 +0200942int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
Christian König2e1e6da2013-08-13 11:56:52 +0200943 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, u32 nop);
Christian Könige32eb502011-10-23 12:56:27 +0200944void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200945
946
Alex Deucher4d756582012-09-27 15:08:35 -0400947/* r600 async dma */
948void r600_dma_stop(struct radeon_device *rdev);
949int r600_dma_resume(struct radeon_device *rdev);
950void r600_dma_fini(struct radeon_device *rdev);
951
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500952void cayman_dma_stop(struct radeon_device *rdev);
953int cayman_dma_resume(struct radeon_device *rdev);
954void cayman_dma_fini(struct radeon_device *rdev);
955
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200956/*
957 * CS.
958 */
959struct radeon_cs_reloc {
960 struct drm_gem_object *gobj;
Jerome Glisse4c788672009-11-20 14:29:23 +0100961 struct radeon_bo *robj;
962 struct radeon_bo_list lobj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200963 uint32_t handle;
964 uint32_t flags;
965};
966
967struct radeon_cs_chunk {
968 uint32_t chunk_id;
969 uint32_t length_dw;
Jerome Glisse721604a2012-01-05 22:11:05 -0500970 int kpage_idx[2];
971 uint32_t *kpage[2];
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200972 uint32_t *kdata;
Jerome Glisse721604a2012-01-05 22:11:05 -0500973 void __user *user_ptr;
974 int last_copied_page;
975 int last_page_index;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976};
977
978struct radeon_cs_parser {
Jerome Glissec8c15ff2010-01-18 13:01:36 +0100979 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200980 struct radeon_device *rdev;
981 struct drm_file *filp;
982 /* chunks */
983 unsigned nchunks;
984 struct radeon_cs_chunk *chunks;
985 uint64_t *chunks_array;
986 /* IB */
987 unsigned idx;
988 /* relocations */
989 unsigned nrelocs;
990 struct radeon_cs_reloc *relocs;
991 struct radeon_cs_reloc **relocs_ptr;
992 struct list_head validated;
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500993 unsigned dma_reloc_idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994 /* indices of various chunks */
995 int chunk_ib_idx;
996 int chunk_relocs_idx;
Jerome Glisse721604a2012-01-05 22:11:05 -0500997 int chunk_flags_idx;
Alex Deucherdfcf5f32012-03-20 17:18:14 -0400998 int chunk_const_ib_idx;
Jerome Glissef2e39222012-05-09 15:35:02 +0200999 struct radeon_ib ib;
1000 struct radeon_ib const_ib;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001001 void *track;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001002 unsigned family;
Marek Olšáke70f2242011-10-25 01:38:45 +02001003 int parser_error;
Jerome Glisse721604a2012-01-05 22:11:05 -05001004 u32 cs_flags;
1005 u32 ring;
1006 s32 priority;
Maarten Lankhorstecff6652013-06-27 13:48:17 +02001007 struct ww_acquire_ctx ticket;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008};
1009
Dave Airlie513bcb42009-09-23 16:56:27 +10001010extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
Andi Kleence580fa2011-10-13 16:08:47 -07001011extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
Dave Airlie513bcb42009-09-23 16:56:27 +10001012
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001013struct radeon_cs_packet {
1014 unsigned idx;
1015 unsigned type;
1016 unsigned reg;
1017 unsigned opcode;
1018 int count;
1019 unsigned one_reg_wr;
1020};
1021
1022typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
1023 struct radeon_cs_packet *pkt,
1024 unsigned idx, unsigned reg);
1025typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
1026 struct radeon_cs_packet *pkt);
1027
1028
1029/*
1030 * AGP
1031 */
1032int radeon_agp_init(struct radeon_device *rdev);
Dave Airlie0ebf1712009-11-05 15:39:10 +10001033void radeon_agp_resume(struct radeon_device *rdev);
Jerome Glisse10b06122010-05-21 18:48:54 +02001034void radeon_agp_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001035void radeon_agp_fini(struct radeon_device *rdev);
1036
1037
1038/*
1039 * Writeback
1040 */
1041struct radeon_wb {
Jerome Glisse4c788672009-11-20 14:29:23 +01001042 struct radeon_bo *wb_obj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001043 volatile uint32_t *wb;
1044 uint64_t gpu_addr;
Alex Deucher724c80e2010-08-27 18:25:25 -04001045 bool enabled;
Alex Deucherd0f8a852010-09-04 05:04:34 -04001046 bool use_event;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001047};
1048
Alex Deucher724c80e2010-08-27 18:25:25 -04001049#define RADEON_WB_SCRATCH_OFFSET 0
Alex Deucher89d35802012-07-17 14:02:31 -04001050#define RADEON_WB_RING0_NEXT_RPTR 256
Alex Deucher724c80e2010-08-27 18:25:25 -04001051#define RADEON_WB_CP_RPTR_OFFSET 1024
Alex Deucher0c88a022011-03-02 20:07:31 -05001052#define RADEON_WB_CP1_RPTR_OFFSET 1280
1053#define RADEON_WB_CP2_RPTR_OFFSET 1536
Alex Deucher4d756582012-09-27 15:08:35 -04001054#define R600_WB_DMA_RPTR_OFFSET 1792
Alex Deucher724c80e2010-08-27 18:25:25 -04001055#define R600_WB_IH_WPTR_OFFSET 2048
Alex Deucherf60cbd12012-12-04 15:27:33 -05001056#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
Alex Deucherd0f8a852010-09-04 05:04:34 -04001057#define R600_WB_EVENT_OFFSET 3072
Alex Deucher963e81f2013-06-26 17:37:11 -04001058#define CIK_WB_CP1_WPTR_OFFSET 3328
1059#define CIK_WB_CP2_WPTR_OFFSET 3584
Alex Deucher724c80e2010-08-27 18:25:25 -04001060
Jerome Glissec93bb852009-07-13 21:04:08 +02001061/**
1062 * struct radeon_pm - power management datas
1063 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
1064 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
1065 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
1066 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
1067 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
1068 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
1069 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
1070 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
1071 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001072 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
Jerome Glissec93bb852009-07-13 21:04:08 +02001073 * @needed_bandwidth: current bandwidth needs
1074 *
1075 * It keeps track of various data needed to take powermanagement decision.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001076 * Bandwidth need is used to determine minimun clock of the GPU and memory.
Jerome Glissec93bb852009-07-13 21:04:08 +02001077 * Equation between gpu/memory clock and available bandwidth is hw dependent
1078 * (type of memory, bus size, efficiency, ...)
1079 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001080
1081enum radeon_pm_method {
1082 PM_METHOD_PROFILE,
1083 PM_METHOD_DYNPM,
Alex Deucherda321c82013-04-12 13:55:22 -04001084 PM_METHOD_DPM,
Rafał Miłeckic913e232009-12-22 23:02:16 +01001085};
Alex Deucherce8f5372010-05-07 15:10:16 -04001086
1087enum radeon_dynpm_state {
1088 DYNPM_STATE_DISABLED,
1089 DYNPM_STATE_MINIMUM,
1090 DYNPM_STATE_PAUSED,
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001091 DYNPM_STATE_ACTIVE,
1092 DYNPM_STATE_SUSPENDED,
Alex Deucherce8f5372010-05-07 15:10:16 -04001093};
1094enum radeon_dynpm_action {
1095 DYNPM_ACTION_NONE,
1096 DYNPM_ACTION_MINIMUM,
1097 DYNPM_ACTION_DOWNCLOCK,
1098 DYNPM_ACTION_UPCLOCK,
1099 DYNPM_ACTION_DEFAULT
Rafał Miłeckic913e232009-12-22 23:02:16 +01001100};
Alex Deucher56278a82009-12-28 13:58:44 -05001101
1102enum radeon_voltage_type {
1103 VOLTAGE_NONE = 0,
1104 VOLTAGE_GPIO,
1105 VOLTAGE_VDDC,
1106 VOLTAGE_SW
1107};
1108
Alex Deucher0ec0e742009-12-23 13:21:58 -05001109enum radeon_pm_state_type {
Alex Deucherda321c82013-04-12 13:55:22 -04001110 /* not used for dpm */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001111 POWER_STATE_TYPE_DEFAULT,
1112 POWER_STATE_TYPE_POWERSAVE,
Alex Deucherda321c82013-04-12 13:55:22 -04001113 /* user selectable states */
Alex Deucher0ec0e742009-12-23 13:21:58 -05001114 POWER_STATE_TYPE_BATTERY,
1115 POWER_STATE_TYPE_BALANCED,
1116 POWER_STATE_TYPE_PERFORMANCE,
Alex Deucherda321c82013-04-12 13:55:22 -04001117 /* internal states */
1118 POWER_STATE_TYPE_INTERNAL_UVD,
1119 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1120 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1121 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1122 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1123 POWER_STATE_TYPE_INTERNAL_BOOT,
1124 POWER_STATE_TYPE_INTERNAL_THERMAL,
1125 POWER_STATE_TYPE_INTERNAL_ACPI,
1126 POWER_STATE_TYPE_INTERNAL_ULV,
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001127 POWER_STATE_TYPE_INTERNAL_3DPERF,
Alex Deucher0ec0e742009-12-23 13:21:58 -05001128};
1129
Alex Deucherce8f5372010-05-07 15:10:16 -04001130enum radeon_pm_profile_type {
1131 PM_PROFILE_DEFAULT,
1132 PM_PROFILE_AUTO,
1133 PM_PROFILE_LOW,
Alex Deucherc9e75b22010-06-02 17:56:01 -04001134 PM_PROFILE_MID,
Alex Deucherce8f5372010-05-07 15:10:16 -04001135 PM_PROFILE_HIGH,
1136};
1137
1138#define PM_PROFILE_DEFAULT_IDX 0
1139#define PM_PROFILE_LOW_SH_IDX 1
Alex Deucherc9e75b22010-06-02 17:56:01 -04001140#define PM_PROFILE_MID_SH_IDX 2
1141#define PM_PROFILE_HIGH_SH_IDX 3
1142#define PM_PROFILE_LOW_MH_IDX 4
1143#define PM_PROFILE_MID_MH_IDX 5
1144#define PM_PROFILE_HIGH_MH_IDX 6
1145#define PM_PROFILE_MAX 7
Alex Deucherce8f5372010-05-07 15:10:16 -04001146
1147struct radeon_pm_profile {
1148 int dpms_off_ps_idx;
1149 int dpms_on_ps_idx;
1150 int dpms_off_cm_idx;
1151 int dpms_on_cm_idx;
Alex Deucher516d0e42009-12-23 14:28:05 -05001152};
1153
Alex Deucher21a81222010-07-02 12:58:16 -04001154enum radeon_int_thermal_type {
1155 THERMAL_TYPE_NONE,
Alex Deucherda321c82013-04-12 13:55:22 -04001156 THERMAL_TYPE_EXTERNAL,
1157 THERMAL_TYPE_EXTERNAL_GPIO,
Alex Deucher21a81222010-07-02 12:58:16 -04001158 THERMAL_TYPE_RV6XX,
1159 THERMAL_TYPE_RV770,
Alex Deucherda321c82013-04-12 13:55:22 -04001160 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
Alex Deucher21a81222010-07-02 12:58:16 -04001161 THERMAL_TYPE_EVERGREEN,
Alex Deuchere33df252010-11-22 17:56:32 -05001162 THERMAL_TYPE_SUMO,
Alex Deucher4fddba12011-01-06 21:19:22 -05001163 THERMAL_TYPE_NI,
Alex Deucher14607d02012-03-20 17:18:09 -04001164 THERMAL_TYPE_SI,
Alex Deucherda321c82013-04-12 13:55:22 -04001165 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
Alex Deucher51150202012-12-18 22:07:14 -05001166 THERMAL_TYPE_CI,
Alex Deucher16fbe002013-04-22 21:41:26 -04001167 THERMAL_TYPE_KV,
Alex Deucher21a81222010-07-02 12:58:16 -04001168};
1169
Alex Deucher56278a82009-12-28 13:58:44 -05001170struct radeon_voltage {
1171 enum radeon_voltage_type type;
1172 /* gpio voltage */
1173 struct radeon_gpio_rec gpio;
1174 u32 delay; /* delay in usec from voltage drop to sclk change */
1175 bool active_high; /* voltage drop is active when bit is high */
1176 /* VDDC voltage */
1177 u8 vddc_id; /* index into vddc voltage table */
1178 u8 vddci_id; /* index into vddci voltage table */
1179 bool vddci_enabled;
1180 /* r6xx+ sw */
Alex Deucher2feea492011-04-12 14:49:24 -04001181 u16 voltage;
1182 /* evergreen+ vddci */
1183 u16 vddci;
Alex Deucher56278a82009-12-28 13:58:44 -05001184};
1185
Alex Deucherd7311172010-05-03 01:13:14 -04001186/* clock mode flags */
1187#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1188
Alex Deucher56278a82009-12-28 13:58:44 -05001189struct radeon_pm_clock_info {
1190 /* memory clock */
1191 u32 mclk;
1192 /* engine clock */
1193 u32 sclk;
1194 /* voltage info */
1195 struct radeon_voltage voltage;
Alex Deucherd7311172010-05-03 01:13:14 -04001196 /* standardized clock flags */
Alex Deucher56278a82009-12-28 13:58:44 -05001197 u32 flags;
1198};
1199
Alex Deuchera48b9b42010-04-22 14:03:55 -04001200/* state flags */
Alex Deucherd7311172010-05-03 01:13:14 -04001201#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
Alex Deuchera48b9b42010-04-22 14:03:55 -04001202
Alex Deucher56278a82009-12-28 13:58:44 -05001203struct radeon_power_state {
Alex Deucher0ec0e742009-12-23 13:21:58 -05001204 enum radeon_pm_state_type type;
Alex Deucher8f3f1c92011-11-04 10:09:43 -04001205 struct radeon_pm_clock_info *clock_info;
Alex Deucher56278a82009-12-28 13:58:44 -05001206 /* number of valid clock modes in this power state */
1207 int num_clock_modes;
Alex Deucher56278a82009-12-28 13:58:44 -05001208 struct radeon_pm_clock_info *default_clock_mode;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001209 /* standardized state flags */
1210 u32 flags;
Alex Deucher79daedc2010-04-22 14:25:19 -04001211 u32 misc; /* vbios specific flags */
1212 u32 misc2; /* vbios specific flags */
1213 int pcie_lanes; /* pcie lanes */
Alex Deucher56278a82009-12-28 13:58:44 -05001214};
1215
Rafał Miłecki27459322010-02-11 22:16:36 +00001216/*
1217 * Some modes are overclocked by very low value, accept them
1218 */
1219#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1220
Alex Deucher2e9d4c02013-04-12 13:58:03 -04001221enum radeon_dpm_auto_throttle_src {
1222 RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
1223 RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1224};
1225
1226enum radeon_dpm_event_src {
1227 RADEON_DPM_EVENT_SRC_ANALOG = 0,
1228 RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
1229 RADEON_DPM_EVENT_SRC_DIGITAL = 2,
1230 RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1231 RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1232};
1233
Alex Deucherda321c82013-04-12 13:55:22 -04001234struct radeon_ps {
1235 u32 caps; /* vbios flags */
1236 u32 class; /* vbios flags */
1237 u32 class2; /* vbios flags */
1238 /* UVD clocks */
1239 u32 vclk;
1240 u32 dclk;
Alex Deucherc4453e62013-05-15 15:53:57 -04001241 /* VCE clocks */
1242 u32 evclk;
1243 u32 ecclk;
Alex Deucherda321c82013-04-12 13:55:22 -04001244 /* asic priv */
1245 void *ps_priv;
1246};
1247
1248struct radeon_dpm_thermal {
1249 /* thermal interrupt work */
1250 struct work_struct work;
1251 /* low temperature threshold */
1252 int min_temp;
1253 /* high temperature threshold */
1254 int max_temp;
1255 /* was interrupt low to high or high to low */
1256 bool high_to_low;
1257};
1258
Alex Deucherd22b7e42012-11-29 19:27:56 -05001259enum radeon_clk_action
1260{
1261 RADEON_SCLK_UP = 1,
1262 RADEON_SCLK_DOWN
1263};
1264
1265struct radeon_blacklist_clocks
1266{
1267 u32 sclk;
1268 u32 mclk;
1269 enum radeon_clk_action action;
1270};
1271
Alex Deucher61b7d602012-11-14 19:57:42 -05001272struct radeon_clock_and_voltage_limits {
1273 u32 sclk;
1274 u32 mclk;
Alex Deuchercdf6e802013-10-23 16:13:42 -04001275 u16 vddc;
1276 u16 vddci;
Alex Deucher61b7d602012-11-14 19:57:42 -05001277};
1278
1279struct radeon_clock_array {
1280 u32 count;
1281 u32 *values;
1282};
1283
1284struct radeon_clock_voltage_dependency_entry {
1285 u32 clk;
1286 u16 v;
1287};
1288
1289struct radeon_clock_voltage_dependency_table {
1290 u32 count;
1291 struct radeon_clock_voltage_dependency_entry *entries;
1292};
1293
Alex Deucheref976ec2013-05-06 11:31:04 -04001294union radeon_cac_leakage_entry {
1295 struct {
1296 u16 vddc;
1297 u32 leakage;
1298 };
1299 struct {
1300 u16 vddc1;
1301 u16 vddc2;
1302 u16 vddc3;
1303 };
Alex Deucher61b7d602012-11-14 19:57:42 -05001304};
1305
1306struct radeon_cac_leakage_table {
1307 u32 count;
Alex Deucheref976ec2013-05-06 11:31:04 -04001308 union radeon_cac_leakage_entry *entries;
Alex Deucher61b7d602012-11-14 19:57:42 -05001309};
1310
Alex Deucher929ee7a2013-03-20 12:30:25 -04001311struct radeon_phase_shedding_limits_entry {
1312 u16 voltage;
1313 u32 sclk;
1314 u32 mclk;
1315};
1316
1317struct radeon_phase_shedding_limits_table {
1318 u32 count;
1319 struct radeon_phase_shedding_limits_entry *entries;
1320};
1321
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001322struct radeon_uvd_clock_voltage_dependency_entry {
1323 u32 vclk;
1324 u32 dclk;
1325 u16 v;
1326};
1327
1328struct radeon_uvd_clock_voltage_dependency_table {
1329 u8 count;
1330 struct radeon_uvd_clock_voltage_dependency_entry *entries;
1331};
1332
Alex Deucherd29f0132013-05-09 16:37:28 -04001333struct radeon_vce_clock_voltage_dependency_entry {
1334 u32 ecclk;
1335 u32 evclk;
1336 u16 v;
1337};
1338
1339struct radeon_vce_clock_voltage_dependency_table {
1340 u8 count;
1341 struct radeon_vce_clock_voltage_dependency_entry *entries;
1342};
1343
Alex Deuchera5cb3182013-03-20 13:00:18 -04001344struct radeon_ppm_table {
1345 u8 ppm_design;
1346 u16 cpu_core_number;
1347 u32 platform_tdp;
1348 u32 small_ac_platform_tdp;
1349 u32 platform_tdc;
1350 u32 small_ac_platform_tdc;
1351 u32 apu_tdp;
1352 u32 dgpu_tdp;
1353 u32 dgpu_ulv_power;
1354 u32 tj_max;
1355};
1356
Alex Deucher58cb7632013-05-06 12:15:33 -04001357struct radeon_cac_tdp_table {
1358 u16 tdp;
1359 u16 configurable_tdp;
1360 u16 tdc;
1361 u16 battery_power_limit;
1362 u16 small_power_limit;
1363 u16 low_cac_leakage;
1364 u16 high_cac_leakage;
1365 u16 maximum_power_delivery_limit;
1366};
1367
Alex Deucher61b7d602012-11-14 19:57:42 -05001368struct radeon_dpm_dynamic_state {
1369 struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
1370 struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
1371 struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
Alex Deucherdd621a22013-05-06 14:37:56 -04001372 struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
Alex Deucher4489cd622013-03-22 15:59:10 -04001373 struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
Alex Deucher84a9d9e2013-04-19 19:11:37 -04001374 struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
Alex Deucherd29f0132013-05-09 16:37:28 -04001375 struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
Alex Deucher94a914f2013-05-09 16:42:33 -04001376 struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1377 struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001378 struct radeon_clock_array valid_sclk_values;
1379 struct radeon_clock_array valid_mclk_values;
1380 struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
1381 struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
1382 u32 mclk_sclk_ratio;
1383 u32 sclk_mclk_delta;
1384 u16 vddc_vddci_delta;
1385 u16 min_vddc_for_pcie_gen2;
1386 struct radeon_cac_leakage_table cac_leakage_table;
Alex Deucher929ee7a2013-03-20 12:30:25 -04001387 struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
Alex Deuchera5cb3182013-03-20 13:00:18 -04001388 struct radeon_ppm_table *ppm_table;
Alex Deucher58cb7632013-05-06 12:15:33 -04001389 struct radeon_cac_tdp_table *cac_tdp_table;
Alex Deucher61b7d602012-11-14 19:57:42 -05001390};
1391
1392struct radeon_dpm_fan {
1393 u16 t_min;
1394 u16 t_med;
1395 u16 t_high;
1396 u16 pwm_min;
1397 u16 pwm_med;
1398 u16 pwm_high;
1399 u8 t_hyst;
1400 u32 cycle_delay;
1401 u16 t_max;
1402 bool ucode_fan_control;
1403};
1404
Alex Deucher32ce4652013-03-18 17:03:01 -04001405enum radeon_pcie_gen {
1406 RADEON_PCIE_GEN1 = 0,
1407 RADEON_PCIE_GEN2 = 1,
1408 RADEON_PCIE_GEN3 = 2,
1409 RADEON_PCIE_GEN_INVALID = 0xffff
1410};
1411
Alex Deucher70d01a52013-07-02 18:38:02 -04001412enum radeon_dpm_forced_level {
1413 RADEON_DPM_FORCED_LEVEL_AUTO = 0,
1414 RADEON_DPM_FORCED_LEVEL_LOW = 1,
1415 RADEON_DPM_FORCED_LEVEL_HIGH = 2,
1416};
1417
Alex Deucherda321c82013-04-12 13:55:22 -04001418struct radeon_dpm {
1419 struct radeon_ps *ps;
1420 /* number of valid power states */
1421 int num_ps;
1422 /* current power state that is active */
1423 struct radeon_ps *current_ps;
1424 /* requested power state */
1425 struct radeon_ps *requested_ps;
1426 /* boot up power state */
1427 struct radeon_ps *boot_ps;
1428 /* default uvd power state */
1429 struct radeon_ps *uvd_ps;
1430 enum radeon_pm_state_type state;
1431 enum radeon_pm_state_type user_state;
1432 u32 platform_caps;
1433 u32 voltage_response_time;
1434 u32 backbias_response_time;
1435 void *priv;
1436 u32 new_active_crtcs;
1437 int new_active_crtc_count;
1438 u32 current_active_crtcs;
1439 int current_active_crtc_count;
Alex Deucher61b7d602012-11-14 19:57:42 -05001440 struct radeon_dpm_dynamic_state dyn_state;
1441 struct radeon_dpm_fan fan;
1442 u32 tdp_limit;
1443 u32 near_tdp_limit;
Alex Deuchera9e61412013-06-25 17:56:16 -04001444 u32 near_tdp_limit_adjusted;
Alex Deucher61b7d602012-11-14 19:57:42 -05001445 u32 sq_ramping_threshold;
1446 u32 cac_leakage;
1447 u16 tdp_od_limit;
1448 u32 tdp_adjustment;
1449 u16 load_line_slope;
1450 bool power_control;
Alex Deucher5ca302f2012-11-30 10:56:57 -05001451 bool ac_power;
Alex Deucherda321c82013-04-12 13:55:22 -04001452 /* special states active */
1453 bool thermal_active;
Alex Deucher8a227552013-06-21 15:12:57 -04001454 bool uvd_active;
Alex Deucherda321c82013-04-12 13:55:22 -04001455 /* thermal handling */
1456 struct radeon_dpm_thermal thermal;
Alex Deucher70d01a52013-07-02 18:38:02 -04001457 /* forced levels */
1458 enum radeon_dpm_forced_level forced_level;
Alex Deucherce3537d2013-07-24 12:12:49 -04001459 /* track UVD streams */
1460 unsigned sd;
1461 unsigned hd;
Alex Deucherda321c82013-04-12 13:55:22 -04001462};
1463
Alex Deucherce3537d2013-07-24 12:12:49 -04001464void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001465
Jerome Glissec93bb852009-07-13 21:04:08 +02001466struct radeon_pm {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001467 struct mutex mutex;
Christian Königdb7fce32012-05-11 14:57:18 +02001468 /* write locked while reprogramming mclk */
1469 struct rw_semaphore mclk_lock;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001470 u32 active_crtcs;
1471 int active_crtc_count;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001472 int req_vblank;
Rafał Miłecki839461d2010-03-02 22:06:51 +01001473 bool vblank_sync;
Jerome Glissec93bb852009-07-13 21:04:08 +02001474 fixed20_12 max_bandwidth;
1475 fixed20_12 igp_sideport_mclk;
1476 fixed20_12 igp_system_mclk;
1477 fixed20_12 igp_ht_link_clk;
1478 fixed20_12 igp_ht_link_width;
1479 fixed20_12 k8_bandwidth;
1480 fixed20_12 sideport_bandwidth;
1481 fixed20_12 ht_bandwidth;
1482 fixed20_12 core_bandwidth;
1483 fixed20_12 sclk;
Alex Deucherf47299c2010-03-16 20:54:38 -04001484 fixed20_12 mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02001485 fixed20_12 needed_bandwidth;
Alex Deucher0975b162011-02-02 18:42:03 -05001486 struct radeon_power_state *power_state;
Alex Deucher56278a82009-12-28 13:58:44 -05001487 /* number of valid power states */
1488 int num_power_states;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001489 int current_power_state_index;
1490 int current_clock_mode_index;
1491 int requested_power_state_index;
1492 int requested_clock_mode_index;
1493 int default_power_state_index;
1494 u32 current_sclk;
1495 u32 current_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001496 u16 current_vddc;
1497 u16 current_vddci;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001498 u32 default_sclk;
1499 u32 default_mclk;
Alex Deucher2feea492011-04-12 14:49:24 -04001500 u16 default_vddc;
1501 u16 default_vddci;
Alex Deucher29fb52c2010-03-11 10:01:17 -05001502 struct radeon_i2c_chan *i2c_bus;
Alex Deucherce8f5372010-05-07 15:10:16 -04001503 /* selected pm method */
1504 enum radeon_pm_method pm_method;
1505 /* dynpm power management */
1506 struct delayed_work dynpm_idle_work;
1507 enum radeon_dynpm_state dynpm_state;
1508 enum radeon_dynpm_action dynpm_planned_action;
1509 unsigned long dynpm_action_timeout;
1510 bool dynpm_can_upclock;
1511 bool dynpm_can_downclock;
1512 /* profile-based power management */
1513 enum radeon_pm_profile_type profile;
1514 int profile_index;
1515 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
Alex Deucher21a81222010-07-02 12:58:16 -04001516 /* internal thermal controller on rv6xx+ */
1517 enum radeon_int_thermal_type int_thermal_type;
1518 struct device *int_hwmon_dev;
Alex Deucherda321c82013-04-12 13:55:22 -04001519 /* dpm */
1520 bool dpm_enabled;
1521 struct radeon_dpm dpm;
Jerome Glissec93bb852009-07-13 21:04:08 +02001522};
1523
Alex Deuchera4c9e2e2011-11-04 10:09:41 -04001524int radeon_pm_get_type_index(struct radeon_device *rdev,
1525 enum radeon_pm_state_type ps_type,
1526 int instance);
Christian Königf2ba57b2013-04-08 12:41:29 +02001527/*
1528 * UVD
1529 */
1530#define RADEON_MAX_UVD_HANDLES 10
1531#define RADEON_UVD_STACK_SIZE (1024*1024)
1532#define RADEON_UVD_HEAP_SIZE (1024*1024)
1533
1534struct radeon_uvd {
1535 struct radeon_bo *vcpu_bo;
1536 void *cpu_addr;
1537 uint64_t gpu_addr;
Christian König9cc2e0e2013-07-12 10:18:09 -04001538 void *saved_bo;
Christian Königf2ba57b2013-04-08 12:41:29 +02001539 atomic_t handles[RADEON_MAX_UVD_HANDLES];
1540 struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
Alex Deucher85a129c2013-08-05 12:41:20 -04001541 unsigned img_size[RADEON_MAX_UVD_HANDLES];
Christian König55b51c82013-04-18 15:25:59 +02001542 struct delayed_work idle_work;
Christian Königf2ba57b2013-04-08 12:41:29 +02001543};
1544
1545int radeon_uvd_init(struct radeon_device *rdev);
1546void radeon_uvd_fini(struct radeon_device *rdev);
1547int radeon_uvd_suspend(struct radeon_device *rdev);
1548int radeon_uvd_resume(struct radeon_device *rdev);
1549int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
1550 uint32_t handle, struct radeon_fence **fence);
1551int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
1552 uint32_t handle, struct radeon_fence **fence);
1553void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
1554void radeon_uvd_free_handles(struct radeon_device *rdev,
1555 struct drm_file *filp);
1556int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
Christian König55b51c82013-04-18 15:25:59 +02001557void radeon_uvd_note_usage(struct radeon_device *rdev);
Christian Königfacd1122013-04-29 11:55:02 +02001558int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
1559 unsigned vclk, unsigned dclk,
1560 unsigned vco_min, unsigned vco_max,
1561 unsigned fb_factor, unsigned fb_mask,
1562 unsigned pd_min, unsigned pd_max,
1563 unsigned pd_even,
1564 unsigned *optimal_fb_div,
1565 unsigned *optimal_vclk_div,
1566 unsigned *optimal_dclk_div);
1567int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
1568 unsigned cg_upll_func_cntl);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001569
Alex Deucherb5306022013-07-31 16:51:33 -04001570struct r600_audio_pin {
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001571 int channels;
1572 int rate;
1573 int bits_per_sample;
1574 u8 status_bits;
1575 u8 category_code;
Alex Deucherb5306022013-07-31 16:51:33 -04001576 u32 offset;
1577 bool connected;
1578 u32 id;
1579};
1580
1581struct r600_audio {
1582 bool enabled;
1583 struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
1584 int num_pins;
Rafał Miłeckia92553a2012-04-28 23:35:20 +02001585};
1586
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001587/*
1588 * Benchmarking
1589 */
Ilija Hadzic638dd7d2011-10-12 23:29:39 -04001590void radeon_benchmark(struct radeon_device *rdev, int test_number);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001591
1592
1593/*
Michel Dänzerecc0b322009-07-21 11:23:57 +02001594 * Testing
1595 */
1596void radeon_test_moves(struct radeon_device *rdev);
Christian König60a7e392011-09-27 12:31:00 +02001597void radeon_test_ring_sync(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02001598 struct radeon_ring *cpA,
1599 struct radeon_ring *cpB);
Christian König60a7e392011-09-27 12:31:00 +02001600void radeon_test_syncing(struct radeon_device *rdev);
Michel Dänzerecc0b322009-07-21 11:23:57 +02001601
1602
1603/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001604 * Debugfs
1605 */
Christian König4d8bf9a2011-10-24 14:54:54 +02001606struct radeon_debugfs {
1607 struct drm_info_list *files;
1608 unsigned num_files;
1609};
1610
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001611int radeon_debugfs_add_files(struct radeon_device *rdev,
1612 struct drm_info_list *files,
1613 unsigned nfiles);
1614int radeon_debugfs_fence_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001615
Christian König76a0df82013-08-13 11:56:50 +02001616/*
1617 * ASIC ring specific functions.
1618 */
1619struct radeon_asic_ring {
1620 /* ring read/write ptr handling */
1621 u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1622 u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1623 void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
1624
1625 /* validating and patching of IBs */
1626 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
1627 int (*cs_parse)(struct radeon_cs_parser *p);
1628
1629 /* command emmit functions */
1630 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
1631 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1632 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1633 struct radeon_semaphore *semaphore, bool emit_wait);
1634 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
1635
1636 /* testing functions */
1637 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1638 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1639 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
1640
1641 /* deprecated */
1642 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1643};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001644
1645/*
1646 * ASIC specific functions.
1647 */
1648struct radeon_asic {
Jerome Glisse068a1172009-06-17 13:28:30 +02001649 int (*init)(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001650 void (*fini)(struct radeon_device *rdev);
1651 int (*resume)(struct radeon_device *rdev);
1652 int (*suspend)(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +10001653 void (*vga_set_state)(struct radeon_device *rdev, bool state);
Jerome Glissea2d07b72010-03-09 14:45:11 +00001654 int (*asic_reset)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001655 /* ioctl hw specific callback. Some hw might want to perform special
1656 * operation on specific ioctl. For instance on wait idle some hw
1657 * might want to perform and HDP flush through MMIO as it seems that
1658 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1659 * through ring.
1660 */
1661 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1662 /* check if 3D engine is idle */
1663 bool (*gui_idle)(struct radeon_device *rdev);
1664 /* wait for mc_idle */
1665 int (*mc_wait_for_idle)(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -05001666 /* get the reference clock */
1667 u32 (*get_xclk)(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -05001668 /* get the gpu clock counter */
1669 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
Alex Deucher54e88e02012-02-23 18:10:29 -05001670 /* gart */
Alex Deucherc5b3b852012-02-23 17:53:46 -05001671 struct {
1672 void (*tlb_flush)(struct radeon_device *rdev);
1673 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1674 } gart;
Christian König05b07142012-08-06 20:21:10 +02001675 struct {
1676 int (*init)(struct radeon_device *rdev);
1677 void (*fini)(struct radeon_device *rdev);
Christian König2a6f1ab2012-08-11 15:00:30 +02001678
1679 u32 pt_ring_index;
Alex Deucher43f12142013-02-01 17:32:42 +01001680 void (*set_page)(struct radeon_device *rdev,
1681 struct radeon_ib *ib,
1682 uint64_t pe,
Christian Königdce34bf2012-09-17 19:36:18 +02001683 uint64_t addr, unsigned count,
1684 uint32_t incr, uint32_t flags);
Christian König05b07142012-08-06 20:21:10 +02001685 } vm;
Alex Deucher54e88e02012-02-23 18:10:29 -05001686 /* ring specific callbacks */
Christian König76a0df82013-08-13 11:56:50 +02001687 struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
Alex Deucher54e88e02012-02-23 18:10:29 -05001688 /* irqs */
Alex Deucherb35ea4a2012-02-23 17:53:43 -05001689 struct {
1690 int (*set)(struct radeon_device *rdev);
1691 int (*process)(struct radeon_device *rdev);
1692 } irq;
Alex Deucher54e88e02012-02-23 18:10:29 -05001693 /* displays */
Alex Deucherc79a49c2012-02-23 17:53:47 -05001694 struct {
1695 /* display watermarks */
1696 void (*bandwidth_update)(struct radeon_device *rdev);
1697 /* get frame count */
1698 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1699 /* wait for vblank */
1700 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
Alex Deucher37e9b6a2012-08-03 11:39:43 -04001701 /* set backlight level */
1702 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -04001703 /* get backlight level */
1704 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -04001705 /* audio callbacks */
1706 void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
1707 void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucherc79a49c2012-02-23 17:53:47 -05001708 } display;
Alex Deucher54e88e02012-02-23 18:10:29 -05001709 /* copy functions for bo handling */
Alex Deucher27cd7762012-02-23 17:53:42 -05001710 struct {
1711 int (*blit)(struct radeon_device *rdev,
1712 uint64_t src_offset,
1713 uint64_t dst_offset,
1714 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001715 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001716 u32 blit_ring_index;
1717 int (*dma)(struct radeon_device *rdev,
1718 uint64_t src_offset,
1719 uint64_t dst_offset,
1720 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001721 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001722 u32 dma_ring_index;
1723 /* method used for bo copy */
1724 int (*copy)(struct radeon_device *rdev,
1725 uint64_t src_offset,
1726 uint64_t dst_offset,
1727 unsigned num_gpu_pages,
Christian König876dc9f2012-05-08 14:24:01 +02001728 struct radeon_fence **fence);
Alex Deucher27cd7762012-02-23 17:53:42 -05001729 /* ring used for bo copies */
1730 u32 copy_ring_index;
1731 } copy;
Alex Deucher54e88e02012-02-23 18:10:29 -05001732 /* surfaces */
Alex Deucher9e6f3d02012-02-23 17:53:49 -05001733 struct {
1734 int (*set_reg)(struct radeon_device *rdev, int reg,
1735 uint32_t tiling_flags, uint32_t pitch,
1736 uint32_t offset, uint32_t obj_size);
1737 void (*clear_reg)(struct radeon_device *rdev, int reg);
1738 } surface;
Alex Deucher54e88e02012-02-23 18:10:29 -05001739 /* hotplug detect */
Alex Deucher901ea572012-02-23 17:53:39 -05001740 struct {
1741 void (*init)(struct radeon_device *rdev);
1742 void (*fini)(struct radeon_device *rdev);
1743 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1744 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1745 } hpd;
Alex Deucherda321c82013-04-12 13:55:22 -04001746 /* static power management */
Alex Deuchera02fa392012-02-23 17:53:41 -05001747 struct {
1748 void (*misc)(struct radeon_device *rdev);
1749 void (*prepare)(struct radeon_device *rdev);
1750 void (*finish)(struct radeon_device *rdev);
1751 void (*init_profile)(struct radeon_device *rdev);
1752 void (*get_dynpm_state)(struct radeon_device *rdev);
Alex Deucher798bcf72012-02-23 17:53:48 -05001753 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1754 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1755 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1756 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1757 int (*get_pcie_lanes)(struct radeon_device *rdev);
1758 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1759 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
Alex Deucher73afc702013-04-08 12:41:30 +02001760 int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -04001761 int (*get_temperature)(struct radeon_device *rdev);
Alex Deuchera02fa392012-02-23 17:53:41 -05001762 } pm;
Alex Deucherda321c82013-04-12 13:55:22 -04001763 /* dynamic power management */
1764 struct {
1765 int (*init)(struct radeon_device *rdev);
1766 void (*setup_asic)(struct radeon_device *rdev);
1767 int (*enable)(struct radeon_device *rdev);
1768 void (*disable)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001769 int (*pre_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001770 int (*set_power_state)(struct radeon_device *rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -05001771 void (*post_set_power_state)(struct radeon_device *rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001772 void (*display_configuration_changed)(struct radeon_device *rdev);
1773 void (*fini)(struct radeon_device *rdev);
1774 u32 (*get_sclk)(struct radeon_device *rdev, bool low);
1775 u32 (*get_mclk)(struct radeon_device *rdev, bool low);
1776 void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
Alex Deucher1316b792013-06-28 09:28:39 -04001777 void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
Alex Deucher70d01a52013-07-02 18:38:02 -04001778 int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
Alex Deucher48783062013-07-08 11:35:06 -04001779 bool (*vblank_too_short)(struct radeon_device *rdev);
Alex Deucher9e9d9762013-07-31 18:13:23 -04001780 void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
Alex Deucher1c71bda2013-09-09 19:11:52 -04001781 void (*enable_bapm)(struct radeon_device *rdev, bool enable);
Alex Deucherda321c82013-04-12 13:55:22 -04001782 } dpm;
Alex Deucher6f34be52010-11-21 10:59:01 -05001783 /* pageflipping */
Alex Deucher0f9e0062012-02-23 17:53:40 -05001784 struct {
1785 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1786 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1787 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1788 } pflip;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001789};
1790
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001791/*
1792 * Asic structures
1793 */
Dave Airlie551ebd82009-09-01 15:25:57 +10001794struct r100_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001795 const unsigned *reg_safe_bm;
1796 unsigned reg_safe_bm_size;
1797 u32 hdp_cntl;
Dave Airlie551ebd82009-09-01 15:25:57 +10001798};
1799
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001800struct r300_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001801 const unsigned *reg_safe_bm;
1802 unsigned reg_safe_bm_size;
1803 u32 resync_scratch;
1804 u32 hdp_cntl;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001805};
1806
1807struct r600_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001808 unsigned max_pipes;
1809 unsigned max_tile_pipes;
1810 unsigned max_simds;
1811 unsigned max_backends;
1812 unsigned max_gprs;
1813 unsigned max_threads;
1814 unsigned max_stack_entries;
1815 unsigned max_hw_contexts;
1816 unsigned max_gs_threads;
1817 unsigned sx_max_export_size;
1818 unsigned sx_max_export_pos_size;
1819 unsigned sx_max_export_smx_size;
1820 unsigned sq_num_cf_insts;
1821 unsigned tiling_nbanks;
1822 unsigned tiling_npipes;
1823 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001824 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001825 unsigned backend_map;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001826};
1827
1828struct rv770_asic {
Jerome Glisse225758d2010-03-09 14:45:10 +00001829 unsigned max_pipes;
1830 unsigned max_tile_pipes;
1831 unsigned max_simds;
1832 unsigned max_backends;
1833 unsigned max_gprs;
1834 unsigned max_threads;
1835 unsigned max_stack_entries;
1836 unsigned max_hw_contexts;
1837 unsigned max_gs_threads;
1838 unsigned sx_max_export_size;
1839 unsigned sx_max_export_pos_size;
1840 unsigned sx_max_export_smx_size;
1841 unsigned sq_num_cf_insts;
1842 unsigned sx_num_of_sets;
1843 unsigned sc_prim_fifo_size;
1844 unsigned sc_hiz_tile_fifo_size;
1845 unsigned sc_earlyz_tile_fifo_fize;
1846 unsigned tiling_nbanks;
1847 unsigned tiling_npipes;
1848 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001849 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001850 unsigned backend_map;
Jerome Glisse21f9a4372009-09-11 15:55:33 +02001851};
1852
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001853struct evergreen_asic {
1854 unsigned num_ses;
1855 unsigned max_pipes;
1856 unsigned max_tile_pipes;
1857 unsigned max_simds;
1858 unsigned max_backends;
1859 unsigned max_gprs;
1860 unsigned max_threads;
1861 unsigned max_stack_entries;
1862 unsigned max_hw_contexts;
1863 unsigned max_gs_threads;
1864 unsigned sx_max_export_size;
1865 unsigned sx_max_export_pos_size;
1866 unsigned sx_max_export_smx_size;
1867 unsigned sq_num_cf_insts;
1868 unsigned sx_num_of_sets;
1869 unsigned sc_prim_fifo_size;
1870 unsigned sc_hiz_tile_fifo_size;
1871 unsigned sc_earlyz_tile_fifo_size;
1872 unsigned tiling_nbanks;
1873 unsigned tiling_npipes;
1874 unsigned tiling_group_size;
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001875 unsigned tile_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001876 unsigned backend_map;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001877};
1878
Alex Deucherfecf1d02011-03-02 20:07:29 -05001879struct cayman_asic {
1880 unsigned max_shader_engines;
1881 unsigned max_pipes_per_simd;
1882 unsigned max_tile_pipes;
1883 unsigned max_simds_per_se;
1884 unsigned max_backends_per_se;
1885 unsigned max_texture_channel_caches;
1886 unsigned max_gprs;
1887 unsigned max_threads;
1888 unsigned max_gs_threads;
1889 unsigned max_stack_entries;
1890 unsigned sx_num_of_sets;
1891 unsigned sx_max_export_size;
1892 unsigned sx_max_export_pos_size;
1893 unsigned sx_max_export_smx_size;
1894 unsigned max_hw_contexts;
1895 unsigned sq_num_cf_insts;
1896 unsigned sc_prim_fifo_size;
1897 unsigned sc_hiz_tile_fifo_size;
1898 unsigned sc_earlyz_tile_fifo_size;
1899
1900 unsigned num_shader_engines;
1901 unsigned num_shader_pipes_per_simd;
1902 unsigned num_tile_pipes;
1903 unsigned num_simds_per_se;
1904 unsigned num_backends_per_se;
1905 unsigned backend_disable_mask_per_asic;
1906 unsigned backend_map;
1907 unsigned num_texture_channel_caches;
1908 unsigned mem_max_burst_length_bytes;
1909 unsigned mem_row_size_in_kb;
1910 unsigned shader_engine_tile_size;
1911 unsigned num_gpus;
1912 unsigned multi_gpu_tile_size;
1913
1914 unsigned tile_config;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001915};
1916
Alex Deucher0a96d722012-03-20 17:18:11 -04001917struct si_asic {
1918 unsigned max_shader_engines;
Alex Deucher0a96d722012-03-20 17:18:11 -04001919 unsigned max_tile_pipes;
Alex Deucher1a8ca752012-06-01 18:58:22 -04001920 unsigned max_cu_per_sh;
1921 unsigned max_sh_per_se;
Alex Deucher0a96d722012-03-20 17:18:11 -04001922 unsigned max_backends_per_se;
1923 unsigned max_texture_channel_caches;
1924 unsigned max_gprs;
1925 unsigned max_gs_threads;
1926 unsigned max_hw_contexts;
1927 unsigned sc_prim_fifo_size_frontend;
1928 unsigned sc_prim_fifo_size_backend;
1929 unsigned sc_hiz_tile_fifo_size;
1930 unsigned sc_earlyz_tile_fifo_size;
1931
Alex Deucher0a96d722012-03-20 17:18:11 -04001932 unsigned num_tile_pipes;
1933 unsigned num_backends_per_se;
1934 unsigned backend_disable_mask_per_asic;
1935 unsigned backend_map;
1936 unsigned num_texture_channel_caches;
1937 unsigned mem_max_burst_length_bytes;
1938 unsigned mem_row_size_in_kb;
1939 unsigned shader_engine_tile_size;
1940 unsigned num_gpus;
1941 unsigned multi_gpu_tile_size;
1942
1943 unsigned tile_config;
Jerome Glisse64d7b8b2013-04-09 11:17:08 -04001944 uint32_t tile_mode_array[32];
Alex Deucher0a96d722012-03-20 17:18:11 -04001945};
1946
Alex Deucher8cc1a532013-04-09 12:41:24 -04001947struct cik_asic {
1948 unsigned max_shader_engines;
1949 unsigned max_tile_pipes;
1950 unsigned max_cu_per_sh;
1951 unsigned max_sh_per_se;
1952 unsigned max_backends_per_se;
1953 unsigned max_texture_channel_caches;
1954 unsigned max_gprs;
1955 unsigned max_gs_threads;
1956 unsigned max_hw_contexts;
1957 unsigned sc_prim_fifo_size_frontend;
1958 unsigned sc_prim_fifo_size_backend;
1959 unsigned sc_hiz_tile_fifo_size;
1960 unsigned sc_earlyz_tile_fifo_size;
1961
1962 unsigned num_tile_pipes;
1963 unsigned num_backends_per_se;
1964 unsigned backend_disable_mask_per_asic;
1965 unsigned backend_map;
1966 unsigned num_texture_channel_caches;
1967 unsigned mem_max_burst_length_bytes;
1968 unsigned mem_row_size_in_kb;
1969 unsigned shader_engine_tile_size;
1970 unsigned num_gpus;
1971 unsigned multi_gpu_tile_size;
1972
1973 unsigned tile_config;
Alex Deucher39aee492013-04-10 13:41:25 -04001974 uint32_t tile_mode_array[32];
Alex Deucher8cc1a532013-04-09 12:41:24 -04001975};
1976
Jerome Glisse068a1172009-06-17 13:28:30 +02001977union radeon_asic_config {
1978 struct r300_asic r300;
Dave Airlie551ebd82009-09-01 15:25:57 +10001979 struct r100_asic r100;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001980 struct r600_asic r600;
1981 struct rv770_asic rv770;
Alex Deucher32fcdbf2010-03-24 13:33:47 -04001982 struct evergreen_asic evergreen;
Alex Deucherfecf1d02011-03-02 20:07:29 -05001983 struct cayman_asic cayman;
Alex Deucher0a96d722012-03-20 17:18:11 -04001984 struct si_asic si;
Alex Deucher8cc1a532013-04-09 12:41:24 -04001985 struct cik_asic cik;
Jerome Glisse068a1172009-06-17 13:28:30 +02001986};
1987
Daniel Vetter0a10c852010-03-11 21:19:14 +00001988/*
1989 * asic initizalization from radeon_asic.c
1990 */
1991void radeon_agp_disable(struct radeon_device *rdev);
1992int radeon_asic_init(struct radeon_device *rdev);
1993
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001994
1995/*
1996 * IOCTL.
1997 */
1998int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1999 struct drm_file *filp);
2000int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *filp);
2002int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *file_priv);
2004int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
2005 struct drm_file *file_priv);
2006int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2007 struct drm_file *file_priv);
2008int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
2009 struct drm_file *file_priv);
2010int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2011 struct drm_file *filp);
2012int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
2013 struct drm_file *filp);
2014int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
2015 struct drm_file *filp);
2016int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
2017 struct drm_file *filp);
Jerome Glisse721604a2012-01-05 22:11:05 -05002018int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
2019 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002020int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Dave Airliee024e112009-06-24 09:48:08 +10002021int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2022 struct drm_file *filp);
2023int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2024 struct drm_file *filp);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002025
Alex Deucher16cdf042011-10-28 10:30:02 -04002026/* VRAM scratch page for HDP bug, default vram page */
2027struct r600_vram_scratch {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002028 struct radeon_bo *robj;
2029 volatile uint32_t *ptr;
Alex Deucher16cdf042011-10-28 10:30:02 -04002030 u64 gpu_addr;
Alex Deucher87cbf8f2010-08-27 13:59:54 -04002031};
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002032
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002033/*
2034 * ACPI
2035 */
2036struct radeon_atif_notification_cfg {
2037 bool enabled;
2038 int command_code;
2039};
2040
2041struct radeon_atif_notifications {
2042 bool display_switch;
2043 bool expansion_mode_change;
2044 bool thermal_state;
2045 bool forced_power_state;
2046 bool system_power_state;
2047 bool display_conf_change;
2048 bool px_gfx_switch;
2049 bool brightness_change;
2050 bool dgpu_display_event;
2051};
2052
2053struct radeon_atif_functions {
2054 bool system_params;
2055 bool sbios_requests;
2056 bool select_active_disp;
2057 bool lid_state;
2058 bool get_tv_standard;
2059 bool set_tv_standard;
2060 bool get_panel_expansion_mode;
2061 bool set_panel_expansion_mode;
2062 bool temperature_change;
2063 bool graphics_device_types;
2064};
2065
2066struct radeon_atif {
2067 struct radeon_atif_notifications notifications;
2068 struct radeon_atif_functions functions;
2069 struct radeon_atif_notification_cfg notification_cfg;
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002070 struct radeon_encoder *encoder_for_bl;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002071};
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002072
Alex Deuchere3a15922012-08-16 11:13:43 -04002073struct radeon_atcs_functions {
2074 bool get_ext_state;
2075 bool pcie_perf_req;
2076 bool pcie_dev_rdy;
2077 bool pcie_bus_width;
2078};
2079
2080struct radeon_atcs {
2081 struct radeon_atcs_functions functions;
2082};
2083
Michel Dänzer7a1619b2011-11-10 18:57:26 +01002084/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002085 * Core structure, functions and helpers.
2086 */
2087typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
2088typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
2089
2090struct radeon_device {
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002091 struct device *dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002092 struct drm_device *ddev;
2093 struct pci_dev *pdev;
Jerome Glissedee53e72012-07-02 12:45:19 -04002094 struct rw_semaphore exclusive_lock;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002095 /* ASIC */
Jerome Glisse068a1172009-06-17 13:28:30 +02002096 union radeon_asic_config config;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002097 enum radeon_family family;
2098 unsigned long flags;
2099 int usec_timeout;
2100 enum radeon_pll_errata pll_errata;
2101 int num_gb_pipes;
Alex Deucherf779b3e2009-08-19 19:11:39 -04002102 int num_z_pipes;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002103 int disp_priority;
2104 /* BIOS */
2105 uint8_t *bios;
2106 bool is_atom_bios;
2107 uint16_t bios_header_start;
Jerome Glisse4c788672009-11-20 14:29:23 +01002108 struct radeon_bo *stollen_vga_memory;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002109 /* Register mmio */
Dave Airlie4c9bc752009-06-29 18:29:12 +10002110 resource_size_t rmmio_base;
2111 resource_size_t rmmio_size;
Daniel Vetter2c385152012-12-02 14:06:15 +01002112 /* protects concurrent MM_INDEX/DATA based register access */
2113 spinlock_t mmio_idx_lock;
Alex Deucherfe781182013-09-03 18:19:42 -04002114 /* protects concurrent SMC based register access */
2115 spinlock_t smc_idx_lock;
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002116 /* protects concurrent PLL register access */
2117 spinlock_t pll_idx_lock;
2118 /* protects concurrent MC register access */
2119 spinlock_t mc_idx_lock;
2120 /* protects concurrent PCIE register access */
2121 spinlock_t pcie_idx_lock;
2122 /* protects concurrent PCIE_PORT register access */
2123 spinlock_t pciep_idx_lock;
2124 /* protects concurrent PIF register access */
2125 spinlock_t pif_idx_lock;
2126 /* protects concurrent CG register access */
2127 spinlock_t cg_idx_lock;
2128 /* protects concurrent UVD register access */
2129 spinlock_t uvd_idx_lock;
2130 /* protects concurrent RCU register access */
2131 spinlock_t rcu_idx_lock;
2132 /* protects concurrent DIDT register access */
2133 spinlock_t didt_idx_lock;
2134 /* protects concurrent ENDPOINT (audio) register access */
2135 spinlock_t end_idx_lock;
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002136 void __iomem *rmmio;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002137 radeon_rreg_t mc_rreg;
2138 radeon_wreg_t mc_wreg;
2139 radeon_rreg_t pll_rreg;
2140 radeon_wreg_t pll_wreg;
Dave Airliede1b2892009-08-12 18:43:14 +10002141 uint32_t pcie_reg_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002142 radeon_rreg_t pciep_rreg;
2143 radeon_wreg_t pciep_wreg;
Alex Deucher351a52a2010-06-30 11:52:50 -04002144 /* io port */
2145 void __iomem *rio_mem;
2146 resource_size_t rio_mem_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002147 struct radeon_clock clock;
2148 struct radeon_mc mc;
2149 struct radeon_gart gart;
2150 struct radeon_mode_info mode_info;
2151 struct radeon_scratch scratch;
Alex Deucher75efdee2013-03-04 12:47:46 -05002152 struct radeon_doorbell doorbell;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002153 struct radeon_mman mman;
Alex Deucher74652802011-08-25 13:39:48 -04002154 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
Jerome Glisse0085c9502012-05-09 15:34:55 +02002155 wait_queue_head_t fence_queue;
Christian Königd6999bc2012-05-09 15:34:45 +02002156 struct mutex ring_lock;
Christian Könige32eb502011-10-23 12:56:27 +02002157 struct radeon_ring ring[RADEON_NUM_RINGS];
Jerome Glissec507f7e2012-05-09 15:34:58 +02002158 bool ib_pool_ready;
2159 struct radeon_sa_manager ring_tmp_bo;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002160 struct radeon_irq irq;
2161 struct radeon_asic *asic;
2162 struct radeon_gem gem;
Jerome Glissec93bb852009-07-13 21:04:08 +02002163 struct radeon_pm pm;
Christian Königf2ba57b2013-04-08 12:41:29 +02002164 struct radeon_uvd uvd;
Yang Zhaof657c2a2009-09-15 12:21:01 +10002165 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002166 struct radeon_wb wb;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002167 struct radeon_dummy_page dummy_page;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002168 bool shutdown;
2169 bool suspend;
Dave Airliead49f502009-07-10 22:36:26 +10002170 bool need_dma32;
Jerome Glisse733289c2009-09-16 15:24:21 +02002171 bool accel_working;
Samuel Lia0a53aa2013-04-08 17:25:47 -04002172 bool fastfb_working; /* IGP feature*/
Dave Airliee024e112009-06-24 09:48:08 +10002173 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002174 const struct firmware *me_fw; /* all family ME firmware */
2175 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002176 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
Alex Deucher0af62b02011-01-06 21:19:31 -05002177 const struct firmware *mc_fw; /* NI MC firmware */
Alex Deucher0f0de062012-03-20 17:18:17 -04002178 const struct firmware *ce_fw; /* SI CE firmware */
Alex Deucher02c81322012-12-18 21:43:07 -05002179 const struct firmware *mec_fw; /* CIK MEC firmware */
Alex Deucher21a93e12013-04-09 12:47:11 -04002180 const struct firmware *sdma_fw; /* CIK SDMA firmware */
Alex Deucher66229b22013-06-26 00:11:19 -04002181 const struct firmware *smc_fw; /* SMC firmware */
Christian König4ad9c1c2013-08-05 14:10:55 +02002182 const struct firmware *uvd_fw; /* UVD firmware */
Alex Deucher16cdf042011-10-28 10:30:02 -04002183 struct r600_vram_scratch vram_scratch;
Alex Deucher3e5cb982009-10-16 12:21:24 -04002184 int msi_enabled; /* msi enabled */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002185 struct r600_ih ih; /* r6/700 interrupt ring */
Alex Deucher2948f5e2013-04-12 13:52:52 -04002186 struct radeon_rlc rlc;
Alex Deucher963e81f2013-06-26 17:37:11 -04002187 struct radeon_mec mec;
Alex Deucherd4877cf2009-12-04 16:56:37 -05002188 struct work_struct hotplug_work;
Alex Deucherf122c612012-03-30 08:59:57 -04002189 struct work_struct audio_work;
Alex Deucher8f61b342013-06-14 09:13:52 -04002190 struct work_struct reset_work;
Alex Deucher18917b62010-02-01 16:02:25 -05002191 int num_crtc; /* number of crtcs */
Alex Deucher40bacf12009-12-23 03:23:21 -05002192 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
Alex Deucher948bee32013-05-14 12:08:35 -04002193 bool has_uvd;
Alex Deucherb5306022013-07-31 16:51:33 -04002194 struct r600_audio audio; /* audio stuff */
Alex Deucherce8f5372010-05-07 15:10:16 -04002195 struct notifier_block acpi_nb;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002196 /* only one userspace can use Hyperz features or CMASK at a time */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002197 struct drm_file *hyperz_filp;
Marek Olšák9eba4a92011-01-05 05:46:48 +01002198 struct drm_file *cmask_filp;
Alex Deucherf376b942010-08-05 21:21:16 -04002199 /* i2c buses */
2200 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
Christian König4d8bf9a2011-10-24 14:54:54 +02002201 /* debugfs */
2202 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
2203 unsigned debugfs_count;
Jerome Glisse721604a2012-01-05 22:11:05 -05002204 /* virtual memory */
2205 struct radeon_vm_manager vm_manager;
Marek Olšák6759a0a2012-08-09 16:34:17 +02002206 struct mutex gpu_clock_mutex;
Luca Tettamantifd64ca82012-08-16 11:11:18 -04002207 /* ACPI interface */
2208 struct radeon_atif atif;
Alex Deuchere3a15922012-08-16 11:13:43 -04002209 struct radeon_atcs atcs;
Alex Deucherf61d5b462013-08-06 12:40:16 -04002210 /* srbm instance registers */
2211 struct mutex srbm_mutex;
Alex Deucher64d8a722013-08-08 16:31:25 -04002212 /* clock, powergating flags */
2213 u32 cg_flags;
2214 u32 pg_flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002215};
2216
2217int radeon_device_init(struct radeon_device *rdev,
2218 struct drm_device *ddev,
2219 struct pci_dev *pdev,
2220 uint32_t flags);
2221void radeon_device_fini(struct radeon_device *rdev);
2222int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
2223
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002224uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
2225 bool always_indirect);
2226void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
2227 bool always_indirect);
Andi Kleen6fcbef72011-10-13 16:08:42 -07002228u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
2229void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
Alex Deucher351a52a2010-06-30 11:52:50 -04002230
Alex Deucher75efdee2013-03-04 12:47:46 -05002231u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset);
2232void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v);
2233
Jerome Glisse4c788672009-11-20 14:29:23 +01002234/*
2235 * Cast helper
2236 */
2237#define to_radeon_fence(p) ((struct radeon_fence *)(p))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002238
2239/*
2240 * Registers read & write functions.
2241 */
Benjamin Herrenschmidta0533fb2011-07-13 06:28:12 +00002242#define RREG8(reg) readb((rdev->rmmio) + (reg))
2243#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
2244#define RREG16(reg) readw((rdev->rmmio) + (reg))
2245#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002246#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
2247#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
2248#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
2249#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
2250#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002251#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2252#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2253#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
2254#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
2255#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
2256#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
Dave Airliede1b2892009-08-12 18:43:14 +10002257#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
2258#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
Alex Deucher492d2b62012-10-25 16:06:59 -04002259#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
2260#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002261#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
2262#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
Alex Deucherff82bbc2013-04-12 11:27:20 -04002263#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
2264#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
Alex Deucher46f95642013-04-12 11:49:51 -04002265#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
2266#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
Alex Deucher792edd62013-02-14 18:18:12 -05002267#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
2268#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
2269#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
2270#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
Alex Deucher93656cd2013-02-25 15:18:39 -05002271#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
2272#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
Alex Deucher1d582342013-04-19 13:03:37 -04002273#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
2274#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002275#define WREG32_P(reg, val, mask) \
2276 do { \
2277 uint32_t tmp_ = RREG32(reg); \
2278 tmp_ &= (mask); \
2279 tmp_ |= ((val) & ~(mask)); \
2280 WREG32(reg, tmp_); \
2281 } while (0)
Rafał Miłeckid5169fc2013-04-14 01:26:19 +02002282#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
Rafał Miłeckid43a93c2013-08-15 18:55:22 +02002283#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002284#define WREG32_PLL_P(reg, val, mask) \
2285 do { \
2286 uint32_t tmp_ = RREG32_PLL(reg); \
2287 tmp_ &= (mask); \
2288 tmp_ |= ((val) & ~(mask)); \
2289 WREG32_PLL(reg, tmp_); \
2290 } while (0)
Daniel Vetter2ef9bdf2012-12-02 14:02:51 +01002291#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
Alex Deucher351a52a2010-06-30 11:52:50 -04002292#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
2293#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002294
Alex Deucher75efdee2013-03-04 12:47:46 -05002295#define RDOORBELL32(offset) cik_mm_rdoorbell(rdev, (offset))
2296#define WDOORBELL32(offset, v) cik_mm_wdoorbell(rdev, (offset), (v))
2297
Dave Airliede1b2892009-08-12 18:43:14 +10002298/*
2299 * Indirect registers accessor
2300 */
2301static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
2302{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002303 unsigned long flags;
Dave Airliede1b2892009-08-12 18:43:14 +10002304 uint32_t r;
2305
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002306 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002307 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2308 r = RREG32(RADEON_PCIE_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002309 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002310 return r;
2311}
2312
2313static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2314{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002315 unsigned long flags;
2316
2317 spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002318 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
2319 WREG32(RADEON_PCIE_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002320 spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
Dave Airliede1b2892009-08-12 18:43:14 +10002321}
2322
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002323static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
2324{
Alex Deucherfe781182013-09-03 18:19:42 -04002325 unsigned long flags;
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002326 u32 r;
2327
Alex Deucherfe781182013-09-03 18:19:42 -04002328 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002329 WREG32(TN_SMC_IND_INDEX_0, (reg));
2330 r = RREG32(TN_SMC_IND_DATA_0);
Alex Deucherfe781182013-09-03 18:19:42 -04002331 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002332 return r;
2333}
2334
2335static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2336{
Alex Deucherfe781182013-09-03 18:19:42 -04002337 unsigned long flags;
2338
2339 spin_lock_irqsave(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002340 WREG32(TN_SMC_IND_INDEX_0, (reg));
2341 WREG32(TN_SMC_IND_DATA_0, (v));
Alex Deucherfe781182013-09-03 18:19:42 -04002342 spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
Alex Deucher1d5d0c32012-04-20 12:39:49 -04002343}
2344
Alex Deucherff82bbc2013-04-12 11:27:20 -04002345static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
2346{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002347 unsigned long flags;
Alex Deucherff82bbc2013-04-12 11:27:20 -04002348 u32 r;
2349
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002350 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002351 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2352 r = RREG32(R600_RCU_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002353 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002354 return r;
2355}
2356
2357static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2358{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002359 unsigned long flags;
2360
2361 spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002362 WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
2363 WREG32(R600_RCU_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002364 spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
Alex Deucherff82bbc2013-04-12 11:27:20 -04002365}
2366
Alex Deucher46f95642013-04-12 11:49:51 -04002367static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
2368{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002369 unsigned long flags;
Alex Deucher46f95642013-04-12 11:49:51 -04002370 u32 r;
2371
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002372 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002373 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2374 r = RREG32(EVERGREEN_CG_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002375 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002376 return r;
2377}
2378
2379static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2380{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002381 unsigned long flags;
2382
2383 spin_lock_irqsave(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002384 WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
2385 WREG32(EVERGREEN_CG_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002386 spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
Alex Deucher46f95642013-04-12 11:49:51 -04002387}
2388
Alex Deucher792edd62013-02-14 18:18:12 -05002389static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
2390{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002391 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002392 u32 r;
2393
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002394 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002395 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2396 r = RREG32(EVERGREEN_PIF_PHY0_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002397 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002398 return r;
2399}
2400
2401static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2402{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002403 unsigned long flags;
2404
2405 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002406 WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
2407 WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002408 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002409}
2410
2411static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
2412{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002413 unsigned long flags;
Alex Deucher792edd62013-02-14 18:18:12 -05002414 u32 r;
2415
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002416 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002417 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2418 r = RREG32(EVERGREEN_PIF_PHY1_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002419 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002420 return r;
2421}
2422
2423static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2424{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002425 unsigned long flags;
2426
2427 spin_lock_irqsave(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002428 WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
2429 WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002430 spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
Alex Deucher792edd62013-02-14 18:18:12 -05002431}
2432
Alex Deucher93656cd2013-02-25 15:18:39 -05002433static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
2434{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002435 unsigned long flags;
Alex Deucher93656cd2013-02-25 15:18:39 -05002436 u32 r;
2437
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002438 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002439 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2440 r = RREG32(R600_UVD_CTX_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002441 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002442 return r;
2443}
2444
2445static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2446{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002447 unsigned long flags;
2448
2449 spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002450 WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
2451 WREG32(R600_UVD_CTX_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002452 spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
Alex Deucher93656cd2013-02-25 15:18:39 -05002453}
2454
Alex Deucher1d582342013-04-19 13:03:37 -04002455
2456static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
2457{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002458 unsigned long flags;
Alex Deucher1d582342013-04-19 13:03:37 -04002459 u32 r;
2460
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002461 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002462 WREG32(CIK_DIDT_IND_INDEX, (reg));
2463 r = RREG32(CIK_DIDT_IND_DATA);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002464 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002465 return r;
2466}
2467
2468static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
2469{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002470 unsigned long flags;
2471
2472 spin_lock_irqsave(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002473 WREG32(CIK_DIDT_IND_INDEX, (reg));
2474 WREG32(CIK_DIDT_IND_DATA, (v));
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002475 spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
Alex Deucher1d582342013-04-19 13:03:37 -04002476}
2477
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002478void r100_pll_errata_after_index(struct radeon_device *rdev);
2479
2480
2481/*
2482 * ASICs helpers.
2483 */
Dave Airlieb995e432009-07-14 02:02:32 +10002484#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
2485 (rdev->pdev->device == 0x5969))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002486#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
2487 (rdev->family == CHIP_RV200) || \
2488 (rdev->family == CHIP_RS100) || \
2489 (rdev->family == CHIP_RS200) || \
2490 (rdev->family == CHIP_RV250) || \
2491 (rdev->family == CHIP_RV280) || \
2492 (rdev->family == CHIP_RS300))
2493#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
2494 (rdev->family == CHIP_RV350) || \
2495 (rdev->family == CHIP_R350) || \
2496 (rdev->family == CHIP_RV380) || \
2497 (rdev->family == CHIP_R420) || \
2498 (rdev->family == CHIP_R423) || \
2499 (rdev->family == CHIP_RV410) || \
2500 (rdev->family == CHIP_RS400) || \
2501 (rdev->family == CHIP_RS480))
Alex Deucher3313e3d2011-01-06 18:49:34 -05002502#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
2503 (rdev->ddev->pdev->device == 0x9443) || \
2504 (rdev->ddev->pdev->device == 0x944B) || \
2505 (rdev->ddev->pdev->device == 0x9506) || \
2506 (rdev->ddev->pdev->device == 0x9509) || \
2507 (rdev->ddev->pdev->device == 0x950F) || \
2508 (rdev->ddev->pdev->device == 0x689C) || \
2509 (rdev->ddev->pdev->device == 0x689D))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002510#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
Alex Deucher99999aa2010-11-16 12:09:41 -05002511#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
2512 (rdev->family == CHIP_RS690) || \
2513 (rdev->family == CHIP_RS740) || \
2514 (rdev->family >= CHIP_R600))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002515#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
2516#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
Alex Deucherbcc1c2a2010-01-12 17:54:34 -05002517#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
Alex Deucher633b9162011-01-06 21:19:11 -05002518#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
2519 (rdev->flags & RADEON_IS_IGP))
Alex Deucher1fe18302011-01-06 21:19:12 -05002520#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
Alex Deucher8848f752012-03-20 17:18:28 -04002521#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
2522#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
2523 (rdev->flags & RADEON_IS_IGP))
Alex Deucher624d3522012-12-18 17:01:35 -05002524#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
Alex Deucherb5d9d722012-07-26 18:53:55 -04002525#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
Alex Deuchere2829172013-06-07 11:37:11 -04002526#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002527
Alex Deucherdc50ba72013-06-26 00:33:35 -04002528#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
2529 (rdev->ddev->pdev->device == 0x6850) || \
2530 (rdev->ddev->pdev->device == 0x6858) || \
2531 (rdev->ddev->pdev->device == 0x6859) || \
2532 (rdev->ddev->pdev->device == 0x6840) || \
2533 (rdev->ddev->pdev->device == 0x6841) || \
2534 (rdev->ddev->pdev->device == 0x6842) || \
2535 (rdev->ddev->pdev->device == 0x6843))
2536
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002537/*
2538 * BIOS helpers.
2539 */
2540#define RBIOS8(i) (rdev->bios[i])
2541#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2542#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2543
2544int radeon_combios_init(struct radeon_device *rdev);
2545void radeon_combios_fini(struct radeon_device *rdev);
2546int radeon_atombios_init(struct radeon_device *rdev);
2547void radeon_atombios_fini(struct radeon_device *rdev);
2548
2549
2550/*
2551 * RING helpers.
2552 */
Andi Kleence580fa2011-10-13 16:08:47 -07002553#if DRM_DEBUG_CODE == 0
Christian Könige32eb502011-10-23 12:56:27 +02002554static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002555{
Christian Könige32eb502011-10-23 12:56:27 +02002556 ring->ring[ring->wptr++] = v;
2557 ring->wptr &= ring->ptr_mask;
2558 ring->count_dw--;
2559 ring->ring_free_dw--;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002560}
Andi Kleence580fa2011-10-13 16:08:47 -07002561#else
2562/* With debugging this is just too big to inline */
Christian Könige32eb502011-10-23 12:56:27 +02002563void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
Andi Kleence580fa2011-10-13 16:08:47 -07002564#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002565
2566/*
2567 * ASICs macro.
2568 */
Jerome Glisse068a1172009-06-17 13:28:30 +02002569#define radeon_init(rdev) (rdev)->asic->init((rdev))
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002570#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
2571#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
2572#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
Christian König76a0df82013-08-13 11:56:50 +02002573#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
Dave Airlie28d52042009-09-21 14:33:58 +10002574#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
Jerome Glissea2d07b72010-03-09 14:45:11 +00002575#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
Alex Deucherc5b3b852012-02-23 17:53:46 -05002576#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2577#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
Christian König05b07142012-08-06 20:21:10 +02002578#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
2579#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
Alex Deucher43f12142013-02-01 17:32:42 +01002580#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
Christian König76a0df82013-08-13 11:56:50 +02002581#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
2582#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
2583#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
2584#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
2585#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
2586#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2587#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
2588#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
2589#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
2590#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
Alex Deucherb35ea4a2012-02-23 17:53:43 -05002591#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
2592#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002593#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
Alex Deucher37e9b6a2012-08-03 11:39:43 -04002594#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
Alex Deucher6d92f812012-09-14 09:59:26 -04002595#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
Alex Deuchera973bea2013-04-18 11:32:16 -04002596#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
2597#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
Christian König76a0df82013-08-13 11:56:50 +02002598#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
2599#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
Alex Deucher27cd7762012-02-23 17:53:42 -05002600#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
2601#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
2602#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
2603#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
2604#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
2605#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
Alex Deucher798bcf72012-02-23 17:53:48 -05002606#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
2607#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
2608#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
2609#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
2610#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
2611#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
2612#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
Alex Deucher73afc702013-04-08 12:41:30 +02002613#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
Alex Deucher6bd1c382013-06-21 14:38:03 -04002614#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
Alex Deucher9e6f3d02012-02-23 17:53:49 -05002615#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
2616#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
Alex Deucherc79a49c2012-02-23 17:53:47 -05002617#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
Alex Deucher901ea572012-02-23 17:53:39 -05002618#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
2619#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
2620#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
2621#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
Alex Deucherdef9ba92010-04-22 12:39:58 -04002622#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
Alex Deuchera02fa392012-02-23 17:53:41 -05002623#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
2624#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
2625#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
2626#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
2627#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
Alex Deucher69b62ad2012-08-03 11:50:54 -04002628#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
2629#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2630#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
2631#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
2632#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
Alex Deucher454d2e22013-02-14 10:04:02 -05002633#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
Alex Deucherd0418892013-01-24 10:35:23 -05002634#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002635#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
2636#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
2637#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2638#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002639#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002640#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
Alex Deucher84dd1922013-01-16 12:52:04 -05002641#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
Alex Deucherda321c82013-04-12 13:55:22 -04002642#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
2643#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
2644#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
2645#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
2646#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
Alex Deucher1316b792013-06-28 09:28:39 -04002647#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
Alex Deucher70d01a52013-07-02 18:38:02 -04002648#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
Alex Deucher48783062013-07-08 11:35:06 -04002649#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
Alex Deucher9e9d9762013-07-31 18:13:23 -04002650#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
Alex Deucher1c71bda2013-09-09 19:11:52 -04002651#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002652
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002653/* Common functions */
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002654/* AGP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002655extern int radeon_gpu_reset(struct radeon_device *rdev);
Alex Deucher410a3412013-01-18 13:05:39 -05002656extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002657extern void radeon_agp_disable(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002658extern int radeon_modeset_init(struct radeon_device *rdev);
2659extern void radeon_modeset_fini(struct radeon_device *rdev);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002660extern bool radeon_card_posted(struct radeon_device *rdev);
Alex Deucherf47299c2010-03-16 20:54:38 -04002661extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
Alex Deucherf46c0122010-03-31 00:33:27 -04002662extern void radeon_update_display_priority(struct radeon_device *rdev);
Dave Airlie72542d72009-12-01 14:06:31 +10002663extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002664extern void radeon_scratch_init(struct radeon_device *rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002665extern void radeon_wb_fini(struct radeon_device *rdev);
2666extern int radeon_wb_init(struct radeon_device *rdev);
2667extern void radeon_wb_disable(struct radeon_device *rdev);
Jerome Glisse21f9a4372009-09-11 15:55:33 +02002668extern void radeon_surface_init(struct radeon_device *rdev);
2669extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02002670extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glissed39c3b82009-09-28 18:34:43 +02002671extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
Jerome Glisse312ea8d2009-12-07 15:52:58 +01002672extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
Jerome Glissed03d8582009-12-14 21:02:09 +01002673extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
Jerome Glissed594e462010-02-17 21:54:29 +00002674extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
2675extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10002676extern int radeon_resume_kms(struct drm_device *dev);
2677extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
Dave Airlie53595332011-03-14 09:47:24 +10002678extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
Alex Deucher2e1b65f2013-02-26 11:26:51 -05002679extern void radeon_program_register_sequence(struct radeon_device *rdev,
2680 const u32 *registers,
2681 const u32 array_size);
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +02002682
Daniel Vetter3574dda2011-02-18 17:59:19 +01002683/*
Jerome Glisse721604a2012-01-05 22:11:05 -05002684 * vm
2685 */
2686int radeon_vm_manager_init(struct radeon_device *rdev);
2687void radeon_vm_manager_fini(struct radeon_device *rdev);
Christian Königd72d43c2012-10-09 13:31:18 +02002688void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
Jerome Glisse721604a2012-01-05 22:11:05 -05002689void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königddf03f52012-08-09 20:02:28 +02002690int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
Christian König13e55c32012-10-09 13:31:19 +02002691void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
Christian Königee60e292012-08-09 16:21:08 +02002692struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
2693 struct radeon_vm *vm, int ring);
2694void radeon_vm_fence(struct radeon_device *rdev,
2695 struct radeon_vm *vm,
2696 struct radeon_fence *fence);
Christian Königdce34bf2012-09-17 19:36:18 +02002697uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
Jerome Glisse721604a2012-01-05 22:11:05 -05002698int radeon_vm_bo_update_pte(struct radeon_device *rdev,
2699 struct radeon_vm *vm,
2700 struct radeon_bo *bo,
2701 struct ttm_mem_reg *mem);
2702void radeon_vm_bo_invalidate(struct radeon_device *rdev,
2703 struct radeon_bo *bo);
Christian König421ca7a2012-09-11 16:10:00 +02002704struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
2705 struct radeon_bo *bo);
Christian Könige971bd52012-09-11 16:10:04 +02002706struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
2707 struct radeon_vm *vm,
2708 struct radeon_bo *bo);
2709int radeon_vm_bo_set_addr(struct radeon_device *rdev,
2710 struct radeon_bo_va *bo_va,
2711 uint64_t offset,
2712 uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -05002713int radeon_vm_bo_rmv(struct radeon_device *rdev,
Christian Könige971bd52012-09-11 16:10:04 +02002714 struct radeon_bo_va *bo_va);
Jerome Glisse721604a2012-01-05 22:11:05 -05002715
Alex Deucherf122c612012-03-30 08:59:57 -04002716/* audio */
2717void r600_audio_update_hdmi(struct work_struct *work);
Alex Deucherb5306022013-07-31 16:51:33 -04002718struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
2719struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -05002720
2721/*
Alex Deucher16cdf042011-10-28 10:30:02 -04002722 * R600 vram scratch functions
2723 */
2724int r600_vram_scratch_init(struct radeon_device *rdev);
2725void r600_vram_scratch_fini(struct radeon_device *rdev);
2726
2727/*
Jerome Glisse285484e2011-12-16 17:03:42 -05002728 * r600 cs checking helper
2729 */
2730unsigned r600_mip_minify(unsigned size, unsigned level);
2731bool r600_fmt_is_valid_color(u32 format);
2732bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
2733int r600_fmt_get_blocksize(u32 format);
2734int r600_fmt_get_nblocksx(u32 format, u32 w);
2735int r600_fmt_get_nblocksy(u32 format, u32 h);
2736
2737/*
Daniel Vetter3574dda2011-02-18 17:59:19 +01002738 * r600 functions used by radeon_encoder.c
2739 */
Rafał Miłecki1b688d02012-04-30 15:44:54 +02002740struct radeon_hdmi_acr {
2741 u32 clock;
2742
2743 int n_32khz;
2744 int cts_32khz;
2745
2746 int n_44_1khz;
2747 int cts_44_1khz;
2748
2749 int n_48khz;
2750 int cts_48khz;
2751
2752};
2753
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002754extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
2755
Alex Deucher416a2bd2012-05-31 19:00:25 -04002756extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
2757 u32 tiling_pipe_num,
2758 u32 max_rb_num,
2759 u32 total_max_rb_num,
2760 u32 enabled_rb_mask);
Alex Deucherfe251e22010-03-24 13:36:43 -04002761
Rafał Miłeckie55d3e62012-05-06 17:29:44 +02002762/*
2763 * evergreen functions used by radeon_encoder.c
2764 */
2765
Alex Deucher0af62b02011-01-06 21:19:31 -05002766extern int ni_init_microcode(struct radeon_device *rdev);
Alex Deucher755d8192011-03-02 20:07:34 -05002767extern int ni_mc_load_microcode(struct radeon_device *rdev);
Alex Deucher0af62b02011-01-06 21:19:31 -05002768
Alex Deucherc4917072012-07-31 17:14:35 -04002769/* radeon_acpi.c */
2770#if defined(CONFIG_ACPI)
2771extern int radeon_acpi_init(struct radeon_device *rdev);
2772extern void radeon_acpi_fini(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002773extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
2774extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
Alex Deuchere37e6a02013-02-13 15:47:24 -05002775 u8 perf_req, bool advertise);
Alex Deucherdc50ba72013-06-26 00:33:35 -04002776extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
Alex Deucherc4917072012-07-31 17:14:35 -04002777#else
2778static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
2779static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
2780#endif
Alberto Miloned7a29522010-07-06 11:40:24 -04002781
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002782int radeon_cs_packet_parse(struct radeon_cs_parser *p,
2783 struct radeon_cs_packet *pkt,
2784 unsigned idx);
Ilija Hadzic9ffb7a62013-01-02 18:27:42 -05002785bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05002786void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2787 struct radeon_cs_packet *pkt);
Ilija Hadzice9716992013-01-02 18:27:46 -05002788int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2789 struct radeon_cs_reloc **cs_reloc,
2790 int nomm);
Ilija Hadzic40592a12013-01-02 18:27:43 -05002791int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2792 uint32_t *vline_start_end,
2793 uint32_t *vline_status);
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002794
Jerome Glisse4c788672009-11-20 14:29:23 +01002795#include "radeon_object.h"
2796
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002797#endif