blob: 5dc0935da99c52a07ba7c09da27503b8ee0b2695 [file] [log] [blame]
Jon Loeligeref82a302006-06-17 17:52:55 -05001/*
2 * Driver for Vitesse PHYs
3 *
4 * Author: Kriston Carson
5 *
Madalin Bucur3fb69bc2013-11-20 16:38:19 -06006 * Copyright (c) 2005, 2009, 2011 Freescale Semiconductor, Inc.
Jon Loeligeref82a302006-06-17 17:52:55 -05007 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
14
Jon Loeligeref82a302006-06-17 17:52:55 -050015#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/mii.h>
18#include <linux/ethtool.h>
19#include <linux/phy.h>
20
Madalin Bucur3fb69bc2013-11-20 16:38:19 -060021/* Vitesse Extended Page Magic Register(s) */
22#define MII_VSC82X4_EXT_PAGE_16E 0x10
23#define MII_VSC82X4_EXT_PAGE_17E 0x11
24#define MII_VSC82X4_EXT_PAGE_18E 0x12
25
Jon Loeligeref82a302006-06-17 17:52:55 -050026/* Vitesse Extended Control Register 1 */
27#define MII_VSC8244_EXT_CON1 0x17
28#define MII_VSC8244_EXTCON1_INIT 0x0000
Andy Flemingaf2d9402007-07-11 11:42:35 -050029#define MII_VSC8244_EXTCON1_TX_SKEW_MASK 0x0c00
30#define MII_VSC8244_EXTCON1_RX_SKEW_MASK 0x0300
31#define MII_VSC8244_EXTCON1_TX_SKEW 0x0800
32#define MII_VSC8244_EXTCON1_RX_SKEW 0x0200
Jon Loeligeref82a302006-06-17 17:52:55 -050033
34/* Vitesse Interrupt Mask Register */
35#define MII_VSC8244_IMASK 0x19
36#define MII_VSC8244_IMASK_IEN 0x8000
37#define MII_VSC8244_IMASK_SPEED 0x4000
38#define MII_VSC8244_IMASK_LINK 0x2000
39#define MII_VSC8244_IMASK_DUPLEX 0x1000
40#define MII_VSC8244_IMASK_MASK 0xf000
41
Trent Piepho11c6dd22008-11-25 01:00:47 -080042#define MII_VSC8221_IMASK_MASK 0xa000
43
Jon Loeligeref82a302006-06-17 17:52:55 -050044/* Vitesse Interrupt Status Register */
45#define MII_VSC8244_ISTAT 0x1a
46#define MII_VSC8244_ISTAT_STATUS 0x8000
47#define MII_VSC8244_ISTAT_SPEED 0x4000
48#define MII_VSC8244_ISTAT_LINK 0x2000
49#define MII_VSC8244_ISTAT_DUPLEX 0x1000
50
51/* Vitesse Auxiliary Control/Status Register */
Michal Simek2a8626d2013-05-30 20:08:23 +000052#define MII_VSC8244_AUX_CONSTAT 0x1c
53#define MII_VSC8244_AUXCONSTAT_INIT 0x0000
54#define MII_VSC8244_AUXCONSTAT_DUPLEX 0x0020
55#define MII_VSC8244_AUXCONSTAT_SPEED 0x0018
56#define MII_VSC8244_AUXCONSTAT_GBIT 0x0010
57#define MII_VSC8244_AUXCONSTAT_100 0x0008
Jon Loeligeref82a302006-06-17 17:52:55 -050058
Trent Piepho11c6dd22008-11-25 01:00:47 -080059#define MII_VSC8221_AUXCONSTAT_INIT 0x0004 /* need to set this bit? */
60#define MII_VSC8221_AUXCONSTAT_RESERVED 0x0004
61
Madalin Bucur3fb69bc2013-11-20 16:38:19 -060062/* Vitesse Extended Page Access Register */
63#define MII_VSC82X4_EXT_PAGE_ACCESS 0x1f
64
Andy Fleming05080192013-11-20 16:38:16 -060065#define PHY_ID_VSC8234 0x000fc620
Trent Piepho11c6dd22008-11-25 01:00:47 -080066#define PHY_ID_VSC8244 0x000fc6c0
Shaohui Xie167f76a2013-11-25 12:40:49 +080067#define PHY_ID_VSC8514 0x00070670
shaohui xiec2efef72013-11-20 16:38:17 -060068#define PHY_ID_VSC8574 0x000704a0
Sandeep Singh06ae4f82013-11-20 16:38:18 -060069#define PHY_ID_VSC8662 0x00070660
Trent Piepho11c6dd22008-11-25 01:00:47 -080070#define PHY_ID_VSC8221 0x000fc550
Michal Simek5a1cebd2013-05-30 20:08:24 +000071#define PHY_ID_VSC8211 0x000fc4b0
Trent Piepho11c6dd22008-11-25 01:00:47 -080072
Jon Loeligeref82a302006-06-17 17:52:55 -050073MODULE_DESCRIPTION("Vitesse PHY driver");
74MODULE_AUTHOR("Kriston Carson");
75MODULE_LICENSE("GPL");
76
stephen hemmingerbaec1262013-03-08 09:07:42 +000077static int vsc824x_add_skew(struct phy_device *phydev)
Andy Flemingfddf86f2011-10-13 04:33:55 +000078{
79 int err;
80 int extcon;
81
82 extcon = phy_read(phydev, MII_VSC8244_EXT_CON1);
83
84 if (extcon < 0)
85 return extcon;
86
87 extcon &= ~(MII_VSC8244_EXTCON1_TX_SKEW_MASK |
88 MII_VSC8244_EXTCON1_RX_SKEW_MASK);
89
90 extcon |= (MII_VSC8244_EXTCON1_TX_SKEW |
91 MII_VSC8244_EXTCON1_RX_SKEW);
92
93 err = phy_write(phydev, MII_VSC8244_EXT_CON1, extcon);
94
95 return err;
96}
Andy Flemingfddf86f2011-10-13 04:33:55 +000097
Jon Loeligeref82a302006-06-17 17:52:55 -050098static int vsc824x_config_init(struct phy_device *phydev)
99{
100 int err;
101
102 err = phy_write(phydev, MII_VSC8244_AUX_CONSTAT,
103 MII_VSC8244_AUXCONSTAT_INIT);
104 if (err < 0)
105 return err;
106
Andy Flemingaf2d9402007-07-11 11:42:35 -0500107 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
Andy Flemingfddf86f2011-10-13 04:33:55 +0000108 err = vsc824x_add_skew(phydev);
Andy Flemingaf2d9402007-07-11 11:42:35 -0500109
Jon Loeligeref82a302006-06-17 17:52:55 -0500110 return err;
111}
112
113static int vsc824x_ack_interrupt(struct phy_device *phydev)
114{
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500115 int err = 0;
Michal Simek2a8626d2013-05-30 20:08:23 +0000116
117 /* Don't bother to ACK the interrupts if interrupts
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500118 * are disabled. The 824x cannot clear the interrupts
119 * if they are disabled.
120 */
121 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
122 err = phy_read(phydev, MII_VSC8244_ISTAT);
Jon Loeligeref82a302006-06-17 17:52:55 -0500123
124 return (err < 0) ? err : 0;
125}
126
Trent Piepho11c6dd22008-11-25 01:00:47 -0800127static int vsc82xx_config_intr(struct phy_device *phydev)
Jon Loeligeref82a302006-06-17 17:52:55 -0500128{
129 int err;
130
131 if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
132 err = phy_write(phydev, MII_VSC8244_IMASK,
Andy Fleming05080192013-11-20 16:38:16 -0600133 (phydev->drv->phy_id == PHY_ID_VSC8234 ||
shaohui xiec2efef72013-11-20 16:38:17 -0600134 phydev->drv->phy_id == PHY_ID_VSC8244 ||
Shaohui Xie167f76a2013-11-25 12:40:49 +0800135 phydev->drv->phy_id == PHY_ID_VSC8514 ||
shaohui xiec2efef72013-11-20 16:38:17 -0600136 phydev->drv->phy_id == PHY_ID_VSC8574) ?
Trent Piepho11c6dd22008-11-25 01:00:47 -0800137 MII_VSC8244_IMASK_MASK :
138 MII_VSC8221_IMASK_MASK);
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500139 else {
Michal Simek2a8626d2013-05-30 20:08:23 +0000140 /* The Vitesse PHY cannot clear the interrupt
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500141 * once it has disabled them, so we clear them first
142 */
143 err = phy_read(phydev, MII_VSC8244_ISTAT);
144
Andy Fleming52cb1c22007-07-18 01:06:28 -0500145 if (err < 0)
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500146 return err;
147
Jon Loeligeref82a302006-06-17 17:52:55 -0500148 err = phy_write(phydev, MII_VSC8244_IMASK, 0);
Andy Fleming1d5e83a2007-07-10 16:42:04 -0500149 }
150
Jon Loeligeref82a302006-06-17 17:52:55 -0500151 return err;
152}
153
Trent Piepho11c6dd22008-11-25 01:00:47 -0800154static int vsc8221_config_init(struct phy_device *phydev)
Jon Loeligeref82a302006-06-17 17:52:55 -0500155{
Trent Piepho11c6dd22008-11-25 01:00:47 -0800156 int err;
157
158 err = phy_write(phydev, MII_VSC8244_AUX_CONSTAT,
159 MII_VSC8221_AUXCONSTAT_INIT);
160 return err;
161
162 /* Perhaps we should set EXT_CON1 based on the interface?
Michal Simek2a8626d2013-05-30 20:08:23 +0000163 * Options are 802.3Z SerDes or SGMII
164 */
Jon Loeligeref82a302006-06-17 17:52:55 -0500165}
166
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600167/* vsc82x4_config_autocross_enable - Enable auto MDI/MDI-X for forced links
168 * @phydev: target phy_device struct
169 *
170 * Enable auto MDI/MDI-X when in 10/100 forced link speeds by writing
171 * special values in the VSC8234/VSC8244 extended reserved registers
172 */
173static int vsc82x4_config_autocross_enable(struct phy_device *phydev)
174{
175 int ret;
176
177 if (phydev->autoneg == AUTONEG_ENABLE || phydev->speed > SPEED_100)
178 return 0;
179
180 /* map extended registers set 0x10 - 0x1e */
181 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x52b5);
182 if (ret >= 0)
183 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_18E, 0x0012);
184 if (ret >= 0)
185 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_17E, 0x2803);
186 if (ret >= 0)
187 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_16E, 0x87fa);
188 /* map standard registers set 0x10 - 0x1e */
189 if (ret >= 0)
190 ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x0000);
191 else
192 phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x0000);
193
194 return ret;
195}
196
197/* vsc82x4_config_aneg - restart auto-negotiation or write BMCR
198 * @phydev: target phy_device struct
199 *
200 * Description: If auto-negotiation is enabled, we configure the
201 * advertising, and then restart auto-negotiation. If it is not
202 * enabled, then we write the BMCR and also start the auto
203 * MDI/MDI-X feature
204 */
205static int vsc82x4_config_aneg(struct phy_device *phydev)
206{
207 int ret;
208
209 /* Enable auto MDI/MDI-X when in 10/100 forced link speeds by
210 * writing special values in the VSC8234 extended reserved registers
211 */
212 if (phydev->autoneg != AUTONEG_ENABLE && phydev->speed <= SPEED_100) {
213 ret = genphy_setup_forced(phydev);
214
215 if (ret < 0) /* error */
216 return ret;
217
218 return vsc82x4_config_autocross_enable(phydev);
219 }
220
221 return genphy_config_aneg(phydev);
222}
223
Andy Fleming05080192013-11-20 16:38:16 -0600224/* Vitesse 82xx */
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000225static struct phy_driver vsc82xx_driver[] = {
226{
Andy Fleming05080192013-11-20 16:38:16 -0600227 .phy_id = PHY_ID_VSC8234,
228 .name = "Vitesse VSC8234",
229 .phy_id_mask = 0x000ffff0,
230 .features = PHY_GBIT_FEATURES,
231 .flags = PHY_HAS_INTERRUPT,
232 .config_init = &vsc824x_config_init,
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600233 .config_aneg = &vsc82x4_config_aneg,
Andy Fleming05080192013-11-20 16:38:16 -0600234 .read_status = &genphy_read_status,
235 .ack_interrupt = &vsc824x_ack_interrupt,
236 .config_intr = &vsc82xx_config_intr,
237 .driver = { .owner = THIS_MODULE,},
238}, {
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000239 .phy_id = PHY_ID_VSC8244,
240 .name = "Vitesse VSC8244",
241 .phy_id_mask = 0x000fffc0,
242 .features = PHY_GBIT_FEATURES,
243 .flags = PHY_HAS_INTERRUPT,
244 .config_init = &vsc824x_config_init,
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600245 .config_aneg = &vsc82x4_config_aneg,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000246 .read_status = &genphy_read_status,
247 .ack_interrupt = &vsc824x_ack_interrupt,
248 .config_intr = &vsc82xx_config_intr,
249 .driver = { .owner = THIS_MODULE,},
250}, {
Shaohui Xie167f76a2013-11-25 12:40:49 +0800251 .phy_id = PHY_ID_VSC8514,
252 .name = "Vitesse VSC8514",
253 .phy_id_mask = 0x000ffff0,
254 .features = PHY_GBIT_FEATURES,
255 .flags = PHY_HAS_INTERRUPT,
256 .config_init = &vsc824x_config_init,
257 .config_aneg = &vsc82x4_config_aneg,
258 .read_status = &genphy_read_status,
259 .ack_interrupt = &vsc824x_ack_interrupt,
260 .config_intr = &vsc82xx_config_intr,
261 .driver = { .owner = THIS_MODULE,},
262}, {
shaohui xiec2efef72013-11-20 16:38:17 -0600263 .phy_id = PHY_ID_VSC8574,
264 .name = "Vitesse VSC8574",
265 .phy_id_mask = 0x000ffff0,
266 .features = PHY_GBIT_FEATURES,
267 .flags = PHY_HAS_INTERRUPT,
268 .config_init = &vsc824x_config_init,
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600269 .config_aneg = &vsc82x4_config_aneg,
shaohui xiec2efef72013-11-20 16:38:17 -0600270 .read_status = &genphy_read_status,
271 .ack_interrupt = &vsc824x_ack_interrupt,
272 .config_intr = &vsc82xx_config_intr,
273 .driver = { .owner = THIS_MODULE,},
274}, {
Sandeep Singh06ae4f82013-11-20 16:38:18 -0600275 .phy_id = PHY_ID_VSC8662,
276 .name = "Vitesse VSC8662",
277 .phy_id_mask = 0x000ffff0,
278 .features = PHY_GBIT_FEATURES,
279 .flags = PHY_HAS_INTERRUPT,
280 .config_init = &vsc824x_config_init,
Madalin Bucur3fb69bc2013-11-20 16:38:19 -0600281 .config_aneg = &vsc82x4_config_aneg,
Sandeep Singh06ae4f82013-11-20 16:38:18 -0600282 .read_status = &genphy_read_status,
283 .ack_interrupt = &vsc824x_ack_interrupt,
284 .config_intr = &vsc82xx_config_intr,
285 .driver = { .owner = THIS_MODULE,},
286}, {
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000287 /* Vitesse 8221 */
Trent Piepho11c6dd22008-11-25 01:00:47 -0800288 .phy_id = PHY_ID_VSC8221,
289 .phy_id_mask = 0x000ffff0,
290 .name = "Vitesse VSC8221",
291 .features = PHY_GBIT_FEATURES,
292 .flags = PHY_HAS_INTERRUPT,
293 .config_init = &vsc8221_config_init,
294 .config_aneg = &genphy_config_aneg,
295 .read_status = &genphy_read_status,
296 .ack_interrupt = &vsc824x_ack_interrupt,
297 .config_intr = &vsc82xx_config_intr,
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000298 .driver = { .owner = THIS_MODULE,},
Michal Simek5a1cebd2013-05-30 20:08:24 +0000299}, {
300 /* Vitesse 8211 */
301 .phy_id = PHY_ID_VSC8211,
302 .phy_id_mask = 0x000ffff0,
303 .name = "Vitesse VSC8211",
304 .features = PHY_GBIT_FEATURES,
305 .flags = PHY_HAS_INTERRUPT,
306 .config_init = &vsc8221_config_init,
307 .config_aneg = &genphy_config_aneg,
308 .read_status = &genphy_read_status,
309 .ack_interrupt = &vsc824x_ack_interrupt,
310 .config_intr = &vsc82xx_config_intr,
311 .driver = { .owner = THIS_MODULE,},
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000312} };
Trent Piepho11c6dd22008-11-25 01:00:47 -0800313
314static int __init vsc82xx_init(void)
315{
Christian Hohnstaedtd5bf9072012-07-04 05:44:34 +0000316 return phy_drivers_register(vsc82xx_driver,
317 ARRAY_SIZE(vsc82xx_driver));
Trent Piepho11c6dd22008-11-25 01:00:47 -0800318}
319
320static void __exit vsc82xx_exit(void)
Jon Loeligeref82a302006-06-17 17:52:55 -0500321{
Shruti Kanetkar2ebb1582014-04-22 14:21:47 -0500322 phy_drivers_unregister(vsc82xx_driver, ARRAY_SIZE(vsc82xx_driver));
Jon Loeligeref82a302006-06-17 17:52:55 -0500323}
324
Trent Piepho11c6dd22008-11-25 01:00:47 -0800325module_init(vsc82xx_init);
326module_exit(vsc82xx_exit);
David Woodhouse4e4f10f2010-04-02 01:05:56 +0000327
Uwe Kleine-Königcf93c942010-10-03 23:43:32 +0000328static struct mdio_device_id __maybe_unused vitesse_tbl[] = {
Andy Fleming05080192013-11-20 16:38:16 -0600329 { PHY_ID_VSC8234, 0x000ffff0 },
David Woodhouse4e4f10f2010-04-02 01:05:56 +0000330 { PHY_ID_VSC8244, 0x000fffc0 },
Shaohui Xie167f76a2013-11-25 12:40:49 +0800331 { PHY_ID_VSC8514, 0x000ffff0 },
shaohui xiec2efef72013-11-20 16:38:17 -0600332 { PHY_ID_VSC8574, 0x000ffff0 },
Sandeep Singh06ae4f82013-11-20 16:38:18 -0600333 { PHY_ID_VSC8662, 0x000ffff0 },
David Woodhouse4e4f10f2010-04-02 01:05:56 +0000334 { PHY_ID_VSC8221, 0x000ffff0 },
Michal Simek5a1cebd2013-05-30 20:08:24 +0000335 { PHY_ID_VSC8211, 0x000ffff0 },
David Woodhouse4e4f10f2010-04-02 01:05:56 +0000336 { }
337};
338
339MODULE_DEVICE_TABLE(mdio, vitesse_tbl);