blob: c84743bb693761d59a02f0937186868eb18ad03e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070038#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070039#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010040#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020041#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020042#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070043#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020044#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010045#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070046
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070054#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jesse Barnes317c35d2008-08-25 15:11:06 -070056enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059 PIPE_C,
60 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070061};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080062#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070063
Paulo Zanonia5c961d2012-10-24 15:59:34 -020064enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
Jesse Barnes80824002009-09-10 15:28:06 -070072enum plane {
73 PLANE_A = 0,
74 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080075 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070076};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080078
Eugeni Dodonov2b139522012-03-29 12:32:22 -030079enum port {
80 PORT_A = 0,
81 PORT_B,
82 PORT_C,
83 PORT_D,
84 PORT_E,
85 I915_MAX_PORTS
86};
87#define port_name(p) ((p) + 'A')
88
Chris Wilson2a2d5482012-12-03 11:49:06 +000089#define I915_GEM_GPU_DOMAINS \
90 (I915_GEM_DOMAIN_RENDER | \
91 I915_GEM_DOMAIN_SAMPLER | \
92 I915_GEM_DOMAIN_COMMAND | \
93 I915_GEM_DOMAIN_INSTRUCTION | \
94 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -070095
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080096#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
97
Daniel Vetter6c2b7c12012-07-05 09:50:24 +020098#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
99 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
100 if ((intel_encoder)->base.crtc == (__crtc))
101
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100102struct intel_pch_pll {
103 int refcount; /* count of number of CRTCs sharing this PLL */
104 int active; /* count of number of active CRTCs (i.e. DPMS on) */
105 bool on; /* is the PLL actually active? Disabled during modeset */
106 int pll_reg;
107 int fp0_reg;
108 int fp1_reg;
109};
110#define I915_NUM_PLLS 2
111
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100112/* Used by dp and fdi links */
113struct intel_link_m_n {
114 uint32_t tu;
115 uint32_t gmch_m;
116 uint32_t gmch_n;
117 uint32_t link_m;
118 uint32_t link_n;
119};
120
121void intel_link_compute_m_n(int bpp, int nlanes,
122 int pixel_clock, int link_clock,
123 struct intel_link_m_n *m_n);
124
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300125struct intel_ddi_plls {
126 int spll_refcount;
127 int wrpll1_refcount;
128 int wrpll2_refcount;
129};
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131/* Interface history:
132 *
133 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100134 * 1.2: Add Power Management
135 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100136 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000137 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000138 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
139 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 */
141#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000142#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#define DRIVER_PATCHLEVEL 0
144
Eric Anholt673a3942008-07-30 12:06:12 -0700145#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100146#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100147#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700148
Dave Airlie71acb5e2008-12-30 20:31:46 +1000149#define I915_GEM_PHYS_CURSOR_0 1
150#define I915_GEM_PHYS_CURSOR_1 2
151#define I915_GEM_PHYS_OVERLAY_REGS 3
152#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
153
154struct drm_i915_gem_phys_object {
155 int id;
156 struct page **page_list;
157 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000158 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000159};
160
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700161struct opregion_header;
162struct opregion_acpi;
163struct opregion_swsci;
164struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800165struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700166
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100167struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700168 struct opregion_header __iomem *header;
169 struct opregion_acpi __iomem *acpi;
170 struct opregion_swsci __iomem *swsci;
171 struct opregion_asle __iomem *asle;
172 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000173 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100174};
Chris Wilson44834a62010-08-19 16:09:23 +0100175#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100176
Chris Wilson6ef3d422010-08-04 20:26:07 +0100177struct intel_overlay;
178struct intel_overlay_error_state;
179
Dave Airlie7c1c2872008-11-28 14:22:24 +1000180struct drm_i915_master_private {
181 drm_local_map_t *sarea;
182 struct _drm_i915_sarea *sarea_priv;
183};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800184#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200185#define I915_MAX_NUM_FENCES 16
186/* 16 fences + sign bit for FENCE_REG_NONE */
187#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800188
189struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200190 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000191 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100192 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800193};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000194
yakui_zhao9b9d1722009-05-31 17:17:17 +0800195struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100196 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800197 u8 dvo_port;
198 u8 slave_addr;
199 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100200 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400201 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800202};
203
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000204struct intel_display_error_state;
205
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700206struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200207 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700208 u32 eir;
209 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700210 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700211 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700212 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800213 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100214 u32 tail[I915_NUM_RINGS];
215 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100216 u32 ipeir[I915_NUM_RINGS];
217 u32 ipehr[I915_NUM_RINGS];
218 u32 instdone[I915_NUM_RINGS];
219 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100220 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilsondf2b23d2012-11-27 17:06:54 +0000221 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100222 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100223 /* our own tracking of ring head and tail */
224 u32 cpu_ring_head[I915_NUM_RINGS];
225 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100226 u32 error; /* gen6+ */
Ben Widawsky71e172e2012-08-20 16:15:13 -0700227 u32 err_int; /* gen7 */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100228 u32 instpm[I915_NUM_RINGS];
229 u32 instps[I915_NUM_RINGS];
Ben Widawsky050ee912012-08-22 11:32:15 -0700230 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100231 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000232 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100233 u32 fault_reg[I915_NUM_RINGS];
234 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100235 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200236 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700237 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000238 struct drm_i915_error_ring {
239 struct drm_i915_error_object {
240 int page_count;
241 u32 gtt_offset;
242 u32 *pages[0];
243 } *ringbuffer, *batchbuffer;
244 struct drm_i915_error_request {
245 long jiffies;
246 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000247 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000248 } *requests;
249 int num_requests;
250 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000251 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000252 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000253 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100254 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000255 u32 gtt_offset;
256 u32 read_domains;
257 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200258 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000259 s32 pinned:2;
260 u32 tiling:2;
261 u32 dirty:1;
262 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100263 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700264 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000265 } *active_bo, *pinned_bo;
266 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100267 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000268 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700269};
270
Jesse Barnese70236a2009-09-21 10:42:27 -0700271struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400272 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700273 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
274 void (*disable_fbc)(struct drm_device *dev);
275 int (*get_display_clock_speed)(struct drm_device *dev);
276 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000277 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800278 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
279 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300280 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
281 struct drm_display_mode *mode);
Daniel Vetter47fab732012-10-26 10:58:18 +0200282 void (*modeset_global_resources)(struct drm_device *dev);
Eric Anholtf564048e2011-03-30 13:01:02 -0700283 int (*crtc_mode_set)(struct drm_crtc *crtc,
284 struct drm_display_mode *mode,
285 struct drm_display_mode *adjusted_mode,
286 int x, int y,
287 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200288 void (*crtc_enable)(struct drm_crtc *crtc);
289 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100290 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800291 void (*write_eld)(struct drm_connector *connector,
292 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700293 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700294 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700295 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
296 struct drm_framebuffer *fb,
297 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700298 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
299 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100300 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700301 /* clock updates for mode set */
302 /* cursor updates */
303 /* render clock increase/decrease */
304 /* display clock increase/decrease */
305 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700306};
307
Chris Wilson990bbda2012-07-02 11:51:02 -0300308struct drm_i915_gt_funcs {
309 void (*force_wake_get)(struct drm_i915_private *dev_priv);
310 void (*force_wake_put)(struct drm_i915_private *dev_priv);
311};
312
Daniel Vetterc96ea642012-08-08 22:01:51 +0200313#define DEV_INFO_FLAGS \
314 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
315 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
316 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
317 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
318 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
319 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
320 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
321 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
322 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
323 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
324 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
325 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
326 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
327 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
328 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
329 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
330 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
331 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
332 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
333 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
334 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
335 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
336 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
337 DEV_INFO_FLAG(has_llc)
338
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500339struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100340 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400341 u8 is_mobile:1;
342 u8 is_i85x:1;
343 u8 is_i915g:1;
344 u8 is_i945gm:1;
345 u8 is_g33:1;
346 u8 need_gfx_hws:1;
347 u8 is_g4x:1;
348 u8 is_pineview:1;
349 u8 is_broadwater:1;
350 u8 is_crestline:1;
351 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700352 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200353 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300354 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400355 u8 has_fbc:1;
356 u8 has_pipe_cxsr:1;
357 u8 has_hotplug:1;
358 u8 cursor_needs_physical:1;
359 u8 has_overlay:1;
360 u8 overlay_needs_physical:1;
361 u8 supports_tv:1;
362 u8 has_bsd_ring:1;
363 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200364 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500365};
366
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800367/* The Graphics Translation Table is the way in which GEN hardware translates a
368 * Graphics Virtual Address into a Physical Address. In addition to the normal
369 * collateral associated with any va->pa translations GEN hardware also has a
370 * portion of the GTT which can be mapped by the CPU and remain both coherent
371 * and correct (in cases like swizzling). That region is referred to as GMADR in
372 * the spec.
373 */
374struct i915_gtt {
375 unsigned long start; /* Start offset of used GTT */
376 size_t total; /* Total size GTT can map */
377
378 unsigned long mappable_end; /* End offset that we can CPU map */
379 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
380 phys_addr_t mappable_base; /* PA of our GMADR */
381
382 /** "Graphics Stolen Memory" holds the global PTEs */
383 void __iomem *gsm;
Ben Widawskya81cc002013-01-18 12:30:31 -0800384
385 bool do_idle_maps;
Ben Widawsky9c61a322013-01-18 12:30:32 -0800386 dma_addr_t scratch_page_dma;
387 struct page *scratch_page;
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800388};
389
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100390#define I915_PPGTT_PD_ENTRIES 512
391#define I915_PPGTT_PT_ENTRIES 1024
392struct i915_hw_ppgtt {
Ben Widawsky8f2c59f2012-09-24 08:55:51 -0700393 struct drm_device *dev;
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100394 unsigned num_pd_entries;
395 struct page **pt_pages;
396 uint32_t pd_offset;
397 dma_addr_t *pt_dma_addr;
398 dma_addr_t scratch_page_dma_addr;
399};
400
Ben Widawsky40521052012-06-04 14:42:43 -0700401
402/* This must match up with the value previously used for execbuf2.rsvd1. */
403#define DEFAULT_CONTEXT_ID 0
404struct i915_hw_context {
405 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700406 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700407 struct drm_i915_file_private *file_priv;
408 struct intel_ring_buffer *ring;
409 struct drm_i915_gem_object *obj;
410};
411
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800412enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100413 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800414 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
415 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
416 FBC_MODE_TOO_LARGE, /* mode too large for compression */
417 FBC_BAD_PLANE, /* fbc not supported on plane */
418 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700419 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700420 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800421};
422
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800423enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300424 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800425 PCH_IBX, /* Ibexpeak PCH */
426 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300427 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800428};
429
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200430enum intel_sbi_destination {
431 SBI_ICLK,
432 SBI_MPHY,
433};
434
Jesse Barnesb690e962010-07-19 13:53:12 -0700435#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700436#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100437#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700438
Dave Airlie8be48d92010-03-30 05:34:14 +0000439struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100440struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000441
Daniel Vetterc2b91522012-02-14 22:37:19 +0100442struct intel_gmbus {
443 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000444 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100445 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100446 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100447 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100448 struct drm_i915_private *dev_priv;
449};
450
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100451struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000452 u8 saveLBB;
453 u32 saveDSPACNTR;
454 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000455 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000456 u32 savePIPEACONF;
457 u32 savePIPEBCONF;
458 u32 savePIPEASRC;
459 u32 savePIPEBSRC;
460 u32 saveFPA0;
461 u32 saveFPA1;
462 u32 saveDPLL_A;
463 u32 saveDPLL_A_MD;
464 u32 saveHTOTAL_A;
465 u32 saveHBLANK_A;
466 u32 saveHSYNC_A;
467 u32 saveVTOTAL_A;
468 u32 saveVBLANK_A;
469 u32 saveVSYNC_A;
470 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000471 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800472 u32 saveTRANS_HTOTAL_A;
473 u32 saveTRANS_HBLANK_A;
474 u32 saveTRANS_HSYNC_A;
475 u32 saveTRANS_VTOTAL_A;
476 u32 saveTRANS_VBLANK_A;
477 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000478 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000479 u32 saveDSPASTRIDE;
480 u32 saveDSPASIZE;
481 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700482 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000483 u32 saveDSPASURF;
484 u32 saveDSPATILEOFF;
485 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700486 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000487 u32 saveBLC_PWM_CTL;
488 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800489 u32 saveBLC_CPU_PWM_CTL;
490 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000491 u32 saveFPB0;
492 u32 saveFPB1;
493 u32 saveDPLL_B;
494 u32 saveDPLL_B_MD;
495 u32 saveHTOTAL_B;
496 u32 saveHBLANK_B;
497 u32 saveHSYNC_B;
498 u32 saveVTOTAL_B;
499 u32 saveVBLANK_B;
500 u32 saveVSYNC_B;
501 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000502 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800503 u32 saveTRANS_HTOTAL_B;
504 u32 saveTRANS_HBLANK_B;
505 u32 saveTRANS_HSYNC_B;
506 u32 saveTRANS_VTOTAL_B;
507 u32 saveTRANS_VBLANK_B;
508 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000509 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000510 u32 saveDSPBSTRIDE;
511 u32 saveDSPBSIZE;
512 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700513 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000514 u32 saveDSPBSURF;
515 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700516 u32 saveVGA0;
517 u32 saveVGA1;
518 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000519 u32 saveVGACNTRL;
520 u32 saveADPA;
521 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700522 u32 savePP_ON_DELAYS;
523 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000524 u32 saveDVOA;
525 u32 saveDVOB;
526 u32 saveDVOC;
527 u32 savePP_ON;
528 u32 savePP_OFF;
529 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700530 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000531 u32 savePFIT_CONTROL;
532 u32 save_palette_a[256];
533 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700534 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000535 u32 saveFBC_CFB_BASE;
536 u32 saveFBC_LL_BASE;
537 u32 saveFBC_CONTROL;
538 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000539 u32 saveIER;
540 u32 saveIIR;
541 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800542 u32 saveDEIER;
543 u32 saveDEIMR;
544 u32 saveGTIER;
545 u32 saveGTIMR;
546 u32 saveFDI_RXA_IMR;
547 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800548 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800549 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000550 u32 saveSWF0[16];
551 u32 saveSWF1[16];
552 u32 saveSWF2[3];
553 u8 saveMSR;
554 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800555 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000556 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000557 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000558 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000559 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200560 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000561 u32 saveCURACNTR;
562 u32 saveCURAPOS;
563 u32 saveCURABASE;
564 u32 saveCURBCNTR;
565 u32 saveCURBPOS;
566 u32 saveCURBBASE;
567 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700568 u32 saveDP_B;
569 u32 saveDP_C;
570 u32 saveDP_D;
571 u32 savePIPEA_GMCH_DATA_M;
572 u32 savePIPEB_GMCH_DATA_M;
573 u32 savePIPEA_GMCH_DATA_N;
574 u32 savePIPEB_GMCH_DATA_N;
575 u32 savePIPEA_DP_LINK_M;
576 u32 savePIPEB_DP_LINK_M;
577 u32 savePIPEA_DP_LINK_N;
578 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800579 u32 saveFDI_RXA_CTL;
580 u32 saveFDI_TXA_CTL;
581 u32 saveFDI_RXB_CTL;
582 u32 saveFDI_TXB_CTL;
583 u32 savePFA_CTL_1;
584 u32 savePFB_CTL_1;
585 u32 savePFA_WIN_SZ;
586 u32 savePFB_WIN_SZ;
587 u32 savePFA_WIN_POS;
588 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000589 u32 savePCH_DREF_CONTROL;
590 u32 saveDISP_ARB_CTL;
591 u32 savePIPEA_DATA_M1;
592 u32 savePIPEA_DATA_N1;
593 u32 savePIPEA_LINK_M1;
594 u32 savePIPEA_LINK_N1;
595 u32 savePIPEB_DATA_M1;
596 u32 savePIPEB_DATA_N1;
597 u32 savePIPEB_LINK_M1;
598 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000599 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400600 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100601};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100602
603struct intel_gen6_power_mgmt {
604 struct work_struct work;
605 u32 pm_iir;
606 /* lock - irqsave spinlock that protectects the work_struct and
607 * pm_iir. */
608 spinlock_t lock;
609
610 /* The below variables an all the rps hw state are protected by
611 * dev->struct mutext. */
612 u8 cur_delay;
613 u8 min_delay;
614 u8 max_delay;
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700615
616 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700617
618 /*
619 * Protects RPS/RC6 register access and PCU communication.
620 * Must be taken after struct_mutex if nested.
621 */
622 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100623};
624
Daniel Vetter1a240d42012-11-29 22:18:51 +0100625/* defined intel_pm.c */
626extern spinlock_t mchdev_lock;
627
Daniel Vetterc85aa882012-11-02 19:55:03 +0100628struct intel_ilk_power_mgmt {
629 u8 cur_delay;
630 u8 min_delay;
631 u8 max_delay;
632 u8 fmax;
633 u8 fstart;
634
635 u64 last_count1;
636 unsigned long last_time1;
637 unsigned long chipset_power;
638 u64 last_count2;
639 struct timespec last_time2;
640 unsigned long gfx_power;
641 u8 corr;
642
643 int c_m;
644 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +0100645
646 struct drm_i915_gem_object *pwrctx;
647 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100648};
649
Daniel Vetter231f42a2012-11-02 19:55:05 +0100650struct i915_dri1_state {
651 unsigned allow_batchbuffer : 1;
652 u32 __iomem *gfx_hws_cpu_addr;
653
654 unsigned int cpp;
655 int back_offset;
656 int front_offset;
657 int current_page;
658 int page_flipping;
659
660 uint32_t counter;
661};
662
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100663struct intel_l3_parity {
664 u32 *remap_info;
665 struct work_struct error_work;
666};
667
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100668struct i915_gem_mm {
669 /** Bridge to intel-gtt-ko */
670 struct intel_gtt *gtt;
671 /** Memory allocator for GTT stolen memory */
672 struct drm_mm stolen;
673 /** Memory allocator for GTT */
674 struct drm_mm gtt_space;
675 /** List of all objects in gtt_space. Used to restore gtt
676 * mappings on resume */
677 struct list_head bound_list;
678 /**
679 * List of objects which are not bound to the GTT (thus
680 * are idle and not used by the GPU) but still have
681 * (presumably uncached) pages still attached.
682 */
683 struct list_head unbound_list;
684
685 /** Usable portion of the GTT for GEM */
686 unsigned long stolen_base; /* limited to low memory (32-bit) */
687
688 int gtt_mtrr;
689
690 /** PPGTT used for aliasing the PPGTT with the GTT */
691 struct i915_hw_ppgtt *aliasing_ppgtt;
692
693 struct shrinker inactive_shrinker;
694 bool shrinker_no_lock_stealing;
695
696 /**
697 * List of objects currently involved in rendering.
698 *
699 * Includes buffers having the contents of their GPU caches
700 * flushed, not necessarily primitives. last_rendering_seqno
701 * represents when the rendering involved will be completed.
702 *
703 * A reference is held on the buffer while on this list.
704 */
705 struct list_head active_list;
706
707 /**
708 * LRU list of objects which are not in the ringbuffer and
709 * are ready to unbind, but are still in the GTT.
710 *
711 * last_rendering_seqno is 0 while an object is in this list.
712 *
713 * A reference is not held on the buffer while on this list,
714 * as merely being GTT-bound shouldn't prevent its being
715 * freed, and we'll pull it off the list in the free path.
716 */
717 struct list_head inactive_list;
718
719 /** LRU list of objects with fence regs on them. */
720 struct list_head fence_list;
721
722 /**
723 * We leave the user IRQ off as much as possible,
724 * but this means that requests will finish and never
725 * be retired once the system goes idle. Set a timer to
726 * fire periodically while the ring is running. When it
727 * fires, go retire requests.
728 */
729 struct delayed_work retire_work;
730
731 /**
732 * Are we in a non-interruptible section of code like
733 * modesetting?
734 */
735 bool interruptible;
736
737 /**
738 * Flag if the X Server, and thus DRM, is not currently in
739 * control of the device.
740 *
741 * This is set between LeaveVT and EnterVT. It needs to be
742 * replaced with a semaphore. It also needs to be
743 * transitioned away from for kernel modesetting.
744 */
745 int suspended;
746
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100747 /** Bit 6 swizzling required for X tiling */
748 uint32_t bit_6_swizzle_x;
749 /** Bit 6 swizzling required for Y tiling */
750 uint32_t bit_6_swizzle_y;
751
752 /* storage for physical objects */
753 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
754
755 /* accounting, useful for userland debugging */
756 size_t object_memory;
757 u32 object_count;
758};
759
Daniel Vetter99584db2012-11-14 17:14:04 +0100760struct i915_gpu_error {
761 /* For hangcheck timer */
762#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
763#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
764 struct timer_list hangcheck_timer;
765 int hangcheck_count;
766 uint32_t last_acthd[I915_NUM_RINGS];
767 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
768
769 /* For reset and error_state handling. */
770 spinlock_t lock;
771 /* Protected by the above dev->gpu_error.lock. */
772 struct drm_i915_error_state *first_error;
773 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +0100774
775 unsigned long last_reset;
776
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100777 /**
778 * State variable controlling the reset flow
779 *
780 * Upper bits are for the reset counter.
781 *
782 * Lowest bit controls the reset state machine: Set means a reset is in
783 * progress. This state will (presuming we don't have any bugs) decay
784 * into either unset (successful reset) or the special WEDGED value (hw
785 * terminally sour). All waiters on the reset_queue will be woken when
786 * that happens.
787 */
788 atomic_t reset_counter;
789
790 /**
791 * Special values/flags for reset_counter
792 *
793 * Note that the code relies on
794 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
795 * being true.
796 */
797#define I915_RESET_IN_PROGRESS_FLAG 1
798#define I915_WEDGED 0xffffffff
799
800 /**
801 * Waitqueue to signal when the reset has completed. Used by clients
802 * that wait for dev_priv->mm.wedged to settle.
803 */
804 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +0100805
Daniel Vetter99584db2012-11-14 17:14:04 +0100806 /* For gpu hang simulation. */
807 unsigned int stop_rings;
808};
809
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100810typedef struct drm_i915_private {
811 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +0000812 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100813
814 const struct intel_device_info *info;
815
816 int relative_constants_mode;
817
818 void __iomem *regs;
819
820 struct drm_i915_gt_funcs gt;
821 /** gt_fifo_count and the subsequent register write are synchronized
822 * with dev->struct_mutex. */
823 unsigned gt_fifo_count;
824 /** forcewake_count is protected by gt_lock */
825 unsigned forcewake_count;
826 /** gt_lock is also taken in irq contexts. */
Luis R. Rodriguez99057c82012-11-29 12:45:06 -0800827 spinlock_t gt_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100828
829 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
830
Daniel Vetter28c70f12012-12-01 13:53:45 +0100831
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100832 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
833 * controller on different i2c buses. */
834 struct mutex gmbus_mutex;
835
836 /**
837 * Base address of the gmbus and gpio block.
838 */
839 uint32_t gpio_mmio_base;
840
Daniel Vetter28c70f12012-12-01 13:53:45 +0100841 wait_queue_head_t gmbus_wait_queue;
842
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100843 struct pci_dev *bridge_dev;
844 struct intel_ring_buffer ring[I915_NUM_RINGS];
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200845 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100846
847 drm_dma_handle_t *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100848 struct resource mch_res;
849
850 atomic_t irq_received;
851
852 /* protects the irq masks */
853 spinlock_t irq_lock;
854
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100855 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
856 struct pm_qos_request pm_qos;
857
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100858 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +0100859 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100860
861 /** Cached value of IMR to avoid reads in updating the bitfield */
862 u32 pipestat[2];
863 u32 irq_mask;
864 u32 gt_irq_mask;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100865
866 u32 hotplug_supported_mask;
867 struct work_struct hotplug_work;
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100868 bool enable_hotplug_processing;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100869
870 int num_pipe;
871 int num_pch_pll;
872
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100873 unsigned long cfb_size;
874 unsigned int cfb_fb;
875 enum plane cfb_plane;
876 int cfb_y;
877 struct intel_fbc_work *fbc_work;
878
879 struct intel_opregion opregion;
880
881 /* overlay */
882 struct intel_overlay *overlay;
883 bool sprite_scaling_enabled;
884
885 /* LVDS info */
886 int backlight_level; /* restore backlight to this value */
887 bool backlight_enabled;
888 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
889 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
890
891 /* Feature bits from the VBIOS */
892 unsigned int int_tv_support:1;
893 unsigned int lvds_dither:1;
894 unsigned int lvds_vbt:1;
895 unsigned int int_crt_support:1;
896 unsigned int lvds_use_ssc:1;
897 unsigned int display_clock_mode:1;
898 int lvds_ssc_freq;
899 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100900 struct {
901 int rate;
902 int lanes;
903 int preemphasis;
904 int vswing;
905
906 bool initialized;
907 bool support;
908 int bpp;
909 struct edp_power_seq pps;
910 } edp;
911 bool no_aux_handshake;
912
913 int crt_ddc_pin;
914 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
915 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
916 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
917
918 unsigned int fsb_freq, mem_freq, is_ddr3;
919
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100920 struct workqueue_struct *wq;
921
922 /* Display functions */
923 struct drm_i915_display_funcs display;
924
925 /* PCH chipset type */
926 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -0200927 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100928
929 unsigned long quirks;
930
931 /* Register state */
932 bool modeset_on_lid;
Eric Anholt673a3942008-07-30 12:06:12 -0700933
Ben Widawsky5d4545a2013-01-17 12:45:15 -0800934 struct i915_gtt gtt;
935
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100936 struct i915_gem_mm mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200937
Daniel Vetter87813422012-05-02 11:49:32 +0200938 /* Kernel Modesetting */
939
yakui_zhao9b9d1722009-05-31 17:17:17 +0800940 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800941 /* indicate whether the LVDS_BORDER should be enabled or not */
942 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100943 /* Panel fitter placement and size for Ironlake+ */
944 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700945
Jesse Barnes27f82272011-09-02 12:54:37 -0700946 struct drm_crtc *plane_to_crtc_mapping[3];
947 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500948 wait_queue_head_t pending_flip_queue;
949
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100950 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300951 struct intel_ddi_plls ddi_plls;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100952
Jesse Barnes652c3932009-08-17 13:31:43 -0700953 /* Reclocking support */
954 bool render_reclock_avail;
955 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000956 /* indicates the reduced downclock for LVDS*/
957 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700958 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800959 int child_dev_num;
960 struct child_device_config *child_dev;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800961
Zhenyu Wangc48044112009-12-17 14:48:43 +0800962 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800963
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100964 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200965
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200966 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100967 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200968
Daniel Vetter20e4d402012-08-08 23:35:39 +0200969 /* ilk-only ips/rps state. Everything in here is protected by the global
970 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100971 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800972
973 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000974
Jesse Barnes20bf3772010-04-21 11:39:22 -0700975 struct drm_mm_node *compressed_fb;
976 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700977
Daniel Vetter99584db2012-11-14 17:14:04 +0100978 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +0100979
Dave Airlie8be48d92010-03-30 05:34:14 +0000980 /* list of fbdev register on this device */
981 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000982
Jesse Barnes073f34d2012-11-02 11:13:59 -0700983 /*
984 * The console may be contended at resume, but we don't
985 * want it to block on it.
986 */
987 struct work_struct console_resume_work;
988
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200989 struct backlight_device *backlight;
990
Chris Wilsone953fd72011-02-21 22:23:52 +0000991 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100992 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -0700993
Ben Widawsky254f9652012-06-04 14:42:42 -0700994 bool hw_contexts_disabled;
995 uint32_t hw_context_size;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100996
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200997 bool fdi_rx_polarity_reversed;
998
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100999 struct i915_suspend_saved_registers regfile;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001000
1001 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1002 * here! */
1003 struct i915_dri1_state dri1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004} drm_i915_private_t;
1005
Chris Wilsonb4519512012-05-11 14:29:30 +01001006/* Iterate over initialised rings */
1007#define for_each_ring(ring__, dev_priv__, i__) \
1008 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1009 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1010
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001011enum hdmi_force_audio {
1012 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1013 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1014 HDMI_AUDIO_AUTO, /* trust EDID */
1015 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1016};
1017
Chris Wilson93dfb402011-03-29 16:59:50 -07001018enum i915_cache_level {
Chris Wilsone6994ae2012-07-10 10:27:08 +01001019 I915_CACHE_NONE = 0,
Chris Wilson93dfb402011-03-29 16:59:50 -07001020 I915_CACHE_LLC,
Chris Wilsone6994ae2012-07-10 10:27:08 +01001021 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
Chris Wilson93dfb402011-03-29 16:59:50 -07001022};
1023
Chris Wilsoned2f3452012-11-15 11:32:19 +00001024#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1025
Chris Wilson37e680a2012-06-07 15:38:42 +01001026struct drm_i915_gem_object_ops {
1027 /* Interface between the GEM object and its backing storage.
1028 * get_pages() is called once prior to the use of the associated set
1029 * of pages before to binding them into the GTT, and put_pages() is
1030 * called after we no longer need them. As we expect there to be
1031 * associated cost with migrating pages between the backing storage
1032 * and making them available for the GPU (e.g. clflush), we may hold
1033 * onto the pages after they are no longer referenced by the GPU
1034 * in case they may be used again shortly (for example migrating the
1035 * pages to a different memory domain within the GTT). put_pages()
1036 * will therefore most likely be called when the object itself is
1037 * being released or under memory pressure (where we attempt to
1038 * reap pages for the shrinker).
1039 */
1040 int (*get_pages)(struct drm_i915_gem_object *);
1041 void (*put_pages)(struct drm_i915_gem_object *);
1042};
1043
Eric Anholt673a3942008-07-30 12:06:12 -07001044struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001045 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001046
Chris Wilson37e680a2012-06-07 15:38:42 +01001047 const struct drm_i915_gem_object_ops *ops;
1048
Eric Anholt673a3942008-07-30 12:06:12 -07001049 /** Current space allocated to this object in the GTT, if any. */
1050 struct drm_mm_node *gtt_space;
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001051 /** Stolen memory for this object, instead of being backed by shmem. */
1052 struct drm_mm_node *stolen;
Daniel Vetter93a37f22010-11-05 20:24:53 +01001053 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001054
Chris Wilson65ce3022012-07-20 12:41:02 +01001055 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +01001056 struct list_head ring_list;
1057 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +00001058 /** This object's place in the batchbuffer or on the eviction list */
1059 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001060
1061 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001062 * This is set if the object is on the active lists (has pending
1063 * rendering and so a non-zero seqno), and is not set if it i s on
1064 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001065 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001066 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001067
1068 /**
1069 * This is set if the object has been written to since last bound
1070 * to the GTT
1071 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001072 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001073
1074 /**
1075 * Fence register bits (if any) for this object. Will be set
1076 * as needed when mapped into the GTT.
1077 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001078 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001079 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001080
1081 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001082 * Advice: are the backing pages purgeable?
1083 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001084 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001085
1086 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001087 * Current tiling mode for the object.
1088 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001089 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001090 /**
1091 * Whether the tiling parameters for the currently associated fence
1092 * register have changed. Note that for the purposes of tracking
1093 * tiling changes we also treat the unfenced register, the register
1094 * slot that the object occupies whilst it executes a fenced
1095 * command (such as BLT on gen2/3), as a "fence".
1096 */
1097 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001098
1099 /** How many users have pinned this object in GTT space. The following
1100 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1101 * (via user_pin_count), execbuffer (objects are not allowed multiple
1102 * times for the same batchbuffer), and the framebuffer code. When
1103 * switching/pageflipping, the framebuffer code has at most two buffers
1104 * pinned per crtc.
1105 *
1106 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1107 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001108 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +02001109#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -07001110
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001111 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001112 * Is the object at the current location in the gtt mappable and
1113 * fenceable? Used to avoid costly recalculations.
1114 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001115 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001116
1117 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001118 * Whether the current gtt mapping needs to be mappable (and isn't just
1119 * mappable by accident). Track pin and fault separate for a more
1120 * accurate mappable working set.
1121 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001122 unsigned int fault_mappable:1;
1123 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001124
Chris Wilsoncaea7472010-11-12 13:53:37 +00001125 /*
1126 * Is the GPU currently using a fence to access this buffer,
1127 */
1128 unsigned int pending_fenced_gpu_access:1;
1129 unsigned int fenced_gpu_access:1;
1130
Chris Wilson93dfb402011-03-29 16:59:50 -07001131 unsigned int cache_level:2;
1132
Daniel Vetter7bddb012012-02-09 17:15:47 +01001133 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +01001134 unsigned int has_global_gtt_mapping:1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001135 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001136
Chris Wilson9da3da62012-06-01 15:20:22 +01001137 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001138 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001139
Daniel Vetter1286ff72012-05-10 15:25:09 +02001140 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001141 void *dma_buf_vmapping;
1142 int vmapping_count;
1143
Daniel Vetter185cbcb2010-11-06 12:12:35 +01001144 /**
Chris Wilson67731b82010-12-08 10:38:14 +00001145 * Used for performing relocations during execbuffer insertion.
1146 */
1147 struct hlist_node exec_node;
1148 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +00001149 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +00001150
1151 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001152 * Current offset of the object in GTT space.
1153 *
1154 * This is the same as gtt_space->start
1155 */
1156 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001157
Chris Wilsoncaea7472010-11-12 13:53:37 +00001158 struct intel_ring_buffer *ring;
1159
Chris Wilson1c293ea2012-04-17 15:31:27 +01001160 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001161 uint32_t last_read_seqno;
1162 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001163 /** Breadcrumb of last fenced GPU access to the buffer. */
1164 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001165
Daniel Vetter778c3542010-05-13 11:49:44 +02001166 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001167 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001168
Eric Anholt280b7132009-03-12 16:56:27 -07001169 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001170 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001171
Jesse Barnes79e53942008-11-07 14:24:08 -08001172 /** User space pin count and filp owning the pin */
1173 uint32_t user_pin_count;
1174 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001175
1176 /** for phy allocated objects */
1177 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001178
1179 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001180 * Number of crtcs where this object is currently the fb, but
1181 * will be page flipped away on the next vblank. When it
1182 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1183 */
1184 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001185};
Daniel Vetterb45305f2012-12-17 16:21:27 +01001186#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
Eric Anholt673a3942008-07-30 12:06:12 -07001187
Daniel Vetter62b8b212010-04-09 19:05:08 +00001188#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001189
Eric Anholt673a3942008-07-30 12:06:12 -07001190/**
1191 * Request queue structure.
1192 *
1193 * The request queue allows us to note sequence numbers that have been emitted
1194 * and may be associated with active buffers to be retired.
1195 *
1196 * By keeping this list, we can avoid having to do questionable
1197 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1198 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1199 */
1200struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001201 /** On Which ring this request was generated */
1202 struct intel_ring_buffer *ring;
1203
Eric Anholt673a3942008-07-30 12:06:12 -07001204 /** GEM sequence number associated with this request. */
1205 uint32_t seqno;
1206
Chris Wilsona71d8d92012-02-15 11:25:36 +00001207 /** Postion in the ringbuffer of the end of the request */
1208 u32 tail;
1209
Eric Anholt673a3942008-07-30 12:06:12 -07001210 /** Time at which this request was emitted, in jiffies. */
1211 unsigned long emitted_jiffies;
1212
Eric Anholtb9624422009-06-03 07:27:35 +00001213 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001214 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001215
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001216 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001217 /** file_priv list entry for this request */
1218 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001219};
1220
1221struct drm_i915_file_private {
1222 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08001223 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001224 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001225 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001226 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001227};
1228
Zou Nan haicae58522010-11-09 17:17:32 +08001229#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1230
1231#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1232#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1233#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1234#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1235#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1236#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1237#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1238#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1239#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1240#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1241#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1242#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1243#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1244#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1245#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1246#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1247#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1248#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001249#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes8ab43972012-10-25 12:15:42 -07001250#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1251 (dev)->pci_device == 0x0152 || \
1252 (dev)->pci_device == 0x015a)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001253#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1254 (dev)->pci_device == 0x0106 || \
1255 (dev)->pci_device == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001256#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001257#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001258#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonid567b072012-11-20 13:27:43 -02001259#define IS_ULT(dev) (IS_HASWELL(dev) && \
1260 ((dev)->pci_device & 0xFF00) == 0x0A00)
Zou Nan haicae58522010-11-09 17:17:32 +08001261
Jesse Barnes85436692011-04-06 12:11:14 -07001262/*
1263 * The genX designation typically refers to the render engine, so render
1264 * capability related checks should use IS_GEN, while display and other checks
1265 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1266 * chips, etc.).
1267 */
Zou Nan haicae58522010-11-09 17:17:32 +08001268#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1269#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1270#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1271#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1272#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001273#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001274
1275#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1276#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001277#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001278#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1279
Ben Widawsky254f9652012-06-04 14:42:42 -07001280#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001281#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001282
Chris Wilson05394f32010-11-08 19:18:58 +00001283#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001284#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1285
Daniel Vetterb45305f2012-12-17 16:21:27 +01001286/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1287#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1288
Zou Nan haicae58522010-11-09 17:17:32 +08001289/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1290 * rows, which changed the alignment requirements and fence programming.
1291 */
1292#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1293 IS_I915GM(dev)))
1294#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1295#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1296#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1297#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1298#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1299#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1300/* dsparb controlled by hw only */
1301#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1302
1303#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1304#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1305#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001306
Jesse Barneseceae482011-04-06 12:15:08 -07001307#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001308
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001309#define HAS_DDI(dev) (IS_HASWELL(dev))
1310
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001311#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1312#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1313#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1314#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1315#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1316#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1317
Zou Nan haicae58522010-11-09 17:17:32 +08001318#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001319#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001320#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1321#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001322#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001323
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001324#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1325
Ben Widawskyf27b9262012-07-24 20:47:32 -07001326#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001327
Ben Widawskyc8735b02012-09-07 19:43:39 -07001328#define GT_FREQUENCY_MULTIPLIER 50
1329
Chris Wilson05394f32010-11-08 19:18:58 +00001330#include "i915_trace.h"
1331
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001332/**
1333 * RC6 is a special power stage which allows the GPU to enter an very
1334 * low-voltage mode when idle, using down to 0V while at this stage. This
1335 * stage is entered automatically when the GPU is idle when RC6 support is
1336 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1337 *
1338 * There are different RC6 modes available in Intel GPU, which differentiate
1339 * among each other with the latency required to enter and leave RC6 and
1340 * voltage consumed by the GPU in different states.
1341 *
1342 * The combination of the following flags define which states GPU is allowed
1343 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1344 * RC6pp is deepest RC6. Their support by hardware varies according to the
1345 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1346 * which brings the most power savings; deeper states save more power, but
1347 * require higher latency to switch to and wake up.
1348 */
1349#define INTEL_RC6_ENABLE (1<<0)
1350#define INTEL_RC6p_ENABLE (1<<1)
1351#define INTEL_RC6pp_ENABLE (1<<2)
1352
Eric Anholtc153f452007-09-03 12:06:45 +10001353extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001354extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001355extern unsigned int i915_fbpercrtc __always_unused;
1356extern int i915_panel_ignore_lid __read_mostly;
1357extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001358extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001359extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001360extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001361extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001362extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001363extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001364extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001365extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001366extern int i915_enable_ppgtt __read_mostly;
Rodrigo Vivi0a3af262012-10-15 17:16:23 -03001367extern unsigned int i915_preliminary_hw_support __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001368
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001369extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1370extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001371extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1372extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1373
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001375void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001376extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001377extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001378extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001379extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001380extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001381extern void i915_driver_preclose(struct drm_device *dev,
1382 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001383extern void i915_driver_postclose(struct drm_device *dev,
1384 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001385extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001386#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001387extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1388 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001389#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001390extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001391 struct drm_clip_rect *box,
1392 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001393extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001394extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001395extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1396extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1397extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1398extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1399
Jesse Barnes073f34d2012-11-02 11:13:59 -07001400extern void intel_console_resume(struct work_struct *work);
Dave Airlieaf6061a2008-05-07 12:15:39 +10001401
Linus Torvalds1da177e2005-04-16 15:20:36 -07001402/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001403void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001404void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001406extern void intel_irq_init(struct drm_device *dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01001407extern void intel_hpd_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001408extern void intel_gt_init(struct drm_device *dev);
Chris Wilson16995a92012-10-18 11:46:10 +01001409extern void intel_gt_reset(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001410
Daniel Vetter742cbee2012-04-27 15:17:39 +02001411void i915_error_state_free(struct kref *error_ref);
1412
Keith Packard7c463582008-11-04 02:03:27 -08001413void
1414i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1415
1416void
1417i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1418
Akshay Joshi0206e352011-08-16 15:34:10 -04001419void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001420
Chris Wilson3bd3c932010-08-19 08:19:30 +01001421#ifdef CONFIG_DEBUG_FS
1422extern void i915_destroy_error_state(struct drm_device *dev);
1423#else
1424#define i915_destroy_error_state(x)
1425#endif
1426
Keith Packard7c463582008-11-04 02:03:27 -08001427
Eric Anholt673a3942008-07-30 12:06:12 -07001428/* i915_gem.c */
1429int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1430 struct drm_file *file_priv);
1431int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1432 struct drm_file *file_priv);
1433int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1434 struct drm_file *file_priv);
1435int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1436 struct drm_file *file_priv);
1437int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1438 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001439int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1440 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001441int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1442 struct drm_file *file_priv);
1443int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1444 struct drm_file *file_priv);
1445int i915_gem_execbuffer(struct drm_device *dev, void *data,
1446 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001447int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1448 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001449int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1450 struct drm_file *file_priv);
1451int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1452 struct drm_file *file_priv);
1453int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1454 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07001455int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1456 struct drm_file *file);
1457int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1458 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001459int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1460 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001461int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1462 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001463int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1464 struct drm_file *file_priv);
1465int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1466 struct drm_file *file_priv);
1467int i915_gem_set_tiling(struct drm_device *dev, void *data,
1468 struct drm_file *file_priv);
1469int i915_gem_get_tiling(struct drm_device *dev, void *data,
1470 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001471int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001473int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1474 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001475void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001476void *i915_gem_object_alloc(struct drm_device *dev);
1477void i915_gem_object_free(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001478int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01001479void i915_gem_object_init(struct drm_i915_gem_object *obj,
1480 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00001481struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1482 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001483void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00001484
Chris Wilson20217462010-11-23 15:26:33 +00001485int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1486 uint32_t alignment,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001487 bool map_and_fenceable,
1488 bool nonblocking);
Chris Wilson05394f32010-11-08 19:18:58 +00001489void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001490int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilsondd624af2013-01-15 12:39:35 +00001491int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001492void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001493void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001494
Chris Wilson37e680a2012-06-07 15:38:42 +01001495int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001496static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1497{
1498 struct scatterlist *sg = obj->pages->sgl;
Chris Wilson1cf83782012-10-10 12:11:52 +01001499 int nents = obj->pages->nents;
1500 while (nents > SG_MAX_SINGLE_ALLOC) {
1501 if (n < SG_MAX_SINGLE_ALLOC - 1)
1502 break;
1503
Chris Wilson9da3da62012-06-01 15:20:22 +01001504 sg = sg_chain_ptr(sg + SG_MAX_SINGLE_ALLOC - 1);
1505 n -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson1cf83782012-10-10 12:11:52 +01001506 nents -= SG_MAX_SINGLE_ALLOC - 1;
Chris Wilson9da3da62012-06-01 15:20:22 +01001507 }
1508 return sg_page(sg+n);
1509}
Chris Wilsona5570172012-09-04 21:02:54 +01001510static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1511{
1512 BUG_ON(obj->pages == NULL);
1513 obj->pages_pin_count++;
1514}
1515static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1516{
1517 BUG_ON(obj->pages_pin_count == 0);
1518 obj->pages_pin_count--;
1519}
1520
Chris Wilson54cf91d2010-11-25 18:00:26 +00001521int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001522int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1523 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001524void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson9d7730912012-11-27 16:22:52 +00001525 struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001526
Dave Airlieff72145b2011-02-07 12:16:14 +10001527int i915_gem_dumb_create(struct drm_file *file_priv,
1528 struct drm_device *dev,
1529 struct drm_mode_create_dumb *args);
1530int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1531 uint32_t handle, uint64_t *offset);
1532int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001533 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001534/**
1535 * Returns true if seq1 is later than seq2.
1536 */
1537static inline bool
1538i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1539{
1540 return (int32_t)(seq1 - seq2) >= 0;
1541}
1542
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02001543int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1544int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01001545int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001546int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001547
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001548static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001549i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1550{
1551 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1552 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1553 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001554 return true;
1555 } else
1556 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001557}
1558
1559static inline void
1560i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1561{
1562 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1563 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1564 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1565 }
1566}
1567
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001568void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001569void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01001570int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001571 bool interruptible);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001572static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1573{
1574 return unlikely(atomic_read(&error->reset_counter)
1575 & I915_RESET_IN_PROGRESS_FLAG);
1576}
1577
1578static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1579{
1580 return atomic_read(&error->reset_counter) == I915_WEDGED;
1581}
Chris Wilsona71d8d92012-02-15 11:25:36 +00001582
Chris Wilson069efc12010-09-30 16:53:18 +01001583void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001584void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001585int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1586 uint32_t read_domains,
1587 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001588int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001589int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001590int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001591void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001592void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001593void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001594void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001595int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001596int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001597int i915_add_request(struct intel_ring_buffer *ring,
1598 struct drm_file *file,
Chris Wilsonacb868d2012-09-26 13:47:30 +01001599 u32 *seqno);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001600int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1601 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001602int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001603int __must_check
1604i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1605 bool write);
1606int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001607i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1608int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001609i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1610 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001611 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001612int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001613 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001614 int id,
1615 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001616void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001617 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001618void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001619void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001620
Chris Wilson467cffb2011-03-07 10:42:03 +00001621uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02001622i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
1623uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02001624i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1625 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00001626
Chris Wilsone4ffd172011-04-04 09:44:39 +01001627int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1628 enum i915_cache_level cache_level);
1629
Daniel Vetter1286ff72012-05-10 15:25:09 +02001630struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1631 struct dma_buf *dma_buf);
1632
1633struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1634 struct drm_gem_object *gem_obj, int flags);
1635
Ben Widawsky254f9652012-06-04 14:42:42 -07001636/* i915_gem_context.c */
1637void i915_gem_context_init(struct drm_device *dev);
1638void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001639void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001640int i915_switch_context(struct intel_ring_buffer *ring,
1641 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001642int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1643 struct drm_file *file);
1644int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1645 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001646
Daniel Vetter76aaf222010-11-05 22:23:30 +01001647/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001648int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1649void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001650void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1651 struct drm_i915_gem_object *obj,
1652 enum i915_cache_level cache_level);
1653void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1654 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001655
Daniel Vetter76aaf222010-11-05 22:23:30 +01001656void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001657int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1658void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001659 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001660void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001661void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Ben Widawskyd7e50082012-12-18 10:31:25 -08001662void i915_gem_init_global_gtt(struct drm_device *dev);
1663void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1664 unsigned long mappable_end, unsigned long end);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001665int i915_gem_gtt_init(struct drm_device *dev);
1666void i915_gem_gtt_fini(struct drm_device *dev);
Ben Widawskyd09105c2012-11-15 12:06:09 -08001667static inline void i915_gem_chipset_flush(struct drm_device *dev)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08001668{
1669 if (INTEL_INFO(dev)->gen < 6)
1670 intel_gtt_chipset_flush();
1671}
1672
Daniel Vetter76aaf222010-11-05 22:23:30 +01001673
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001674/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001675int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001676 unsigned alignment,
1677 unsigned cache_level,
Chris Wilson86a1ee22012-08-11 15:41:04 +01001678 bool mappable,
1679 bool nonblock);
Chris Wilson6c085a72012-08-20 11:40:46 +02001680int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001681
Chris Wilson9797fbf2012-04-24 15:47:39 +01001682/* i915_gem_stolen.c */
1683int i915_gem_init_stolen(struct drm_device *dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00001684int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1685void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001686void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00001687struct drm_i915_gem_object *
1688i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
1689void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
Chris Wilson9797fbf2012-04-24 15:47:39 +01001690
Eric Anholt673a3942008-07-30 12:06:12 -07001691/* i915_gem_tiling.c */
Chris Wilsone9b73c62012-12-03 21:03:14 +00001692inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1693{
1694 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1695
1696 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1697 obj->tiling_mode != I915_TILING_NONE;
1698}
1699
Eric Anholt673a3942008-07-30 12:06:12 -07001700void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001701void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1702void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001703
1704/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001705void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001706 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001707#if WATCH_LISTS
1708int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001709#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001710#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001711#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001712void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1713 int handle);
1714void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001715 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001716
Ben Gamari20172632009-02-17 20:08:50 -05001717/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001718int i915_debugfs_init(struct drm_minor *minor);
1719void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001720
Jesse Barnes317c35d2008-08-25 15:11:06 -07001721/* i915_suspend.c */
1722extern int i915_save_state(struct drm_device *dev);
1723extern int i915_restore_state(struct drm_device *dev);
1724
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001725/* i915_suspend.c */
1726extern int i915_save_state(struct drm_device *dev);
1727extern int i915_restore_state(struct drm_device *dev);
1728
Ben Widawsky0136db52012-04-10 21:17:01 -07001729/* i915_sysfs.c */
1730void i915_setup_sysfs(struct drm_device *dev_priv);
1731void i915_teardown_sysfs(struct drm_device *dev_priv);
1732
Chris Wilsonf899fc62010-07-20 15:44:45 -07001733/* intel_i2c.c */
1734extern int intel_setup_gmbus(struct drm_device *dev);
1735extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001736extern inline bool intel_gmbus_is_port_valid(unsigned port)
1737{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001738 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001739}
1740
1741extern struct i2c_adapter *intel_gmbus_get_adapter(
1742 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001743extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1744extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001745extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1746{
1747 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1748}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001749extern void intel_i2c_reset(struct drm_device *dev);
1750
Chris Wilson3b617962010-08-24 09:02:58 +01001751/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001752extern int intel_opregion_setup(struct drm_device *dev);
1753#ifdef CONFIG_ACPI
1754extern void intel_opregion_init(struct drm_device *dev);
1755extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001756extern void intel_opregion_asle_intr(struct drm_device *dev);
1757extern void intel_opregion_gse_intr(struct drm_device *dev);
1758extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001759#else
Chris Wilson44834a62010-08-19 16:09:23 +01001760static inline void intel_opregion_init(struct drm_device *dev) { return; }
1761static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001762static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1763static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1764static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001765#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001766
Jesse Barnes723bfd72010-10-07 16:01:13 -07001767/* intel_acpi.c */
1768#ifdef CONFIG_ACPI
1769extern void intel_register_dsm_handler(void);
1770extern void intel_unregister_dsm_handler(void);
1771#else
1772static inline void intel_register_dsm_handler(void) { return; }
1773static inline void intel_unregister_dsm_handler(void) { return; }
1774#endif /* CONFIG_ACPI */
1775
Jesse Barnes79e53942008-11-07 14:24:08 -08001776/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001777extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001778extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001779extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001780extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001781extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01001782extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1783 bool force_restore);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001784extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001785extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001786extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02001787extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001788extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001789extern void intel_detect_pch(struct drm_device *dev);
1790extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07001791extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001792
Ben Widawsky2911a352012-04-05 14:47:36 -07001793extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001794int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1795 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001796
Chris Wilson6ef3d422010-08-04 20:26:07 +01001797/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001798#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001799extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1800extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001801
1802extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1803extern void intel_display_print_error_state(struct seq_file *m,
1804 struct drm_device *dev,
1805 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001806#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001807
Ben Widawskyb7287d82011-04-25 11:22:22 -07001808/* On SNB platform, before reading ring registers forcewake bit
1809 * must be set to prevent GT core from power down and stale values being
1810 * returned.
1811 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001812void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1813void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001814int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001815
Ben Widawsky42c05262012-09-26 10:34:00 -07001816int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1817int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
1818
Keith Packard5f753772010-11-22 09:24:22 +00001819#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001820 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001821
Keith Packard5f753772010-11-22 09:24:22 +00001822__i915_read(8, b)
1823__i915_read(16, w)
1824__i915_read(32, l)
1825__i915_read(64, q)
1826#undef __i915_read
1827
1828#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001829 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1830
Keith Packard5f753772010-11-22 09:24:22 +00001831__i915_write(8, b)
1832__i915_write(16, w)
1833__i915_write(32, l)
1834__i915_write(64, q)
1835#undef __i915_write
1836
1837#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1838#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1839
1840#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1841#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1842#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1843#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1844
1845#define I915_READ(reg) i915_read32(dev_priv, (reg))
1846#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001847#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1848#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001849
1850#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1851#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001852
1853#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1854#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1855
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001856/* "Broadcast RGB" property */
1857#define INTEL_BROADCAST_RGB_AUTO 0
1858#define INTEL_BROADCAST_RGB_FULL 1
1859#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001860
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861#endif