blob: 56655a00012166615b9ea1b0f54d0ce67177ff04 [file] [log] [blame]
Steve Wisecfdda9d2010-04-21 15:30:06 -07001/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
Paul Gortmakere4dd23d2011-05-27 15:35:46 -040032
33#include <linux/module.h>
34
Steve Wisecfdda9d2010-04-21 15:30:06 -070035#include "iw_cxgb4.h"
36
Vipul Pandya2c974782012-05-18 15:29:28 +053037static int db_delay_usecs = 1;
38module_param(db_delay_usecs, int, 0644);
39MODULE_PARM_DESC(db_delay_usecs, "Usecs to delay awaiting db fifo to drain");
40
Steve Wisea9c77192011-03-11 22:30:11 +000041static int ocqp_support = 1;
Steve Wisec6d7b262010-09-13 11:23:57 -050042module_param(ocqp_support, int, 0644);
Steve Wisea9c77192011-03-11 22:30:11 +000043MODULE_PARM_DESC(ocqp_support, "Support on-chip SQs (default=1)");
Steve Wisec6d7b262010-09-13 11:23:57 -050044
Vipul Pandya3cbdb922013-03-14 05:08:59 +000045int db_fc_threshold = 1000;
Vipul Pandya422eea02012-05-18 15:29:30 +053046module_param(db_fc_threshold, int, 0644);
Vipul Pandya3cbdb922013-03-14 05:08:59 +000047MODULE_PARM_DESC(db_fc_threshold,
48 "QP count/threshold that triggers"
49 " automatic db flow control mode (default = 1000)");
50
51int db_coalescing_threshold;
52module_param(db_coalescing_threshold, int, 0644);
53MODULE_PARM_DESC(db_coalescing_threshold,
54 "QP count/threshold that triggers"
55 " disabling db coalescing (default = 0)");
Vipul Pandya422eea02012-05-18 15:29:30 +053056
Vipul Pandya42b6a942013-03-14 05:09:01 +000057static int max_fr_immd = T4_MAX_FR_IMMD;
58module_param(max_fr_immd, int, 0644);
59MODULE_PARM_DESC(max_fr_immd, "fastreg threshold for using DSGL instead of immedate");
60
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +053061static int alloc_ird(struct c4iw_dev *dev, u32 ird)
62{
63 int ret = 0;
64
65 spin_lock_irq(&dev->lock);
66 if (ird <= dev->avail_ird)
67 dev->avail_ird -= ird;
68 else
69 ret = -ENOMEM;
70 spin_unlock_irq(&dev->lock);
71
72 if (ret)
73 dev_warn(&dev->rdev.lldi.pdev->dev,
74 "device IRD resources exhausted\n");
75
76 return ret;
77}
78
79static void free_ird(struct c4iw_dev *dev, int ird)
80{
81 spin_lock_irq(&dev->lock);
82 dev->avail_ird += ird;
83 spin_unlock_irq(&dev->lock);
84}
85
Steve Wise2f5b48c2010-09-10 11:15:36 -050086static void set_state(struct c4iw_qp *qhp, enum c4iw_qp_state state)
87{
88 unsigned long flag;
89 spin_lock_irqsave(&qhp->lock, flag);
90 qhp->attr.state = state;
91 spin_unlock_irqrestore(&qhp->lock, flag);
92}
93
Steve Wisec6d7b262010-09-13 11:23:57 -050094static void dealloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
95{
96 c4iw_ocqp_pool_free(rdev, sq->dma_addr, sq->memsize);
97}
98
99static void dealloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
100{
101 dma_free_coherent(&(rdev->lldi.pdev->dev), sq->memsize, sq->queue,
102 pci_unmap_addr(sq, mapping));
103}
104
105static void dealloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
106{
107 if (t4_sq_onchip(sq))
108 dealloc_oc_sq(rdev, sq);
109 else
110 dealloc_host_sq(rdev, sq);
111}
112
113static int alloc_oc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
114{
Vipul Pandyaf079af72013-03-14 05:08:58 +0000115 if (!ocqp_support || !ocqp_supported(&rdev->lldi))
Steve Wisec6d7b262010-09-13 11:23:57 -0500116 return -ENOSYS;
117 sq->dma_addr = c4iw_ocqp_pool_alloc(rdev, sq->memsize);
118 if (!sq->dma_addr)
119 return -ENOMEM;
120 sq->phys_addr = rdev->oc_mw_pa + sq->dma_addr -
121 rdev->lldi.vr->ocq.start;
122 sq->queue = (__force union t4_wr *)(rdev->oc_mw_kva + sq->dma_addr -
123 rdev->lldi.vr->ocq.start);
124 sq->flags |= T4_SQ_ONCHIP;
125 return 0;
126}
127
128static int alloc_host_sq(struct c4iw_rdev *rdev, struct t4_sq *sq)
129{
130 sq->queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev), sq->memsize,
131 &(sq->dma_addr), GFP_KERNEL);
132 if (!sq->queue)
133 return -ENOMEM;
134 sq->phys_addr = virt_to_phys(sq->queue);
135 pci_unmap_addr_set(sq, mapping, sq->dma_addr);
136 return 0;
137}
138
Thadeu Lima de Souza Cascardo5b0c2752013-04-01 20:13:39 +0000139static int alloc_sq(struct c4iw_rdev *rdev, struct t4_sq *sq, int user)
140{
141 int ret = -ENOSYS;
142 if (user)
143 ret = alloc_oc_sq(rdev, sq);
144 if (ret)
145 ret = alloc_host_sq(rdev, sq);
146 return ret;
147}
148
Steve Wisecfdda9d2010-04-21 15:30:06 -0700149static int destroy_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
150 struct c4iw_dev_ucontext *uctx)
151{
152 /*
153 * uP clears EQ contexts when the connection exits rdma mode,
154 * so no need to post a RESET WR for these EQs.
155 */
156 dma_free_coherent(&(rdev->lldi.pdev->dev),
157 wq->rq.memsize, wq->rq.queue,
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000158 dma_unmap_addr(&wq->rq, mapping));
Steve Wisec6d7b262010-09-13 11:23:57 -0500159 dealloc_sq(rdev, &wq->sq);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700160 c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
161 kfree(wq->rq.sw_rq);
162 kfree(wq->sq.sw_sq);
163 c4iw_put_qpid(rdev, wq->rq.qid, uctx);
164 c4iw_put_qpid(rdev, wq->sq.qid, uctx);
165 return 0;
166}
167
Hariprasad S74217d42015-06-09 18:23:12 +0530168/*
169 * Determine the BAR2 virtual address and qid. If pbar2_pa is not NULL,
170 * then this is a user mapping so compute the page-aligned physical address
171 * for mapping.
172 */
173void __iomem *c4iw_bar2_addrs(struct c4iw_rdev *rdev, unsigned int qid,
174 enum cxgb4_bar2_qtype qtype,
175 unsigned int *pbar2_qid, u64 *pbar2_pa)
176{
177 u64 bar2_qoffset;
178 int ret;
179
180 ret = cxgb4_bar2_sge_qregs(rdev->lldi.ports[0], qid, qtype,
181 pbar2_pa ? 1 : 0,
182 &bar2_qoffset, pbar2_qid);
183 if (ret)
184 return NULL;
185
186 if (pbar2_pa)
187 *pbar2_pa = (rdev->bar2_pa + bar2_qoffset) & PAGE_MASK;
Hariprasad S32cc92c2016-04-05 10:23:48 +0530188
189 if (is_t4(rdev->lldi.adapter_type))
190 return NULL;
191
Hariprasad S74217d42015-06-09 18:23:12 +0530192 return rdev->bar2_kva + bar2_qoffset;
193}
194
Steve Wisecfdda9d2010-04-21 15:30:06 -0700195static int create_qp(struct c4iw_rdev *rdev, struct t4_wq *wq,
196 struct t4_cq *rcq, struct t4_cq *scq,
Steve Wise7088a9b2017-09-26 13:11:36 -0700197 struct c4iw_dev_ucontext *uctx,
198 struct c4iw_wr_wait *wr_waitp)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700199{
200 int user = (uctx != &rdev->uctx);
201 struct fw_ri_res_wr *res_wr;
202 struct fw_ri_res *res;
203 int wr_len;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700204 struct sk_buff *skb;
Vipul Pandya9919d5b2013-03-14 05:09:04 +0000205 int ret = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700206 int eqsize;
207
208 wq->sq.qid = c4iw_get_qpid(rdev, uctx);
209 if (!wq->sq.qid)
210 return -ENOMEM;
211
212 wq->rq.qid = c4iw_get_qpid(rdev, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000213 if (!wq->rq.qid) {
214 ret = -ENOMEM;
215 goto free_sq_qid;
216 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700217
218 if (!user) {
219 wq->sq.sw_sq = kzalloc(wq->sq.size * sizeof *wq->sq.sw_sq,
220 GFP_KERNEL);
Emil Goodec079c282012-08-19 17:59:40 +0000221 if (!wq->sq.sw_sq) {
222 ret = -ENOMEM;
223 goto free_rq_qid;
224 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700225
226 wq->rq.sw_rq = kzalloc(wq->rq.size * sizeof *wq->rq.sw_rq,
227 GFP_KERNEL);
Emil Goodec079c282012-08-19 17:59:40 +0000228 if (!wq->rq.sw_rq) {
229 ret = -ENOMEM;
230 goto free_sw_sq;
231 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700232 }
233
234 /*
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +0530235 * RQT must be a power of 2 and at least 16 deep.
Steve Wisecfdda9d2010-04-21 15:30:06 -0700236 */
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +0530237 wq->rq.rqt_size = roundup_pow_of_two(max_t(u16, wq->rq.size, 16));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700238 wq->rq.rqt_hwaddr = c4iw_rqtpool_alloc(rdev, wq->rq.rqt_size);
Emil Goodec079c282012-08-19 17:59:40 +0000239 if (!wq->rq.rqt_hwaddr) {
240 ret = -ENOMEM;
241 goto free_sw_rq;
242 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700243
Thadeu Lima de Souza Cascardo5b0c2752013-04-01 20:13:39 +0000244 ret = alloc_sq(rdev, &wq->sq, user);
245 if (ret)
246 goto free_hwaddr;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700247 memset(wq->sq.queue, 0, wq->sq.memsize);
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000248 dma_unmap_addr_set(&wq->sq, mapping, wq->sq.dma_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700249
250 wq->rq.queue = dma_alloc_coherent(&(rdev->lldi.pdev->dev),
251 wq->rq.memsize, &(wq->rq.dma_addr),
252 GFP_KERNEL);
Wei Yongjun55e57a72013-03-15 09:42:12 +0000253 if (!wq->rq.queue) {
254 ret = -ENOMEM;
Emil Goodec079c282012-08-19 17:59:40 +0000255 goto free_sq;
Wei Yongjun55e57a72013-03-15 09:42:12 +0000256 }
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530257 pr_debug("sq base va 0x%p pa 0x%llx rq base va 0x%p pa 0x%llx\n",
258 wq->sq.queue,
Joe Perchesa9a42882017-02-09 14:23:51 -0800259 (unsigned long long)virt_to_phys(wq->sq.queue),
260 wq->rq.queue,
261 (unsigned long long)virt_to_phys(wq->rq.queue));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700262 memset(wq->rq.queue, 0, wq->rq.memsize);
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000263 dma_unmap_addr_set(&wq->rq, mapping, wq->rq.dma_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700264
265 wq->db = rdev->lldi.db_reg;
Steve Wisefa658a92014-04-09 09:38:25 -0500266
Hariprasad S74217d42015-06-09 18:23:12 +0530267 wq->sq.bar2_va = c4iw_bar2_addrs(rdev, wq->sq.qid, T4_BAR2_QTYPE_EGRESS,
268 &wq->sq.bar2_qid,
269 user ? &wq->sq.bar2_pa : NULL);
270 wq->rq.bar2_va = c4iw_bar2_addrs(rdev, wq->rq.qid, T4_BAR2_QTYPE_EGRESS,
271 &wq->rq.bar2_qid,
272 user ? &wq->rq.bar2_pa : NULL);
273
274 /*
275 * User mode must have bar2 access.
276 */
Hariprasad S32cc92c2016-04-05 10:23:48 +0530277 if (user && (!wq->sq.bar2_pa || !wq->rq.bar2_pa)) {
Joe Perches700456b2017-02-09 14:23:50 -0800278 pr_warn("%s: sqid %u or rqid %u not in BAR2 range\n",
Hariprasad S74217d42015-06-09 18:23:12 +0530279 pci_name(rdev->lldi.pdev), wq->sq.qid, wq->rq.qid);
280 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700281 }
Hariprasad S74217d42015-06-09 18:23:12 +0530282
Steve Wisecfdda9d2010-04-21 15:30:06 -0700283 wq->rdev = rdev;
284 wq->rq.msn = 1;
285
286 /* build fw_ri_res_wr */
287 wr_len = sizeof *res_wr + 2 * sizeof *res;
288
David Rientjesd3c814e2010-07-21 02:44:56 +0000289 skb = alloc_skb(wr_len, GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700290 if (!skb) {
291 ret = -ENOMEM;
Emil Goodec079c282012-08-19 17:59:40 +0000292 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700293 }
294 set_wr_txq(skb, CPL_PRIORITY_CONTROL, 0);
295
yuan linyude77b962017-06-18 22:48:17 +0800296 res_wr = __skb_put_zero(skb, wr_len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700297 res_wr->op_nres = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530298 FW_WR_OP_V(FW_RI_RES_WR) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530299 FW_RI_RES_WR_NRES_V(2) |
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +0530300 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700301 res_wr->len16_pkd = cpu_to_be32(DIV_ROUND_UP(wr_len, 16));
Steve Wise7088a9b2017-09-26 13:11:36 -0700302 res_wr->cookie = (uintptr_t)wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700303 res = res_wr->res;
304 res->u.sqrq.restype = FW_RI_RES_TYPE_SQ;
305 res->u.sqrq.op = FW_RI_RES_OP_WRITE;
306
307 /*
308 * eqsize is the number of 64B entries plus the status page size.
309 */
Hariprasad Shenai04e10e22014-07-14 21:34:51 +0530310 eqsize = wq->sq.size * T4_SQ_NUM_SLOTS +
311 rdev->hw_queue.t4_eq_status_entries;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700312
313 res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530314 FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
315 FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
316 FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
317 (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_ONCHIP_F : 0) |
318 FW_RI_RES_WR_IQID_V(scq->cqid));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700319 res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530320 FW_RI_RES_WR_DCAEN_V(0) |
321 FW_RI_RES_WR_DCACPU_V(0) |
322 FW_RI_RES_WR_FBMIN_V(2) |
Steve Wiseb414fa02016-12-15 08:09:35 -0800323 (t4_sq_onchip(&wq->sq) ? FW_RI_RES_WR_FBMAX_V(2) :
324 FW_RI_RES_WR_FBMAX_V(3)) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530325 FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
326 FW_RI_RES_WR_CIDXFTHRESH_V(0) |
327 FW_RI_RES_WR_EQSIZE_V(eqsize));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700328 res->u.sqrq.eqid = cpu_to_be32(wq->sq.qid);
329 res->u.sqrq.eqaddr = cpu_to_be64(wq->sq.dma_addr);
330 res++;
331 res->u.sqrq.restype = FW_RI_RES_TYPE_RQ;
332 res->u.sqrq.op = FW_RI_RES_OP_WRITE;
333
334 /*
335 * eqsize is the number of 64B entries plus the status page size.
336 */
Hariprasad Shenai04e10e22014-07-14 21:34:51 +0530337 eqsize = wq->rq.size * T4_RQ_NUM_SLOTS +
338 rdev->hw_queue.t4_eq_status_entries;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700339 res->u.sqrq.fetchszm_to_iqid = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530340 FW_RI_RES_WR_HOSTFCMODE_V(0) | /* no host cidx updates */
341 FW_RI_RES_WR_CPRIO_V(0) | /* don't keep in chip cache */
342 FW_RI_RES_WR_PCIECHN_V(0) | /* set by uP at ri_init time */
343 FW_RI_RES_WR_IQID_V(rcq->cqid));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700344 res->u.sqrq.dcaen_to_eqsize = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530345 FW_RI_RES_WR_DCAEN_V(0) |
346 FW_RI_RES_WR_DCACPU_V(0) |
347 FW_RI_RES_WR_FBMIN_V(2) |
Steve Wiseb414fa02016-12-15 08:09:35 -0800348 FW_RI_RES_WR_FBMAX_V(3) |
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530349 FW_RI_RES_WR_CIDXFTHRESHO_V(0) |
350 FW_RI_RES_WR_CIDXFTHRESH_V(0) |
351 FW_RI_RES_WR_EQSIZE_V(eqsize));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700352 res->u.sqrq.eqid = cpu_to_be32(wq->rq.qid);
353 res->u.sqrq.eqaddr = cpu_to_be64(wq->rq.dma_addr);
354
Steve Wise7088a9b2017-09-26 13:11:36 -0700355 c4iw_init_wr_wait(wr_waitp);
Steve Wise2015f262017-09-26 13:13:17 -0700356 ret = c4iw_ref_send_wait(rdev, skb, wr_waitp, 0, wq->sq.qid, __func__);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700357 if (ret)
Emil Goodec079c282012-08-19 17:59:40 +0000358 goto free_dma;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700359
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530360 pr_debug("sqid 0x%x rqid 0x%x kdb 0x%p sq_bar2_addr %p rq_bar2_addr %p\n",
361 wq->sq.qid, wq->rq.qid, wq->db,
Joe Perchesa9a42882017-02-09 14:23:51 -0800362 wq->sq.bar2_va, wq->rq.bar2_va);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700363
364 return 0;
Emil Goodec079c282012-08-19 17:59:40 +0000365free_dma:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700366 dma_free_coherent(&(rdev->lldi.pdev->dev),
367 wq->rq.memsize, wq->rq.queue,
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000368 dma_unmap_addr(&wq->rq, mapping));
Emil Goodec079c282012-08-19 17:59:40 +0000369free_sq:
Steve Wisec6d7b262010-09-13 11:23:57 -0500370 dealloc_sq(rdev, &wq->sq);
Emil Goodec079c282012-08-19 17:59:40 +0000371free_hwaddr:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700372 c4iw_rqtpool_free(rdev, wq->rq.rqt_hwaddr, wq->rq.rqt_size);
Emil Goodec079c282012-08-19 17:59:40 +0000373free_sw_rq:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700374 kfree(wq->rq.sw_rq);
Emil Goodec079c282012-08-19 17:59:40 +0000375free_sw_sq:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700376 kfree(wq->sq.sw_sq);
Emil Goodec079c282012-08-19 17:59:40 +0000377free_rq_qid:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700378 c4iw_put_qpid(rdev, wq->rq.qid, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000379free_sq_qid:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700380 c4iw_put_qpid(rdev, wq->sq.qid, uctx);
Emil Goodec079c282012-08-19 17:59:40 +0000381 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700382}
383
Steve Wised37ac312010-06-10 19:03:00 +0000384static int build_immd(struct t4_sq *sq, struct fw_ri_immd *immdp,
385 struct ib_send_wr *wr, int max, u32 *plenp)
386{
387 u8 *dstp, *srcp;
388 u32 plen = 0;
389 int i;
390 int rem, len;
391
392 dstp = (u8 *)immdp->data;
393 for (i = 0; i < wr->num_sge; i++) {
394 if ((plen + wr->sg_list[i].length) > max)
395 return -EMSGSIZE;
396 srcp = (u8 *)(unsigned long)wr->sg_list[i].addr;
397 plen += wr->sg_list[i].length;
398 rem = wr->sg_list[i].length;
399 while (rem) {
400 if (dstp == (u8 *)&sq->queue[sq->size])
401 dstp = (u8 *)sq->queue;
402 if (rem <= (u8 *)&sq->queue[sq->size] - dstp)
403 len = rem;
404 else
405 len = (u8 *)&sq->queue[sq->size] - dstp;
406 memcpy(dstp, srcp, len);
407 dstp += len;
408 srcp += len;
409 rem -= len;
410 }
411 }
Steve Wise13fecb82010-09-10 11:14:53 -0500412 len = roundup(plen + sizeof *immdp, 16) - (plen + sizeof *immdp);
413 if (len)
414 memset(dstp, 0, len);
Steve Wised37ac312010-06-10 19:03:00 +0000415 immdp->op = FW_RI_DATA_IMMD;
416 immdp->r1 = 0;
417 immdp->r2 = 0;
418 immdp->immdlen = cpu_to_be32(plen);
419 *plenp = plen;
420 return 0;
421}
422
423static int build_isgl(__be64 *queue_start, __be64 *queue_end,
424 struct fw_ri_isgl *isglp, struct ib_sge *sg_list,
425 int num_sge, u32 *plenp)
426
Steve Wisecfdda9d2010-04-21 15:30:06 -0700427{
428 int i;
Steve Wised37ac312010-06-10 19:03:00 +0000429 u32 plen = 0;
430 __be64 *flitp = (__be64 *)isglp->sge;
431
432 for (i = 0; i < num_sge; i++) {
433 if ((plen + sg_list[i].length) < plen)
434 return -EMSGSIZE;
435 plen += sg_list[i].length;
436 *flitp = cpu_to_be64(((u64)sg_list[i].lkey << 32) |
437 sg_list[i].length);
438 if (++flitp == queue_end)
439 flitp = queue_start;
440 *flitp = cpu_to_be64(sg_list[i].addr);
441 if (++flitp == queue_end)
442 flitp = queue_start;
443 }
Steve Wise13fecb82010-09-10 11:14:53 -0500444 *flitp = (__force __be64)0;
Steve Wised37ac312010-06-10 19:03:00 +0000445 isglp->op = FW_RI_DATA_ISGL;
446 isglp->r1 = 0;
447 isglp->nsge = cpu_to_be16(num_sge);
448 isglp->r2 = 0;
449 if (plenp)
450 *plenp = plen;
451 return 0;
452}
453
454static int build_rdma_send(struct t4_sq *sq, union t4_wr *wqe,
455 struct ib_send_wr *wr, u8 *len16)
456{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700457 u32 plen;
458 int size;
Steve Wised37ac312010-06-10 19:03:00 +0000459 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700460
461 if (wr->num_sge > T4_MAX_SEND_SGE)
462 return -EINVAL;
463 switch (wr->opcode) {
464 case IB_WR_SEND:
465 if (wr->send_flags & IB_SEND_SOLICITED)
466 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530467 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700468 else
469 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530470 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700471 wqe->send.stag_inv = 0;
472 break;
473 case IB_WR_SEND_WITH_INV:
474 if (wr->send_flags & IB_SEND_SOLICITED)
475 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530476 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_SE_INV));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700477 else
478 wqe->send.sendop_pkd = cpu_to_be32(
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +0530479 FW_RI_SEND_WR_SENDOP_V(FW_RI_SEND_WITH_INV));
Steve Wisecfdda9d2010-04-21 15:30:06 -0700480 wqe->send.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
481 break;
482
483 default:
484 return -EINVAL;
485 }
Steve Wisec3f98fa2014-04-09 09:38:27 -0500486 wqe->send.r3 = 0;
487 wqe->send.r4 = 0;
Steve Wised37ac312010-06-10 19:03:00 +0000488
Steve Wisecfdda9d2010-04-21 15:30:06 -0700489 plen = 0;
490 if (wr->num_sge) {
491 if (wr->send_flags & IB_SEND_INLINE) {
Steve Wised37ac312010-06-10 19:03:00 +0000492 ret = build_immd(sq, wqe->send.u.immd_src, wr,
493 T4_MAX_SEND_INLINE, &plen);
494 if (ret)
495 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700496 size = sizeof wqe->send + sizeof(struct fw_ri_immd) +
497 plen;
498 } else {
Steve Wised37ac312010-06-10 19:03:00 +0000499 ret = build_isgl((__be64 *)sq->queue,
500 (__be64 *)&sq->queue[sq->size],
501 wqe->send.u.isgl_src,
502 wr->sg_list, wr->num_sge, &plen);
503 if (ret)
504 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700505 size = sizeof wqe->send + sizeof(struct fw_ri_isgl) +
506 wr->num_sge * sizeof(struct fw_ri_sge);
507 }
508 } else {
509 wqe->send.u.immd_src[0].op = FW_RI_DATA_IMMD;
510 wqe->send.u.immd_src[0].r1 = 0;
511 wqe->send.u.immd_src[0].r2 = 0;
512 wqe->send.u.immd_src[0].immdlen = 0;
513 size = sizeof wqe->send + sizeof(struct fw_ri_immd);
Steve Wised37ac312010-06-10 19:03:00 +0000514 plen = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700515 }
516 *len16 = DIV_ROUND_UP(size, 16);
517 wqe->send.plen = cpu_to_be32(plen);
518 return 0;
519}
520
Steve Wised37ac312010-06-10 19:03:00 +0000521static int build_rdma_write(struct t4_sq *sq, union t4_wr *wqe,
522 struct ib_send_wr *wr, u8 *len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700523{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700524 u32 plen;
525 int size;
Steve Wised37ac312010-06-10 19:03:00 +0000526 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700527
Steve Wised37ac312010-06-10 19:03:00 +0000528 if (wr->num_sge > T4_MAX_SEND_SGE)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700529 return -EINVAL;
530 wqe->write.r2 = 0;
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100531 wqe->write.stag_sink = cpu_to_be32(rdma_wr(wr)->rkey);
532 wqe->write.to_sink = cpu_to_be64(rdma_wr(wr)->remote_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700533 if (wr->num_sge) {
534 if (wr->send_flags & IB_SEND_INLINE) {
Steve Wised37ac312010-06-10 19:03:00 +0000535 ret = build_immd(sq, wqe->write.u.immd_src, wr,
536 T4_MAX_WRITE_INLINE, &plen);
537 if (ret)
538 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700539 size = sizeof wqe->write + sizeof(struct fw_ri_immd) +
540 plen;
541 } else {
Steve Wised37ac312010-06-10 19:03:00 +0000542 ret = build_isgl((__be64 *)sq->queue,
543 (__be64 *)&sq->queue[sq->size],
544 wqe->write.u.isgl_src,
545 wr->sg_list, wr->num_sge, &plen);
546 if (ret)
547 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700548 size = sizeof wqe->write + sizeof(struct fw_ri_isgl) +
549 wr->num_sge * sizeof(struct fw_ri_sge);
550 }
551 } else {
552 wqe->write.u.immd_src[0].op = FW_RI_DATA_IMMD;
553 wqe->write.u.immd_src[0].r1 = 0;
554 wqe->write.u.immd_src[0].r2 = 0;
555 wqe->write.u.immd_src[0].immdlen = 0;
556 size = sizeof wqe->write + sizeof(struct fw_ri_immd);
Steve Wised37ac312010-06-10 19:03:00 +0000557 plen = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700558 }
559 *len16 = DIV_ROUND_UP(size, 16);
560 wqe->write.plen = cpu_to_be32(plen);
561 return 0;
562}
563
564static int build_rdma_read(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
565{
566 if (wr->num_sge > 1)
567 return -EINVAL;
Ganesh Goudar720336c2017-06-21 19:55:43 +0530568 if (wr->num_sge && wr->sg_list[0].length) {
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100569 wqe->read.stag_src = cpu_to_be32(rdma_wr(wr)->rkey);
570 wqe->read.to_src_hi = cpu_to_be32((u32)(rdma_wr(wr)->remote_addr
Steve Wisecfdda9d2010-04-21 15:30:06 -0700571 >> 32));
Christoph Hellwige622f2f2015-10-08 09:16:33 +0100572 wqe->read.to_src_lo = cpu_to_be32((u32)rdma_wr(wr)->remote_addr);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700573 wqe->read.stag_sink = cpu_to_be32(wr->sg_list[0].lkey);
574 wqe->read.plen = cpu_to_be32(wr->sg_list[0].length);
575 wqe->read.to_sink_hi = cpu_to_be32((u32)(wr->sg_list[0].addr
576 >> 32));
577 wqe->read.to_sink_lo = cpu_to_be32((u32)(wr->sg_list[0].addr));
578 } else {
579 wqe->read.stag_src = cpu_to_be32(2);
580 wqe->read.to_src_hi = 0;
581 wqe->read.to_src_lo = 0;
582 wqe->read.stag_sink = cpu_to_be32(2);
583 wqe->read.plen = 0;
584 wqe->read.to_sink_hi = 0;
585 wqe->read.to_sink_lo = 0;
586 }
587 wqe->read.r2 = 0;
588 wqe->read.r5 = 0;
589 *len16 = DIV_ROUND_UP(sizeof wqe->read, 16);
590 return 0;
591}
592
593static int build_rdma_recv(struct c4iw_qp *qhp, union t4_recv_wr *wqe,
594 struct ib_recv_wr *wr, u8 *len16)
595{
Steve Wised37ac312010-06-10 19:03:00 +0000596 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700597
Steve Wised37ac312010-06-10 19:03:00 +0000598 ret = build_isgl((__be64 *)qhp->wq.rq.queue,
599 (__be64 *)&qhp->wq.rq.queue[qhp->wq.rq.size],
600 &wqe->recv.isgl, wr->sg_list, wr->num_sge, NULL);
601 if (ret)
602 return ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700603 *len16 = DIV_ROUND_UP(sizeof wqe->recv +
604 wr->num_sge * sizeof(struct fw_ri_sge), 16);
605 return 0;
606}
607
Steve Wise49b53a92016-09-16 07:54:52 -0700608static void build_tpte_memreg(struct fw_ri_fr_nsmr_tpte_wr *fr,
609 struct ib_reg_wr *wr, struct c4iw_mr *mhp,
610 u8 *len16)
Sagi Grimberg8376b862015-10-13 19:11:30 +0300611{
Steve Wise49b53a92016-09-16 07:54:52 -0700612 __be64 *p = (__be64 *)fr->pbl;
613
614 fr->r2 = cpu_to_be32(0);
615 fr->stag = cpu_to_be32(mhp->ibmr.rkey);
616
617 fr->tpte.valid_to_pdid = cpu_to_be32(FW_RI_TPTE_VALID_F |
618 FW_RI_TPTE_STAGKEY_V((mhp->ibmr.rkey & FW_RI_TPTE_STAGKEY_M)) |
619 FW_RI_TPTE_STAGSTATE_V(1) |
620 FW_RI_TPTE_STAGTYPE_V(FW_RI_STAG_NSMR) |
621 FW_RI_TPTE_PDID_V(mhp->attr.pdid));
622 fr->tpte.locread_to_qpid = cpu_to_be32(
623 FW_RI_TPTE_PERM_V(c4iw_ib_to_tpt_access(wr->access)) |
624 FW_RI_TPTE_ADDRTYPE_V(FW_RI_VA_BASED_TO) |
625 FW_RI_TPTE_PS_V(ilog2(wr->mr->page_size) - 12));
626 fr->tpte.nosnoop_pbladdr = cpu_to_be32(FW_RI_TPTE_PBLADDR_V(
627 PBL_OFF(&mhp->rhp->rdev, mhp->attr.pbl_addr)>>3));
628 fr->tpte.dca_mwbcnt_pstag = cpu_to_be32(0);
629 fr->tpte.len_hi = cpu_to_be32(0);
630 fr->tpte.len_lo = cpu_to_be32(mhp->ibmr.length);
631 fr->tpte.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
632 fr->tpte.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova & 0xffffffff);
633
634 p[0] = cpu_to_be64((u64)mhp->mpl[0]);
635 p[1] = cpu_to_be64((u64)mhp->mpl[1]);
636
637 *len16 = DIV_ROUND_UP(sizeof(*fr), 16);
638}
639
640static int build_memreg(struct t4_sq *sq, union t4_wr *wqe,
641 struct ib_reg_wr *wr, struct c4iw_mr *mhp, u8 *len16,
642 bool dsgl_supported)
643{
Sagi Grimberg8376b862015-10-13 19:11:30 +0300644 struct fw_ri_immd *imdp;
645 __be64 *p;
646 int i;
647 int pbllen = roundup(mhp->mpl_len * sizeof(u64), 32);
648 int rem;
649
Hariprasad See30f7d2016-02-12 16:10:35 +0530650 if (mhp->mpl_len > t4_max_fr_depth(dsgl_supported && use_dsgl))
Sagi Grimberg8376b862015-10-13 19:11:30 +0300651 return -EINVAL;
652
653 wqe->fr.qpbinde_to_dcacpu = 0;
654 wqe->fr.pgsz_shift = ilog2(wr->mr->page_size) - 12;
655 wqe->fr.addr_type = FW_RI_VA_BASED_TO;
656 wqe->fr.mem_perms = c4iw_ib_to_tpt_access(wr->access);
657 wqe->fr.len_hi = 0;
658 wqe->fr.len_lo = cpu_to_be32(mhp->ibmr.length);
659 wqe->fr.stag = cpu_to_be32(wr->key);
660 wqe->fr.va_hi = cpu_to_be32(mhp->ibmr.iova >> 32);
661 wqe->fr.va_lo_fbo = cpu_to_be32(mhp->ibmr.iova &
662 0xffffffff);
663
Hariprasad See30f7d2016-02-12 16:10:35 +0530664 if (dsgl_supported && use_dsgl && (pbllen > max_fr_immd)) {
Sagi Grimberg8376b862015-10-13 19:11:30 +0300665 struct fw_ri_dsgl *sglp;
666
667 for (i = 0; i < mhp->mpl_len; i++)
668 mhp->mpl[i] = (__force u64)cpu_to_be64((u64)mhp->mpl[i]);
669
670 sglp = (struct fw_ri_dsgl *)(&wqe->fr + 1);
671 sglp->op = FW_RI_DATA_DSGL;
672 sglp->r1 = 0;
673 sglp->nsge = cpu_to_be16(1);
674 sglp->addr0 = cpu_to_be64(mhp->mpl_addr);
675 sglp->len0 = cpu_to_be32(pbllen);
676
677 *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*sglp), 16);
678 } else {
679 imdp = (struct fw_ri_immd *)(&wqe->fr + 1);
680 imdp->op = FW_RI_DATA_IMMD;
681 imdp->r1 = 0;
682 imdp->r2 = 0;
683 imdp->immdlen = cpu_to_be32(pbllen);
684 p = (__be64 *)(imdp + 1);
685 rem = pbllen;
686 for (i = 0; i < mhp->mpl_len; i++) {
687 *p = cpu_to_be64((u64)mhp->mpl[i]);
688 rem -= sizeof(*p);
689 if (++p == (__be64 *)&sq->queue[sq->size])
690 p = (__be64 *)sq->queue;
691 }
692 BUG_ON(rem < 0);
693 while (rem) {
694 *p = 0;
695 rem -= sizeof(*p);
696 if (++p == (__be64 *)&sq->queue[sq->size])
697 p = (__be64 *)sq->queue;
698 }
699 *len16 = DIV_ROUND_UP(sizeof(wqe->fr) + sizeof(*imdp)
700 + pbllen, 16);
701 }
702 return 0;
703}
704
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700705static int build_inv_stag(union t4_wr *wqe, struct ib_send_wr *wr, u8 *len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700706{
707 wqe->inv.stag_inv = cpu_to_be32(wr->ex.invalidate_rkey);
708 wqe->inv.r2 = 0;
709 *len16 = DIV_ROUND_UP(sizeof wqe->inv, 16);
710 return 0;
711}
712
Steve Wisec12a67f2016-12-22 07:40:36 -0800713static void free_qp_work(struct work_struct *work)
714{
715 struct c4iw_ucontext *ucontext;
716 struct c4iw_qp *qhp;
717 struct c4iw_dev *rhp;
718
719 qhp = container_of(work, struct c4iw_qp, free_work);
720 ucontext = qhp->ucontext;
721 rhp = qhp->rhp;
722
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530723 pr_debug("qhp %p ucontext %p\n", qhp, ucontext);
Steve Wisec12a67f2016-12-22 07:40:36 -0800724 destroy_qp(&rhp->rdev, &qhp->wq,
725 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
726
727 if (ucontext)
728 c4iw_put_ucontext(ucontext);
Steve Wise2015f262017-09-26 13:13:17 -0700729 c4iw_put_wr_wait(qhp->wr_waitp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800730 kfree(qhp);
731}
732
733static void queue_qp_free(struct kref *kref)
Steve Wisead61a4c2016-07-29 11:00:54 -0700734{
735 struct c4iw_qp *qhp;
736
737 qhp = container_of(kref, struct c4iw_qp, kref);
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530738 pr_debug("qhp %p\n", qhp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800739 queue_work(qhp->rhp->rdev.free_workq, &qhp->free_work);
Steve Wisead61a4c2016-07-29 11:00:54 -0700740}
741
Steve Wisecfdda9d2010-04-21 15:30:06 -0700742void c4iw_qp_add_ref(struct ib_qp *qp)
743{
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530744 pr_debug("ib_qp %p\n", qp);
Steve Wisead61a4c2016-07-29 11:00:54 -0700745 kref_get(&to_c4iw_qp(qp)->kref);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700746}
747
748void c4iw_qp_rem_ref(struct ib_qp *qp)
749{
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530750 pr_debug("ib_qp %p\n", qp);
Steve Wisec12a67f2016-12-22 07:40:36 -0800751 kref_put(&to_c4iw_qp(qp)->kref, queue_qp_free);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700752}
753
Steve Wise05eb2382014-03-14 21:52:08 +0530754static void add_to_fc_list(struct list_head *head, struct list_head *entry)
755{
756 if (list_empty(entry))
757 list_add_tail(entry, head);
758}
759
760static int ring_kernel_sq_db(struct c4iw_qp *qhp, u16 inc)
761{
762 unsigned long flags;
763
764 spin_lock_irqsave(&qhp->rhp->lock, flags);
765 spin_lock(&qhp->lock);
Steve Wisefa658a92014-04-09 09:38:25 -0500766 if (qhp->rhp->db_state == NORMAL)
Hariprasad S963cab52015-09-23 17:19:27 +0530767 t4_ring_sq_db(&qhp->wq, inc, NULL);
Steve Wisefa658a92014-04-09 09:38:25 -0500768 else {
Steve Wise05eb2382014-03-14 21:52:08 +0530769 add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
770 qhp->wq.sq.wq_pidx_inc += inc;
771 }
772 spin_unlock(&qhp->lock);
773 spin_unlock_irqrestore(&qhp->rhp->lock, flags);
774 return 0;
775}
776
777static int ring_kernel_rq_db(struct c4iw_qp *qhp, u16 inc)
778{
779 unsigned long flags;
780
781 spin_lock_irqsave(&qhp->rhp->lock, flags);
782 spin_lock(&qhp->lock);
Steve Wisefa658a92014-04-09 09:38:25 -0500783 if (qhp->rhp->db_state == NORMAL)
Hariprasad S963cab52015-09-23 17:19:27 +0530784 t4_ring_rq_db(&qhp->wq, inc, NULL);
Steve Wisefa658a92014-04-09 09:38:25 -0500785 else {
Steve Wise05eb2382014-03-14 21:52:08 +0530786 add_to_fc_list(&qhp->rhp->db_fc_list, &qhp->db_fc_entry);
787 qhp->wq.rq.wq_pidx_inc += inc;
788 }
789 spin_unlock(&qhp->lock);
790 spin_unlock_irqrestore(&qhp->rhp->lock, flags);
791 return 0;
792}
793
Steve Wise4fe7c292016-12-22 07:04:59 -0800794static void complete_sq_drain_wr(struct c4iw_qp *qhp, struct ib_send_wr *wr)
795{
796 struct t4_cqe cqe = {};
797 struct c4iw_cq *schp;
798 unsigned long flag;
799 struct t4_cq *cq;
800
801 schp = to_c4iw_cq(qhp->ibqp.send_cq);
802 cq = &schp->cq;
803
804 cqe.u.drain_cookie = wr->wr_id;
805 cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
806 CQE_OPCODE_V(C4IW_DRAIN_OPCODE) |
807 CQE_TYPE_V(1) |
808 CQE_SWCQE_V(1) |
809 CQE_QPID_V(qhp->wq.sq.qid));
810
811 spin_lock_irqsave(&schp->lock, flag);
812 cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
813 cq->sw_queue[cq->sw_pidx] = cqe;
814 t4_swcq_produce(cq);
815 spin_unlock_irqrestore(&schp->lock, flag);
816
817 spin_lock_irqsave(&schp->comp_handler_lock, flag);
818 (*schp->ibcq.comp_handler)(&schp->ibcq,
819 schp->ibcq.cq_context);
820 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
821}
822
823static void complete_rq_drain_wr(struct c4iw_qp *qhp, struct ib_recv_wr *wr)
824{
825 struct t4_cqe cqe = {};
826 struct c4iw_cq *rchp;
827 unsigned long flag;
828 struct t4_cq *cq;
829
830 rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
831 cq = &rchp->cq;
832
833 cqe.u.drain_cookie = wr->wr_id;
834 cqe.header = cpu_to_be32(CQE_STATUS_V(T4_ERR_SWFLUSH) |
835 CQE_OPCODE_V(C4IW_DRAIN_OPCODE) |
836 CQE_TYPE_V(0) |
837 CQE_SWCQE_V(1) |
838 CQE_QPID_V(qhp->wq.sq.qid));
839
840 spin_lock_irqsave(&rchp->lock, flag);
841 cqe.bits_type_ts = cpu_to_be64(CQE_GENBIT_V((u64)cq->gen));
842 cq->sw_queue[cq->sw_pidx] = cqe;
843 t4_swcq_produce(cq);
844 spin_unlock_irqrestore(&rchp->lock, flag);
845
846 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
847 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
848 rchp->ibcq.cq_context);
849 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
850}
851
Steve Wisecfdda9d2010-04-21 15:30:06 -0700852int c4iw_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
853 struct ib_send_wr **bad_wr)
854{
855 int err = 0;
856 u8 len16 = 0;
857 enum fw_wr_opcodes fw_opcode = 0;
858 enum fw_ri_wr_flags fw_flags;
859 struct c4iw_qp *qhp;
Steve Wisefa658a92014-04-09 09:38:25 -0500860 union t4_wr *wqe = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700861 u32 num_wrs;
862 struct t4_swsqe *swsqe;
863 unsigned long flag;
864 u16 idx = 0;
865
866 qhp = to_c4iw_qp(ibqp);
867 spin_lock_irqsave(&qhp->lock, flag);
868 if (t4_wq_in_error(&qhp->wq)) {
869 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4fe7c292016-12-22 07:04:59 -0800870 complete_sq_drain_wr(qhp, wr);
871 return err;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700872 }
873 num_wrs = t4_sq_avail(&qhp->wq);
874 if (num_wrs == 0) {
875 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4ff522e2016-10-18 14:04:39 -0700876 *bad_wr = wr;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700877 return -ENOMEM;
878 }
879 while (wr) {
880 if (num_wrs == 0) {
881 err = -ENOMEM;
882 *bad_wr = wr;
883 break;
884 }
Steve Wised37ac312010-06-10 19:03:00 +0000885 wqe = (union t4_wr *)((u8 *)qhp->wq.sq.queue +
886 qhp->wq.sq.wq_pidx * T4_EQ_ENTRY_SIZE);
887
Steve Wisecfdda9d2010-04-21 15:30:06 -0700888 fw_flags = 0;
889 if (wr->send_flags & IB_SEND_SOLICITED)
890 fw_flags |= FW_RI_SOLICITED_EVENT_FLAG;
Steve Wiseba32de92014-03-19 17:44:43 +0530891 if (wr->send_flags & IB_SEND_SIGNALED || qhp->sq_sig_all)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700892 fw_flags |= FW_RI_COMPLETION_FLAG;
893 swsqe = &qhp->wq.sq.sw_sq[qhp->wq.sq.pidx];
894 switch (wr->opcode) {
895 case IB_WR_SEND_WITH_INV:
896 case IB_WR_SEND:
897 if (wr->send_flags & IB_SEND_FENCE)
898 fw_flags |= FW_RI_READ_FENCE_FLAG;
899 fw_opcode = FW_RI_SEND_WR;
900 if (wr->opcode == IB_WR_SEND)
901 swsqe->opcode = FW_RI_SEND;
902 else
903 swsqe->opcode = FW_RI_SEND_WITH_INV;
Steve Wised37ac312010-06-10 19:03:00 +0000904 err = build_rdma_send(&qhp->wq.sq, wqe, wr, &len16);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700905 break;
906 case IB_WR_RDMA_WRITE:
907 fw_opcode = FW_RI_RDMA_WRITE_WR;
908 swsqe->opcode = FW_RI_RDMA_WRITE;
Steve Wised37ac312010-06-10 19:03:00 +0000909 err = build_rdma_write(&qhp->wq.sq, wqe, wr, &len16);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700910 break;
911 case IB_WR_RDMA_READ:
Steve Wise2f1fb502010-05-20 16:58:16 -0500912 case IB_WR_RDMA_READ_WITH_INV:
Steve Wisecfdda9d2010-04-21 15:30:06 -0700913 fw_opcode = FW_RI_RDMA_READ_WR;
914 swsqe->opcode = FW_RI_READ_REQ;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700915 if (wr->opcode == IB_WR_RDMA_READ_WITH_INV) {
916 c4iw_invalidate_mr(qhp->rhp,
917 wr->sg_list[0].lkey);
Steve Wise410ade42010-09-17 15:40:09 -0500918 fw_flags = FW_RI_RDMA_READ_INVALIDATE;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700919 } else {
Steve Wise2f1fb502010-05-20 16:58:16 -0500920 fw_flags = 0;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700921 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700922 err = build_rdma_read(wqe, wr, &len16);
923 if (err)
924 break;
925 swsqe->read_len = wr->sg_list[0].length;
926 if (!qhp->wq.sq.oldest_read)
927 qhp->wq.sq.oldest_read = swsqe;
928 break;
Steve Wise49b53a92016-09-16 07:54:52 -0700929 case IB_WR_REG_MR: {
930 struct c4iw_mr *mhp = to_c4iw_mr(reg_wr(wr)->mr);
931
Sagi Grimberg8376b862015-10-13 19:11:30 +0300932 swsqe->opcode = FW_RI_FAST_REGISTER;
Steve Wise49b53a92016-09-16 07:54:52 -0700933 if (qhp->rhp->rdev.lldi.fr_nsmr_tpte_wr_support &&
934 !mhp->attr.state && mhp->mpl_len <= 2) {
935 fw_opcode = FW_RI_FR_NSMR_TPTE_WR;
936 build_tpte_memreg(&wqe->fr_tpte, reg_wr(wr),
937 mhp, &len16);
938 } else {
939 fw_opcode = FW_RI_FR_NSMR_WR;
940 err = build_memreg(&qhp->wq.sq, wqe, reg_wr(wr),
941 mhp, &len16,
942 qhp->rhp->rdev.lldi.ulptx_memwrite_dsgl);
943 if (err)
944 break;
945 }
946 mhp->attr.state = 1;
Sagi Grimberg8376b862015-10-13 19:11:30 +0300947 break;
Steve Wise49b53a92016-09-16 07:54:52 -0700948 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700949 case IB_WR_LOCAL_INV:
Steve Wise4ab1eb92010-05-20 16:58:10 -0500950 if (wr->send_flags & IB_SEND_FENCE)
951 fw_flags |= FW_RI_LOCAL_FENCE_FLAG;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700952 fw_opcode = FW_RI_INV_LSTAG_WR;
953 swsqe->opcode = FW_RI_LOCAL_INV;
Steve Wise5c6b2aa2016-11-03 12:09:38 -0700954 err = build_inv_stag(wqe, wr, &len16);
955 c4iw_invalidate_mr(qhp->rhp, wr->ex.invalidate_rkey);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700956 break;
957 default:
Bharat Potnuri4d45b752017-09-27 13:05:50 +0530958 pr_warn("%s post of type=%d TBD!\n", __func__,
959 wr->opcode);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700960 err = -EINVAL;
961 }
962 if (err) {
963 *bad_wr = wr;
964 break;
965 }
966 swsqe->idx = qhp->wq.sq.pidx;
967 swsqe->complete = 0;
Steve Wiseba32de92014-03-19 17:44:43 +0530968 swsqe->signaled = (wr->send_flags & IB_SEND_SIGNALED) ||
969 qhp->sq_sig_all;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530970 swsqe->flushed = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700971 swsqe->wr_id = wr->wr_id;
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +0530972 if (c4iw_wr_log) {
973 swsqe->sge_ts = cxgb4_read_sge_timestamp(
974 qhp->rhp->rdev.lldi.ports[0]);
975 getnstimeofday(&swsqe->host_ts);
976 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700977
978 init_wr_hdr(wqe, qhp->wq.sq.pidx, fw_opcode, fw_flags, len16);
979
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530980 pr_debug("cookie 0x%llx pidx 0x%x opcode 0x%x read_len %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -0800981 (unsigned long long)wr->wr_id, qhp->wq.sq.pidx,
982 swsqe->opcode, swsqe->read_len);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700983 wr = wr->next;
984 num_wrs--;
Steve Wised37ac312010-06-10 19:03:00 +0000985 t4_sq_produce(&qhp->wq, len16);
986 idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700987 }
Steve Wise05eb2382014-03-14 21:52:08 +0530988 if (!qhp->rhp->rdev.status_page->db_off) {
Hariprasad S963cab52015-09-23 17:19:27 +0530989 t4_ring_sq_db(&qhp->wq, idx, wqe);
Steve Wise05eb2382014-03-14 21:52:08 +0530990 spin_unlock_irqrestore(&qhp->lock, flag);
991 } else {
992 spin_unlock_irqrestore(&qhp->lock, flag);
993 ring_kernel_sq_db(qhp, idx);
994 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700995 return err;
996}
997
998int c4iw_post_receive(struct ib_qp *ibqp, struct ib_recv_wr *wr,
999 struct ib_recv_wr **bad_wr)
1000{
1001 int err = 0;
1002 struct c4iw_qp *qhp;
Steve Wisefa658a92014-04-09 09:38:25 -05001003 union t4_recv_wr *wqe = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001004 u32 num_wrs;
1005 u8 len16 = 0;
1006 unsigned long flag;
1007 u16 idx = 0;
1008
1009 qhp = to_c4iw_qp(ibqp);
1010 spin_lock_irqsave(&qhp->lock, flag);
1011 if (t4_wq_in_error(&qhp->wq)) {
1012 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4fe7c292016-12-22 07:04:59 -08001013 complete_rq_drain_wr(qhp, wr);
1014 return err;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001015 }
1016 num_wrs = t4_rq_avail(&qhp->wq);
1017 if (num_wrs == 0) {
1018 spin_unlock_irqrestore(&qhp->lock, flag);
Steve Wise4ff522e2016-10-18 14:04:39 -07001019 *bad_wr = wr;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001020 return -ENOMEM;
1021 }
1022 while (wr) {
1023 if (wr->num_sge > T4_MAX_RECV_SGE) {
1024 err = -EINVAL;
1025 *bad_wr = wr;
1026 break;
1027 }
Steve Wised37ac312010-06-10 19:03:00 +00001028 wqe = (union t4_recv_wr *)((u8 *)qhp->wq.rq.queue +
1029 qhp->wq.rq.wq_pidx *
1030 T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001031 if (num_wrs)
1032 err = build_rdma_recv(qhp, wqe, wr, &len16);
1033 else
1034 err = -ENOMEM;
1035 if (err) {
1036 *bad_wr = wr;
1037 break;
1038 }
1039
1040 qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].wr_id = wr->wr_id;
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +05301041 if (c4iw_wr_log) {
1042 qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].sge_ts =
1043 cxgb4_read_sge_timestamp(
1044 qhp->rhp->rdev.lldi.ports[0]);
1045 getnstimeofday(
1046 &qhp->wq.rq.sw_rq[qhp->wq.rq.pidx].host_ts);
1047 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001048
1049 wqe->recv.opcode = FW_RI_RECV_WR;
1050 wqe->recv.r1 = 0;
1051 wqe->recv.wrid = qhp->wq.rq.pidx;
1052 wqe->recv.r2[0] = 0;
1053 wqe->recv.r2[1] = 0;
1054 wqe->recv.r2[2] = 0;
1055 wqe->recv.len16 = len16;
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301056 pr_debug("cookie 0x%llx pidx %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001057 (unsigned long long)wr->wr_id, qhp->wq.rq.pidx);
Steve Wised37ac312010-06-10 19:03:00 +00001058 t4_rq_produce(&qhp->wq, len16);
1059 idx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001060 wr = wr->next;
1061 num_wrs--;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001062 }
Steve Wise05eb2382014-03-14 21:52:08 +05301063 if (!qhp->rhp->rdev.status_page->db_off) {
Hariprasad S963cab52015-09-23 17:19:27 +05301064 t4_ring_rq_db(&qhp->wq, idx, wqe);
Steve Wise05eb2382014-03-14 21:52:08 +05301065 spin_unlock_irqrestore(&qhp->lock, flag);
1066 } else {
1067 spin_unlock_irqrestore(&qhp->lock, flag);
1068 ring_kernel_rq_db(qhp, idx);
1069 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001070 return err;
1071}
1072
Steve Wisecfdda9d2010-04-21 15:30:06 -07001073static inline void build_term_codes(struct t4_cqe *err_cqe, u8 *layer_type,
1074 u8 *ecode)
1075{
1076 int status;
1077 int tagged;
1078 int opcode;
1079 int rqtype;
1080 int send_inv;
1081
1082 if (!err_cqe) {
1083 *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
1084 *ecode = 0;
1085 return;
1086 }
1087
1088 status = CQE_STATUS(err_cqe);
1089 opcode = CQE_OPCODE(err_cqe);
1090 rqtype = RQ_TYPE(err_cqe);
1091 send_inv = (opcode == FW_RI_SEND_WITH_INV) ||
1092 (opcode == FW_RI_SEND_WITH_SE_INV);
1093 tagged = (opcode == FW_RI_RDMA_WRITE) ||
1094 (rqtype && (opcode == FW_RI_READ_RESP));
1095
1096 switch (status) {
1097 case T4_ERR_STAG:
1098 if (send_inv) {
1099 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1100 *ecode = RDMAP_CANT_INV_STAG;
1101 } else {
1102 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1103 *ecode = RDMAP_INV_STAG;
1104 }
1105 break;
1106 case T4_ERR_PDID:
1107 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1108 if ((opcode == FW_RI_SEND_WITH_INV) ||
1109 (opcode == FW_RI_SEND_WITH_SE_INV))
1110 *ecode = RDMAP_CANT_INV_STAG;
1111 else
1112 *ecode = RDMAP_STAG_NOT_ASSOC;
1113 break;
1114 case T4_ERR_QPID:
1115 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1116 *ecode = RDMAP_STAG_NOT_ASSOC;
1117 break;
1118 case T4_ERR_ACCESS:
1119 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1120 *ecode = RDMAP_ACC_VIOL;
1121 break;
1122 case T4_ERR_WRAP:
1123 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1124 *ecode = RDMAP_TO_WRAP;
1125 break;
1126 case T4_ERR_BOUND:
1127 if (tagged) {
1128 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1129 *ecode = DDPT_BASE_BOUNDS;
1130 } else {
1131 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_PROT;
1132 *ecode = RDMAP_BASE_BOUNDS;
1133 }
1134 break;
1135 case T4_ERR_INVALIDATE_SHARED_MR:
1136 case T4_ERR_INVALIDATE_MR_WITH_MW_BOUND:
1137 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1138 *ecode = RDMAP_CANT_INV_STAG;
1139 break;
1140 case T4_ERR_ECC:
1141 case T4_ERR_ECC_PSTAG:
1142 case T4_ERR_INTERNAL_ERR:
1143 *layer_type = LAYER_RDMAP|RDMAP_LOCAL_CATA;
1144 *ecode = 0;
1145 break;
1146 case T4_ERR_OUT_OF_RQE:
1147 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1148 *ecode = DDPU_INV_MSN_NOBUF;
1149 break;
1150 case T4_ERR_PBL_ADDR_BOUND:
1151 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1152 *ecode = DDPT_BASE_BOUNDS;
1153 break;
1154 case T4_ERR_CRC:
1155 *layer_type = LAYER_MPA|DDP_LLP;
1156 *ecode = MPA_CRC_ERR;
1157 break;
1158 case T4_ERR_MARKER:
1159 *layer_type = LAYER_MPA|DDP_LLP;
1160 *ecode = MPA_MARKER_ERR;
1161 break;
1162 case T4_ERR_PDU_LEN_ERR:
1163 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1164 *ecode = DDPU_MSG_TOOBIG;
1165 break;
1166 case T4_ERR_DDP_VERSION:
1167 if (tagged) {
1168 *layer_type = LAYER_DDP|DDP_TAGGED_ERR;
1169 *ecode = DDPT_INV_VERS;
1170 } else {
1171 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1172 *ecode = DDPU_INV_VERS;
1173 }
1174 break;
1175 case T4_ERR_RDMA_VERSION:
1176 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1177 *ecode = RDMAP_INV_VERS;
1178 break;
1179 case T4_ERR_OPCODE:
1180 *layer_type = LAYER_RDMAP|RDMAP_REMOTE_OP;
1181 *ecode = RDMAP_INV_OPCODE;
1182 break;
1183 case T4_ERR_DDP_QUEUE_NUM:
1184 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1185 *ecode = DDPU_INV_QN;
1186 break;
1187 case T4_ERR_MSN:
1188 case T4_ERR_MSN_GAP:
1189 case T4_ERR_MSN_RANGE:
1190 case T4_ERR_IRD_OVERFLOW:
1191 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1192 *ecode = DDPU_INV_MSN_RANGE;
1193 break;
1194 case T4_ERR_TBIT:
1195 *layer_type = LAYER_DDP|DDP_LOCAL_CATA;
1196 *ecode = 0;
1197 break;
1198 case T4_ERR_MO:
1199 *layer_type = LAYER_DDP|DDP_UNTAGGED_ERR;
1200 *ecode = DDPU_INV_MO;
1201 break;
1202 default:
1203 *layer_type = LAYER_RDMAP|DDP_LOCAL_CATA;
1204 *ecode = 0;
1205 break;
1206 }
1207}
1208
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001209static void post_terminate(struct c4iw_qp *qhp, struct t4_cqe *err_cqe,
1210 gfp_t gfp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001211{
1212 struct fw_ri_wr *wqe;
1213 struct sk_buff *skb;
1214 struct terminate_message *term;
1215
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301216 pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid,
Joe Perchesa9a42882017-02-09 14:23:51 -08001217 qhp->ep->hwtid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001218
Hariprasad S4a740832016-06-10 01:05:15 +05301219 skb = skb_dequeue(&qhp->ep->com.ep_skb_list);
1220 if (WARN_ON(!skb))
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001221 return;
Hariprasad S4a740832016-06-10 01:05:15 +05301222
Steve Wisecfdda9d2010-04-21 15:30:06 -07001223 set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
1224
Johannes Berg4df864c2017-06-16 14:29:21 +02001225 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001226 memset(wqe, 0, sizeof *wqe);
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301227 wqe->op_compl = cpu_to_be32(FW_WR_OP_V(FW_RI_INIT_WR));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001228 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301229 FW_WR_FLOWID_V(qhp->ep->hwtid) |
1230 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001231
1232 wqe->u.terminate.type = FW_RI_TYPE_TERMINATE;
1233 wqe->u.terminate.immdlen = cpu_to_be32(sizeof *term);
1234 term = (struct terminate_message *)wqe->u.terminate.termmsg;
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301235 if (qhp->attr.layer_etype == (LAYER_MPA|DDP_LLP)) {
1236 term->layer_etype = qhp->attr.layer_etype;
1237 term->ecode = qhp->attr.ecode;
1238 } else
1239 build_term_codes(err_cqe, &term->layer_etype, &term->ecode);
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001240 c4iw_ofld_send(&qhp->rhp->rdev, skb);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001241}
1242
1243/*
1244 * Assumes qhp lock is held.
1245 */
1246static void __flush_qp(struct c4iw_qp *qhp, struct c4iw_cq *rchp,
Steve Wise2f5b48c2010-09-10 11:15:36 -05001247 struct c4iw_cq *schp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001248{
1249 int count;
Steve Wise678ea9b2014-07-31 14:35:43 -05001250 int rq_flushed, sq_flushed;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001251 unsigned long flag;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001252
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301253 pr_debug("qhp %p rchp %p schp %p\n", qhp, rchp, schp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001254
Uwe Kleine-König732bee72010-06-11 12:16:59 +02001255 /* locking hierarchy: cq lock first, then qp lock. */
Steve Wise2f5b48c2010-09-10 11:15:36 -05001256 spin_lock_irqsave(&rchp->lock, flag);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001257 spin_lock(&qhp->lock);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301258
1259 if (qhp->wq.flushed) {
1260 spin_unlock(&qhp->lock);
1261 spin_unlock_irqrestore(&rchp->lock, flag);
1262 return;
1263 }
1264 qhp->wq.flushed = 1;
1265
1266 c4iw_flush_hw_cq(rchp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001267 c4iw_count_rcqes(&rchp->cq, &qhp->wq, &count);
Steve Wise678ea9b2014-07-31 14:35:43 -05001268 rq_flushed = c4iw_flush_rq(&qhp->wq, &rchp->cq, count);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001269 spin_unlock(&qhp->lock);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001270 spin_unlock_irqrestore(&rchp->lock, flag);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001271
Uwe Kleine-König732bee72010-06-11 12:16:59 +02001272 /* locking hierarchy: cq lock first, then qp lock. */
Steve Wise2f5b48c2010-09-10 11:15:36 -05001273 spin_lock_irqsave(&schp->lock, flag);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001274 spin_lock(&qhp->lock);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301275 if (schp != rchp)
1276 c4iw_flush_hw_cq(schp);
Steve Wise678ea9b2014-07-31 14:35:43 -05001277 sq_flushed = c4iw_flush_sq(qhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001278 spin_unlock(&qhp->lock);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001279 spin_unlock_irqrestore(&schp->lock, flag);
Steve Wise678ea9b2014-07-31 14:35:43 -05001280
1281 if (schp == rchp) {
1282 if (t4_clear_cq_armed(&rchp->cq) &&
1283 (rq_flushed || sq_flushed)) {
1284 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
1285 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
1286 rchp->ibcq.cq_context);
1287 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
1288 }
1289 } else {
1290 if (t4_clear_cq_armed(&rchp->cq) && rq_flushed) {
1291 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
1292 (*rchp->ibcq.comp_handler)(&rchp->ibcq,
1293 rchp->ibcq.cq_context);
1294 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
1295 }
1296 if (t4_clear_cq_armed(&schp->cq) && sq_flushed) {
1297 spin_lock_irqsave(&schp->comp_handler_lock, flag);
1298 (*schp->ibcq.comp_handler)(&schp->ibcq,
1299 schp->ibcq.cq_context);
1300 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
1301 }
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301302 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001303}
1304
Steve Wise2f5b48c2010-09-10 11:15:36 -05001305static void flush_qp(struct c4iw_qp *qhp)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001306{
1307 struct c4iw_cq *rchp, *schp;
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301308 unsigned long flag;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001309
Steve Wise1cf24dc2013-08-06 21:04:35 +05301310 rchp = to_c4iw_cq(qhp->ibqp.recv_cq);
1311 schp = to_c4iw_cq(qhp->ibqp.send_cq);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001312
Steve Wise1cf24dc2013-08-06 21:04:35 +05301313 t4_set_wq_in_error(&qhp->wq);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001314 if (qhp->ibqp.uobject) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001315 t4_set_cq_in_error(&rchp->cq);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301316 spin_lock_irqsave(&rchp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301317 (*rchp->ibcq.comp_handler)(&rchp->ibcq, rchp->ibcq.cq_context);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301318 spin_unlock_irqrestore(&rchp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301319 if (schp != rchp) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001320 t4_set_cq_in_error(&schp->cq);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301321 spin_lock_irqsave(&schp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301322 (*schp->ibcq.comp_handler)(&schp->ibcq,
1323 schp->ibcq.cq_context);
Kumar Sanghvi581bbe22011-10-24 21:20:21 +05301324 spin_unlock_irqrestore(&schp->comp_handler_lock, flag);
Kumar Sanghvi01e7da62011-10-13 13:51:30 +05301325 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001326 return;
1327 }
Steve Wise2f5b48c2010-09-10 11:15:36 -05001328 __flush_qp(qhp, rchp, schp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001329}
1330
Steve Wise73d6fca2010-07-23 19:12:27 +00001331static int rdma_fini(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
1332 struct c4iw_ep *ep)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001333{
1334 struct fw_ri_wr *wqe;
1335 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001336 struct sk_buff *skb;
1337
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301338 pr_debug("qhp %p qid 0x%x tid %u\n", qhp, qhp->wq.sq.qid, ep->hwtid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001339
Hariprasad S4a740832016-06-10 01:05:15 +05301340 skb = skb_dequeue(&ep->com.ep_skb_list);
1341 if (WARN_ON(!skb))
Steve Wisecfdda9d2010-04-21 15:30:06 -07001342 return -ENOMEM;
Hariprasad S4a740832016-06-10 01:05:15 +05301343
Steve Wise73d6fca2010-07-23 19:12:27 +00001344 set_wr_txq(skb, CPL_PRIORITY_DATA, ep->txq_idx);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001345
Johannes Berg4df864c2017-06-16 14:29:21 +02001346 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001347 memset(wqe, 0, sizeof *wqe);
1348 wqe->op_compl = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301349 FW_WR_OP_V(FW_RI_INIT_WR) |
1350 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001351 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301352 FW_WR_FLOWID_V(ep->hwtid) |
1353 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wiseef885dc2017-09-26 13:12:16 -07001354 wqe->cookie = (uintptr_t)ep->com.wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001355
1356 wqe->u.fini.type = FW_RI_TYPE_FINI;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001357
Steve Wise2015f262017-09-26 13:13:17 -07001358 ret = c4iw_ref_send_wait(&rhp->rdev, skb, ep->com.wr_waitp,
1359 qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
1360
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301361 pr_debug("ret %d\n", ret);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001362 return ret;
1363}
1364
1365static void build_rtr_msg(u8 p2p_type, struct fw_ri_init *init)
1366{
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301367 pr_debug("p2p_type = %d\n", p2p_type);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001368 memset(&init->u, 0, sizeof init->u);
1369 switch (p2p_type) {
1370 case FW_RI_INIT_P2PTYPE_RDMA_WRITE:
1371 init->u.write.opcode = FW_RI_RDMA_WRITE_WR;
1372 init->u.write.stag_sink = cpu_to_be32(1);
1373 init->u.write.to_sink = cpu_to_be64(1);
1374 init->u.write.u.immd_src[0].op = FW_RI_DATA_IMMD;
1375 init->u.write.len16 = DIV_ROUND_UP(sizeof init->u.write +
1376 sizeof(struct fw_ri_immd),
1377 16);
1378 break;
1379 case FW_RI_INIT_P2PTYPE_READ_REQ:
1380 init->u.write.opcode = FW_RI_RDMA_READ_WR;
1381 init->u.read.stag_src = cpu_to_be32(1);
1382 init->u.read.to_src_lo = cpu_to_be32(1);
1383 init->u.read.stag_sink = cpu_to_be32(1);
1384 init->u.read.to_sink_lo = cpu_to_be32(1);
1385 init->u.read.len16 = DIV_ROUND_UP(sizeof init->u.read, 16);
1386 break;
1387 }
1388}
1389
1390static int rdma_init(struct c4iw_dev *rhp, struct c4iw_qp *qhp)
1391{
1392 struct fw_ri_wr *wqe;
1393 int ret;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001394 struct sk_buff *skb;
1395
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301396 pr_debug("qhp %p qid 0x%x tid %u ird %u ord %u\n", qhp,
Joe Perchesa9a42882017-02-09 14:23:51 -08001397 qhp->wq.sq.qid, qhp->ep->hwtid, qhp->ep->ird, qhp->ep->ord);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001398
David Rientjesd3c814e2010-07-21 02:44:56 +00001399 skb = alloc_skb(sizeof *wqe, GFP_KERNEL);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301400 if (!skb) {
1401 ret = -ENOMEM;
1402 goto out;
1403 }
1404 ret = alloc_ird(rhp, qhp->attr.max_ird);
1405 if (ret) {
1406 qhp->attr.max_ird = 0;
1407 kfree_skb(skb);
1408 goto out;
1409 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001410 set_wr_txq(skb, CPL_PRIORITY_DATA, qhp->ep->txq_idx);
1411
Johannes Berg4df864c2017-06-16 14:29:21 +02001412 wqe = __skb_put(skb, sizeof(*wqe));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001413 memset(wqe, 0, sizeof *wqe);
1414 wqe->op_compl = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301415 FW_WR_OP_V(FW_RI_INIT_WR) |
1416 FW_WR_COMPL_F);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001417 wqe->flowid_len16 = cpu_to_be32(
Hariprasad Shenaie2ac9622014-11-07 09:35:25 +05301418 FW_WR_FLOWID_V(qhp->ep->hwtid) |
1419 FW_WR_LEN16_V(DIV_ROUND_UP(sizeof(*wqe), 16)));
Steve Wisecfdda9d2010-04-21 15:30:06 -07001420
Steve Wiseef885dc2017-09-26 13:12:16 -07001421 wqe->cookie = (uintptr_t)qhp->ep->com.wr_waitp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001422
1423 wqe->u.init.type = FW_RI_TYPE_INIT;
1424 wqe->u.init.mpareqbit_p2ptype =
Hariprasad Shenaicf7fe642015-01-16 09:24:48 +05301425 FW_RI_WR_MPAREQBIT_V(qhp->attr.mpa_attr.initiator) |
1426 FW_RI_WR_P2PTYPE_V(qhp->attr.mpa_attr.p2p_type);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001427 wqe->u.init.mpa_attrs = FW_RI_MPA_IETF_ENABLE;
1428 if (qhp->attr.mpa_attr.recv_marker_enabled)
1429 wqe->u.init.mpa_attrs |= FW_RI_MPA_RX_MARKER_ENABLE;
1430 if (qhp->attr.mpa_attr.xmit_marker_enabled)
1431 wqe->u.init.mpa_attrs |= FW_RI_MPA_TX_MARKER_ENABLE;
1432 if (qhp->attr.mpa_attr.crc_enabled)
1433 wqe->u.init.mpa_attrs |= FW_RI_MPA_CRC_ENABLE;
1434
1435 wqe->u.init.qp_caps = FW_RI_QP_RDMA_READ_ENABLE |
1436 FW_RI_QP_RDMA_WRITE_ENABLE |
1437 FW_RI_QP_BIND_ENABLE;
1438 if (!qhp->ibqp.uobject)
1439 wqe->u.init.qp_caps |= FW_RI_QP_FAST_REGISTER_ENABLE |
1440 FW_RI_QP_STAG0_ENABLE;
1441 wqe->u.init.nrqe = cpu_to_be16(t4_rqes_posted(&qhp->wq));
1442 wqe->u.init.pdid = cpu_to_be32(qhp->attr.pd);
1443 wqe->u.init.qpid = cpu_to_be32(qhp->wq.sq.qid);
1444 wqe->u.init.sq_eqid = cpu_to_be32(qhp->wq.sq.qid);
1445 wqe->u.init.rq_eqid = cpu_to_be32(qhp->wq.rq.qid);
1446 wqe->u.init.scqid = cpu_to_be32(qhp->attr.scq);
1447 wqe->u.init.rcqid = cpu_to_be32(qhp->attr.rcq);
1448 wqe->u.init.ord_max = cpu_to_be32(qhp->attr.max_ord);
1449 wqe->u.init.ird_max = cpu_to_be32(qhp->attr.max_ird);
1450 wqe->u.init.iss = cpu_to_be32(qhp->ep->snd_seq);
1451 wqe->u.init.irs = cpu_to_be32(qhp->ep->rcv_seq);
1452 wqe->u.init.hwrqsize = cpu_to_be32(qhp->wq.rq.rqt_size);
1453 wqe->u.init.hwrqaddr = cpu_to_be32(qhp->wq.rq.rqt_hwaddr -
1454 rhp->rdev.lldi.vr->rq.start);
1455 if (qhp->attr.mpa_attr.initiator)
1456 build_rtr_msg(qhp->attr.mpa_attr.p2p_type, &wqe->u.init);
1457
Steve Wise2015f262017-09-26 13:13:17 -07001458 ret = c4iw_ref_send_wait(&rhp->rdev, skb, qhp->ep->com.wr_waitp,
1459 qhp->ep->hwtid, qhp->wq.sq.qid, __func__);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301460 if (!ret)
1461 goto out;
Steve Wise2015f262017-09-26 13:13:17 -07001462
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301463 free_ird(rhp, qhp->attr.max_ird);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001464out:
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301465 pr_debug("ret %d\n", ret);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001466 return ret;
1467}
1468
1469int c4iw_modify_qp(struct c4iw_dev *rhp, struct c4iw_qp *qhp,
1470 enum c4iw_qp_attr_mask mask,
1471 struct c4iw_qp_attributes *attrs,
1472 int internal)
1473{
1474 int ret = 0;
1475 struct c4iw_qp_attributes newattr = qhp->attr;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001476 int disconnect = 0;
1477 int terminate = 0;
1478 int abort = 0;
1479 int free = 0;
1480 struct c4iw_ep *ep = NULL;
1481
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301482 pr_debug("qhp %p sqid 0x%x rqid 0x%x ep %p state %d -> %d\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001483 qhp, qhp->wq.sq.qid, qhp->wq.rq.qid, qhp->ep, qhp->attr.state,
1484 (mask & C4IW_QP_ATTR_NEXT_STATE) ? attrs->next_state : -1);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001485
Steve Wise2f5b48c2010-09-10 11:15:36 -05001486 mutex_lock(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001487
1488 /* Process attr changes if in IDLE */
1489 if (mask & C4IW_QP_ATTR_VALID_MODIFY) {
1490 if (qhp->attr.state != C4IW_QP_STATE_IDLE) {
1491 ret = -EIO;
1492 goto out;
1493 }
1494 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_READ)
1495 newattr.enable_rdma_read = attrs->enable_rdma_read;
1496 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_WRITE)
1497 newattr.enable_rdma_write = attrs->enable_rdma_write;
1498 if (mask & C4IW_QP_ATTR_ENABLE_RDMA_BIND)
1499 newattr.enable_bind = attrs->enable_bind;
1500 if (mask & C4IW_QP_ATTR_MAX_ORD) {
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001501 if (attrs->max_ord > c4iw_max_read_depth) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001502 ret = -EINVAL;
1503 goto out;
1504 }
1505 newattr.max_ord = attrs->max_ord;
1506 }
1507 if (mask & C4IW_QP_ATTR_MAX_IRD) {
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301508 if (attrs->max_ird > cur_max_read_depth(rhp)) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001509 ret = -EINVAL;
1510 goto out;
1511 }
1512 newattr.max_ird = attrs->max_ird;
1513 }
1514 qhp->attr = newattr;
1515 }
1516
Vipul Pandya2c974782012-05-18 15:29:28 +05301517 if (mask & C4IW_QP_ATTR_SQ_DB) {
Steve Wise05eb2382014-03-14 21:52:08 +05301518 ret = ring_kernel_sq_db(qhp, attrs->sq_db_inc);
Vipul Pandya2c974782012-05-18 15:29:28 +05301519 goto out;
1520 }
1521 if (mask & C4IW_QP_ATTR_RQ_DB) {
Steve Wise05eb2382014-03-14 21:52:08 +05301522 ret = ring_kernel_rq_db(qhp, attrs->rq_db_inc);
Vipul Pandya2c974782012-05-18 15:29:28 +05301523 goto out;
1524 }
1525
Steve Wisecfdda9d2010-04-21 15:30:06 -07001526 if (!(mask & C4IW_QP_ATTR_NEXT_STATE))
1527 goto out;
1528 if (qhp->attr.state == attrs->next_state)
1529 goto out;
1530
1531 switch (qhp->attr.state) {
1532 case C4IW_QP_STATE_IDLE:
1533 switch (attrs->next_state) {
1534 case C4IW_QP_STATE_RTS:
1535 if (!(mask & C4IW_QP_ATTR_LLP_STREAM_HANDLE)) {
1536 ret = -EINVAL;
1537 goto out;
1538 }
1539 if (!(mask & C4IW_QP_ATTR_MPA_ATTR)) {
1540 ret = -EINVAL;
1541 goto out;
1542 }
1543 qhp->attr.mpa_attr = attrs->mpa_attr;
1544 qhp->attr.llp_stream_handle = attrs->llp_stream_handle;
1545 qhp->ep = qhp->attr.llp_stream_handle;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001546 set_state(qhp, C4IW_QP_STATE_RTS);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001547
1548 /*
1549 * Ref the endpoint here and deref when we
1550 * disassociate the endpoint from the QP. This
1551 * happens in CLOSING->IDLE transition or *->ERROR
1552 * transition.
1553 */
1554 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001555 ret = rdma_init(rhp, qhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001556 if (ret)
1557 goto err;
1558 break;
1559 case C4IW_QP_STATE_ERROR:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001560 set_state(qhp, C4IW_QP_STATE_ERROR);
1561 flush_qp(qhp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001562 break;
1563 default:
1564 ret = -EINVAL;
1565 goto out;
1566 }
1567 break;
1568 case C4IW_QP_STATE_RTS:
1569 switch (attrs->next_state) {
1570 case C4IW_QP_STATE_CLOSING:
Peter Zijlstra2c935bc2016-11-14 17:29:48 +01001571 BUG_ON(kref_read(&qhp->ep->com.kref) < 2);
Steve Wiseb4e29012014-04-09 09:38:26 -05001572 t4_set_wq_in_error(&qhp->wq);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001573 set_state(qhp, C4IW_QP_STATE_CLOSING);
Steve Wise73d6fca2010-07-23 19:12:27 +00001574 ep = qhp->ep;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001575 if (!internal) {
1576 abort = 0;
1577 disconnect = 1;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001578 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001579 }
Steve Wise73d6fca2010-07-23 19:12:27 +00001580 ret = rdma_fini(rhp, qhp, ep);
Steve Wise8da7e7a2011-06-14 20:59:27 +00001581 if (ret)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001582 goto err;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001583 break;
1584 case C4IW_QP_STATE_TERMINATE:
Steve Wiseb4e29012014-04-09 09:38:26 -05001585 t4_set_wq_in_error(&qhp->wq);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001586 set_state(qhp, C4IW_QP_STATE_TERMINATE);
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301587 qhp->attr.layer_etype = attrs->layer_etype;
1588 qhp->attr.ecode = attrs->ecode;
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001589 ep = qhp->ep;
Steve Wisecc18b932014-04-24 14:31:53 -05001590 if (!internal) {
1591 c4iw_get_ep(&qhp->ep->com);
Steve Wise0e42c1f2010-09-10 11:15:09 -05001592 terminate = 1;
Steve Wisecc18b932014-04-24 14:31:53 -05001593 disconnect = 1;
1594 } else {
1595 terminate = qhp->attr.send_term;
Steve Wise09992572013-08-06 21:04:40 +05301596 ret = rdma_fini(rhp, qhp, ep);
1597 if (ret)
1598 goto err;
1599 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001600 break;
1601 case C4IW_QP_STATE_ERROR:
Steve Wise1cf24dc2013-08-06 21:04:35 +05301602 t4_set_wq_in_error(&qhp->wq);
Steve Wiseb4e29012014-04-09 09:38:26 -05001603 set_state(qhp, C4IW_QP_STATE_ERROR);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001604 if (!internal) {
1605 abort = 1;
1606 disconnect = 1;
1607 ep = qhp->ep;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001608 c4iw_get_ep(&qhp->ep->com);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001609 }
1610 goto err;
1611 break;
1612 default:
1613 ret = -EINVAL;
1614 goto out;
1615 }
1616 break;
1617 case C4IW_QP_STATE_CLOSING:
Steve Wise4fe7c292016-12-22 07:04:59 -08001618
1619 /*
1620 * Allow kernel users to move to ERROR for qp draining.
1621 */
1622 if (!internal && (qhp->ibqp.uobject || attrs->next_state !=
1623 C4IW_QP_STATE_ERROR)) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001624 ret = -EINVAL;
1625 goto out;
1626 }
1627 switch (attrs->next_state) {
1628 case C4IW_QP_STATE_IDLE:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001629 flush_qp(qhp);
1630 set_state(qhp, C4IW_QP_STATE_IDLE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001631 qhp->attr.llp_stream_handle = NULL;
1632 c4iw_put_ep(&qhp->ep->com);
1633 qhp->ep = NULL;
1634 wake_up(&qhp->wait);
1635 break;
1636 case C4IW_QP_STATE_ERROR:
1637 goto err;
1638 default:
1639 ret = -EINVAL;
1640 goto err;
1641 }
1642 break;
1643 case C4IW_QP_STATE_ERROR:
1644 if (attrs->next_state != C4IW_QP_STATE_IDLE) {
1645 ret = -EINVAL;
1646 goto out;
1647 }
1648 if (!t4_sq_empty(&qhp->wq) || !t4_rq_empty(&qhp->wq)) {
1649 ret = -EINVAL;
1650 goto out;
1651 }
Steve Wise2f5b48c2010-09-10 11:15:36 -05001652 set_state(qhp, C4IW_QP_STATE_IDLE);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001653 break;
1654 case C4IW_QP_STATE_TERMINATE:
1655 if (!internal) {
1656 ret = -EINVAL;
1657 goto out;
1658 }
1659 goto err;
1660 break;
1661 default:
Joe Perches700456b2017-02-09 14:23:50 -08001662 pr_err("%s in a bad state %d\n", __func__, qhp->attr.state);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001663 ret = -EINVAL;
1664 goto err;
1665 break;
1666 }
1667 goto out;
1668err:
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301669 pr_debug("disassociating ep %p qpid 0x%x\n", qhp->ep,
Joe Perchesa9a42882017-02-09 14:23:51 -08001670 qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001671
1672 /* disassociate the LLP connection */
1673 qhp->attr.llp_stream_handle = NULL;
Steve Wiseaf93fb52010-09-10 11:14:48 -05001674 if (!ep)
1675 ep = qhp->ep;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001676 qhp->ep = NULL;
Steve Wise2f5b48c2010-09-10 11:15:36 -05001677 set_state(qhp, C4IW_QP_STATE_ERROR);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001678 free = 1;
Vipul Pandya91e9c0712013-01-07 13:11:51 +00001679 abort = 1;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001680 BUG_ON(!ep);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001681 flush_qp(qhp);
Steve Wise5b3418082014-11-21 09:36:36 -06001682 wake_up(&qhp->wait);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001683out:
Steve Wise2f5b48c2010-09-10 11:15:36 -05001684 mutex_unlock(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001685
1686 if (terminate)
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001687 post_terminate(qhp, NULL, internal ? GFP_ATOMIC : GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001688
1689 /*
1690 * If disconnect is 1, then we need to initiate a disconnect
1691 * on the EP. This can be a normal close (RTS->CLOSING) or
1692 * an abnormal close (RTS/CLOSING->ERROR).
1693 */
1694 if (disconnect) {
Roland Dreierbe4c9ba2010-05-05 14:45:40 -07001695 c4iw_ep_disconnect(ep, abort, internal ? GFP_ATOMIC :
1696 GFP_KERNEL);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001697 c4iw_put_ep(&ep->com);
1698 }
1699
1700 /*
1701 * If free is 1, then we've disassociated the EP from the QP
1702 * and we need to dereference the EP.
1703 */
1704 if (free)
1705 c4iw_put_ep(&ep->com);
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301706 pr_debug("exit state %d\n", qhp->attr.state);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001707 return ret;
1708}
1709
1710int c4iw_destroy_qp(struct ib_qp *ib_qp)
1711{
1712 struct c4iw_dev *rhp;
1713 struct c4iw_qp *qhp;
1714 struct c4iw_qp_attributes attrs;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001715
1716 qhp = to_c4iw_qp(ib_qp);
1717 rhp = qhp->rhp;
1718
1719 attrs.next_state = C4IW_QP_STATE_ERROR;
Kumar Sanghvid2fe99e2011-09-25 20:17:44 +05301720 if (qhp->attr.state == C4IW_QP_STATE_TERMINATE)
1721 c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 1);
1722 else
1723 c4iw_modify_qp(rhp, qhp, C4IW_QP_ATTR_NEXT_STATE, &attrs, 0);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001724 wait_event(qhp->wait, !qhp->ep);
1725
Steve Wise05eb2382014-03-14 21:52:08 +05301726 remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001727
Steve Wise05eb2382014-03-14 21:52:08 +05301728 spin_lock_irq(&rhp->lock);
1729 if (!list_empty(&qhp->db_fc_entry))
1730 list_del_init(&qhp->db_fc_entry);
1731 spin_unlock_irq(&rhp->lock);
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301732 free_ird(rhp, qhp->attr.max_ird);
Steve Wise05eb2382014-03-14 21:52:08 +05301733
Steve Wisead61a4c2016-07-29 11:00:54 -07001734 c4iw_qp_rem_ref(ib_qp);
1735
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301736 pr_debug("ib_qp %p qpid 0x%0x\n", ib_qp, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001737 return 0;
1738}
1739
1740struct ib_qp *c4iw_create_qp(struct ib_pd *pd, struct ib_qp_init_attr *attrs,
1741 struct ib_udata *udata)
1742{
1743 struct c4iw_dev *rhp;
1744 struct c4iw_qp *qhp;
1745 struct c4iw_pd *php;
1746 struct c4iw_cq *schp;
1747 struct c4iw_cq *rchp;
1748 struct c4iw_create_qp_resp uresp;
Dan Carpenterff1706f2013-10-19 12:14:12 +03001749 unsigned int sqsize, rqsize;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001750 struct c4iw_ucontext *ucontext;
1751 int ret;
Hariprasad Sa6054df2016-02-05 11:43:28 +05301752 struct c4iw_mm_entry *sq_key_mm, *rq_key_mm = NULL, *sq_db_key_mm;
1753 struct c4iw_mm_entry *rq_db_key_mm = NULL, *ma_sync_key_mm = NULL;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001754
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301755 pr_debug("ib_pd %p\n", pd);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001756
1757 if (attrs->qp_type != IB_QPT_RC)
1758 return ERR_PTR(-EINVAL);
1759
1760 php = to_c4iw_pd(pd);
1761 rhp = php->rhp;
1762 schp = get_chp(rhp, ((struct c4iw_cq *)attrs->send_cq)->cq.cqid);
1763 rchp = get_chp(rhp, ((struct c4iw_cq *)attrs->recv_cq)->cq.cqid);
1764 if (!schp || !rchp)
1765 return ERR_PTR(-EINVAL);
1766
1767 if (attrs->cap.max_inline_data > T4_MAX_SEND_INLINE)
1768 return ERR_PTR(-EINVAL);
1769
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301770 if (attrs->cap.max_recv_wr > rhp->rdev.hw_queue.t4_max_rq_size)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001771 return ERR_PTR(-E2BIG);
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301772 rqsize = attrs->cap.max_recv_wr + 1;
1773 if (rqsize < 8)
1774 rqsize = 8;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001775
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301776 if (attrs->cap.max_send_wr > rhp->rdev.hw_queue.t4_max_sq_size)
Steve Wisecfdda9d2010-04-21 15:30:06 -07001777 return ERR_PTR(-E2BIG);
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301778 sqsize = attrs->cap.max_send_wr + 1;
1779 if (sqsize < 8)
1780 sqsize = 8;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001781
1782 ucontext = pd->uobject ? to_c4iw_ucontext(pd->uobject->context) : NULL;
1783
Steve Wisecfdda9d2010-04-21 15:30:06 -07001784 qhp = kzalloc(sizeof(*qhp), GFP_KERNEL);
1785 if (!qhp)
1786 return ERR_PTR(-ENOMEM);
Steve Wise7088a9b2017-09-26 13:11:36 -07001787
Steve Wise2015f262017-09-26 13:13:17 -07001788 qhp->wr_waitp = c4iw_alloc_wr_wait(GFP_KERNEL);
Steve Wise7088a9b2017-09-26 13:11:36 -07001789 if (!qhp->wr_waitp) {
1790 ret = -ENOMEM;
1791 goto err_free_qhp;
1792 }
1793
Steve Wisecfdda9d2010-04-21 15:30:06 -07001794 qhp->wq.sq.size = sqsize;
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301795 qhp->wq.sq.memsize =
1796 (sqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
1797 sizeof(*qhp->wq.sq.queue) + 16 * sizeof(__be64);
Steve Wise1cf24dc2013-08-06 21:04:35 +05301798 qhp->wq.sq.flush_cidx = -1;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001799 qhp->wq.rq.size = rqsize;
Hariprasad Shenai66eb19a2014-07-21 20:55:15 +05301800 qhp->wq.rq.memsize =
1801 (rqsize + rhp->rdev.hw_queue.t4_eq_status_entries) *
1802 sizeof(*qhp->wq.rq.queue);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001803
1804 if (ucontext) {
1805 qhp->wq.sq.memsize = roundup(qhp->wq.sq.memsize, PAGE_SIZE);
1806 qhp->wq.rq.memsize = roundup(qhp->wq.rq.memsize, PAGE_SIZE);
1807 }
1808
Steve Wisecfdda9d2010-04-21 15:30:06 -07001809 ret = create_qp(&rhp->rdev, &qhp->wq, &schp->cq, &rchp->cq,
Steve Wise7088a9b2017-09-26 13:11:36 -07001810 ucontext ? &ucontext->uctx : &rhp->rdev.uctx,
1811 qhp->wr_waitp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001812 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001813 goto err_free_wr_wait;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001814
1815 attrs->cap.max_recv_wr = rqsize - 1;
1816 attrs->cap.max_send_wr = sqsize - 1;
1817 attrs->cap.max_inline_data = T4_MAX_SEND_INLINE;
1818
1819 qhp->rhp = rhp;
1820 qhp->attr.pd = php->pdid;
1821 qhp->attr.scq = ((struct c4iw_cq *) attrs->send_cq)->cq.cqid;
1822 qhp->attr.rcq = ((struct c4iw_cq *) attrs->recv_cq)->cq.cqid;
1823 qhp->attr.sq_num_entries = attrs->cap.max_send_wr;
1824 qhp->attr.rq_num_entries = attrs->cap.max_recv_wr;
1825 qhp->attr.sq_max_sges = attrs->cap.max_send_sge;
1826 qhp->attr.sq_max_sges_rdma_write = attrs->cap.max_send_sge;
1827 qhp->attr.rq_max_sges = attrs->cap.max_recv_sge;
1828 qhp->attr.state = C4IW_QP_STATE_IDLE;
1829 qhp->attr.next_state = C4IW_QP_STATE_IDLE;
1830 qhp->attr.enable_rdma_read = 1;
1831 qhp->attr.enable_rdma_write = 1;
1832 qhp->attr.enable_bind = 1;
Hariprasad Shenai4c2c5762014-07-14 21:34:52 +05301833 qhp->attr.max_ord = 0;
1834 qhp->attr.max_ird = 0;
Steve Wiseba32de92014-03-19 17:44:43 +05301835 qhp->sq_sig_all = attrs->sq_sig_type == IB_SIGNAL_ALL_WR;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001836 spin_lock_init(&qhp->lock);
Steve Wise2f5b48c2010-09-10 11:15:36 -05001837 mutex_init(&qhp->mutex);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001838 init_waitqueue_head(&qhp->wait);
Steve Wisead61a4c2016-07-29 11:00:54 -07001839 kref_init(&qhp->kref);
Steve Wisec12a67f2016-12-22 07:40:36 -08001840 INIT_WORK(&qhp->free_work, free_qp_work);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001841
Steve Wise05eb2382014-03-14 21:52:08 +05301842 ret = insert_handle(rhp, &rhp->qpidr, qhp, qhp->wq.sq.qid);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001843 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001844 goto err_destroy_qp;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001845
Steve Wisecfdda9d2010-04-21 15:30:06 -07001846 if (udata) {
Hariprasad Sa6054df2016-02-05 11:43:28 +05301847 sq_key_mm = kmalloc(sizeof(*sq_key_mm), GFP_KERNEL);
1848 if (!sq_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001849 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001850 goto err_remove_handle;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001851 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301852 rq_key_mm = kmalloc(sizeof(*rq_key_mm), GFP_KERNEL);
1853 if (!rq_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001854 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001855 goto err_free_sq_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001856 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301857 sq_db_key_mm = kmalloc(sizeof(*sq_db_key_mm), GFP_KERNEL);
1858 if (!sq_db_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001859 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001860 goto err_free_rq_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001861 }
Hariprasad Sa6054df2016-02-05 11:43:28 +05301862 rq_db_key_mm = kmalloc(sizeof(*rq_db_key_mm), GFP_KERNEL);
1863 if (!rq_db_key_mm) {
Steve Wisecfdda9d2010-04-21 15:30:06 -07001864 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001865 goto err_free_sq_db_key;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001866 }
Steve Wisec6d7b262010-09-13 11:23:57 -05001867 if (t4_sq_onchip(&qhp->wq.sq)) {
Hariprasad Sa6054df2016-02-05 11:43:28 +05301868 ma_sync_key_mm = kmalloc(sizeof(*ma_sync_key_mm),
1869 GFP_KERNEL);
1870 if (!ma_sync_key_mm) {
Steve Wisec6d7b262010-09-13 11:23:57 -05001871 ret = -ENOMEM;
Steve Wise7088a9b2017-09-26 13:11:36 -07001872 goto err_free_rq_db_key;
Steve Wisec6d7b262010-09-13 11:23:57 -05001873 }
1874 uresp.flags = C4IW_QPF_ONCHIP;
1875 } else
1876 uresp.flags = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001877 uresp.qid_mask = rhp->rdev.qpmask;
1878 uresp.sqid = qhp->wq.sq.qid;
1879 uresp.sq_size = qhp->wq.sq.size;
1880 uresp.sq_memsize = qhp->wq.sq.memsize;
1881 uresp.rqid = qhp->wq.rq.qid;
1882 uresp.rq_size = qhp->wq.rq.size;
1883 uresp.rq_memsize = qhp->wq.rq.memsize;
1884 spin_lock(&ucontext->mmap_lock);
Hariprasad Sa6054df2016-02-05 11:43:28 +05301885 if (ma_sync_key_mm) {
Steve Wisec6d7b262010-09-13 11:23:57 -05001886 uresp.ma_sync_key = ucontext->key;
1887 ucontext->key += PAGE_SIZE;
Dan Carpenterae1fe072013-07-25 19:48:32 +03001888 } else {
1889 uresp.ma_sync_key = 0;
Steve Wisec6d7b262010-09-13 11:23:57 -05001890 }
Steve Wisecfdda9d2010-04-21 15:30:06 -07001891 uresp.sq_key = ucontext->key;
1892 ucontext->key += PAGE_SIZE;
1893 uresp.rq_key = ucontext->key;
1894 ucontext->key += PAGE_SIZE;
1895 uresp.sq_db_gts_key = ucontext->key;
1896 ucontext->key += PAGE_SIZE;
1897 uresp.rq_db_gts_key = ucontext->key;
1898 ucontext->key += PAGE_SIZE;
1899 spin_unlock(&ucontext->mmap_lock);
1900 ret = ib_copy_to_udata(udata, &uresp, sizeof uresp);
1901 if (ret)
Steve Wise7088a9b2017-09-26 13:11:36 -07001902 goto err_free_ma_sync_key;
Hariprasad Sa6054df2016-02-05 11:43:28 +05301903 sq_key_mm->key = uresp.sq_key;
1904 sq_key_mm->addr = qhp->wq.sq.phys_addr;
1905 sq_key_mm->len = PAGE_ALIGN(qhp->wq.sq.memsize);
1906 insert_mmap(ucontext, sq_key_mm);
1907 rq_key_mm->key = uresp.rq_key;
1908 rq_key_mm->addr = virt_to_phys(qhp->wq.rq.queue);
1909 rq_key_mm->len = PAGE_ALIGN(qhp->wq.rq.memsize);
1910 insert_mmap(ucontext, rq_key_mm);
1911 sq_db_key_mm->key = uresp.sq_db_gts_key;
1912 sq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.sq.bar2_pa;
1913 sq_db_key_mm->len = PAGE_SIZE;
1914 insert_mmap(ucontext, sq_db_key_mm);
1915 rq_db_key_mm->key = uresp.rq_db_gts_key;
1916 rq_db_key_mm->addr = (u64)(unsigned long)qhp->wq.rq.bar2_pa;
1917 rq_db_key_mm->len = PAGE_SIZE;
1918 insert_mmap(ucontext, rq_db_key_mm);
1919 if (ma_sync_key_mm) {
1920 ma_sync_key_mm->key = uresp.ma_sync_key;
1921 ma_sync_key_mm->addr =
1922 (pci_resource_start(rhp->rdev.lldi.pdev, 0) +
1923 PCIE_MA_SYNC_A) & PAGE_MASK;
1924 ma_sync_key_mm->len = PAGE_SIZE;
1925 insert_mmap(ucontext, ma_sync_key_mm);
Steve Wisec6d7b262010-09-13 11:23:57 -05001926 }
Steve Wisec12a67f2016-12-22 07:40:36 -08001927
1928 c4iw_get_ucontext(ucontext);
1929 qhp->ucontext = ucontext;
Steve Wisecfdda9d2010-04-21 15:30:06 -07001930 }
1931 qhp->ibqp.qp_num = qhp->wq.sq.qid;
1932 init_timer(&(qhp->timer));
Steve Wise05eb2382014-03-14 21:52:08 +05301933 INIT_LIST_HEAD(&qhp->db_fc_entry);
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301934 pr_debug("sq id %u size %u memsize %zu num_entries %u rq id %u size %u memsize %zu num_entries %u\n",
Joe Perchesa9a42882017-02-09 14:23:51 -08001935 qhp->wq.sq.qid, qhp->wq.sq.size, qhp->wq.sq.memsize,
1936 attrs->cap.max_send_wr, qhp->wq.rq.qid, qhp->wq.rq.size,
1937 qhp->wq.rq.memsize, attrs->cap.max_recv_wr);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001938 return &qhp->ibqp;
Steve Wise7088a9b2017-09-26 13:11:36 -07001939err_free_ma_sync_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301940 kfree(ma_sync_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001941err_free_rq_db_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301942 kfree(rq_db_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001943err_free_sq_db_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301944 kfree(sq_db_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001945err_free_rq_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301946 kfree(rq_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001947err_free_sq_key:
Hariprasad Sa6054df2016-02-05 11:43:28 +05301948 kfree(sq_key_mm);
Steve Wise7088a9b2017-09-26 13:11:36 -07001949err_remove_handle:
Steve Wisecfdda9d2010-04-21 15:30:06 -07001950 remove_handle(rhp, &rhp->qpidr, qhp->wq.sq.qid);
Steve Wise7088a9b2017-09-26 13:11:36 -07001951err_destroy_qp:
Steve Wisecfdda9d2010-04-21 15:30:06 -07001952 destroy_qp(&rhp->rdev, &qhp->wq,
1953 ucontext ? &ucontext->uctx : &rhp->rdev.uctx);
Steve Wise7088a9b2017-09-26 13:11:36 -07001954err_free_wr_wait:
Steve Wise2015f262017-09-26 13:13:17 -07001955 c4iw_put_wr_wait(qhp->wr_waitp);
Steve Wise7088a9b2017-09-26 13:11:36 -07001956err_free_qhp:
Steve Wisecfdda9d2010-04-21 15:30:06 -07001957 kfree(qhp);
1958 return ERR_PTR(ret);
1959}
1960
1961int c4iw_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1962 int attr_mask, struct ib_udata *udata)
1963{
1964 struct c4iw_dev *rhp;
1965 struct c4iw_qp *qhp;
1966 enum c4iw_qp_attr_mask mask = 0;
1967 struct c4iw_qp_attributes attrs;
1968
Bharat Potnuri548ddb12017-09-27 13:05:49 +05301969 pr_debug("ib_qp %p\n", ibqp);
Steve Wisecfdda9d2010-04-21 15:30:06 -07001970
1971 /* iwarp does not support the RTR state */
1972 if ((attr_mask & IB_QP_STATE) && (attr->qp_state == IB_QPS_RTR))
1973 attr_mask &= ~IB_QP_STATE;
1974
1975 /* Make sure we still have something left to do */
1976 if (!attr_mask)
1977 return 0;
1978
1979 memset(&attrs, 0, sizeof attrs);
1980 qhp = to_c4iw_qp(ibqp);
1981 rhp = qhp->rhp;
1982
1983 attrs.next_state = c4iw_convert_state(attr->qp_state);
1984 attrs.enable_rdma_read = (attr->qp_access_flags &
1985 IB_ACCESS_REMOTE_READ) ? 1 : 0;
1986 attrs.enable_rdma_write = (attr->qp_access_flags &
1987 IB_ACCESS_REMOTE_WRITE) ? 1 : 0;
1988 attrs.enable_bind = (attr->qp_access_flags & IB_ACCESS_MW_BIND) ? 1 : 0;
1989
1990
1991 mask |= (attr_mask & IB_QP_STATE) ? C4IW_QP_ATTR_NEXT_STATE : 0;
1992 mask |= (attr_mask & IB_QP_ACCESS_FLAGS) ?
1993 (C4IW_QP_ATTR_ENABLE_RDMA_READ |
1994 C4IW_QP_ATTR_ENABLE_RDMA_WRITE |
1995 C4IW_QP_ATTR_ENABLE_RDMA_BIND) : 0;
1996
Vipul Pandya2c974782012-05-18 15:29:28 +05301997 /*
1998 * Use SQ_PSN and RQ_PSN to pass in IDX_INC values for
1999 * ringing the queue db when we're in DB_FULL mode.
Steve Wisec2f9da92014-04-24 14:32:04 -05002000 * Only allow this on T4 devices.
Vipul Pandya2c974782012-05-18 15:29:28 +05302001 */
2002 attrs.sq_db_inc = attr->sq_psn;
2003 attrs.rq_db_inc = attr->rq_psn;
2004 mask |= (attr_mask & IB_QP_SQ_PSN) ? C4IW_QP_ATTR_SQ_DB : 0;
2005 mask |= (attr_mask & IB_QP_RQ_PSN) ? C4IW_QP_ATTR_RQ_DB : 0;
Hariprasad S963cab52015-09-23 17:19:27 +05302006 if (!is_t4(to_c4iw_qp(ibqp)->rhp->rdev.lldi.adapter_type) &&
Steve Wisec2f9da92014-04-24 14:32:04 -05002007 (mask & (C4IW_QP_ATTR_SQ_DB|C4IW_QP_ATTR_RQ_DB)))
2008 return -EINVAL;
Vipul Pandya2c974782012-05-18 15:29:28 +05302009
Steve Wisecfdda9d2010-04-21 15:30:06 -07002010 return c4iw_modify_qp(rhp, qhp, mask, &attrs, 0);
2011}
2012
2013struct ib_qp *c4iw_get_qp(struct ib_device *dev, int qpn)
2014{
Bharat Potnuri548ddb12017-09-27 13:05:49 +05302015 pr_debug("ib_dev %p qpn 0x%x\n", dev, qpn);
Steve Wisecfdda9d2010-04-21 15:30:06 -07002016 return (struct ib_qp *)get_qhp(to_c4iw_dev(dev), qpn);
2017}
Vipul Pandya67bbc052012-05-18 15:29:33 +05302018
2019int c4iw_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
2020 int attr_mask, struct ib_qp_init_attr *init_attr)
2021{
2022 struct c4iw_qp *qhp = to_c4iw_qp(ibqp);
2023
2024 memset(attr, 0, sizeof *attr);
2025 memset(init_attr, 0, sizeof *init_attr);
2026 attr->qp_state = to_ib_qp_state(qhp->attr.state);
Hariprasad Shenai3e5c02c2014-07-21 20:55:14 +05302027 init_attr->cap.max_send_wr = qhp->attr.sq_num_entries;
2028 init_attr->cap.max_recv_wr = qhp->attr.rq_num_entries;
2029 init_attr->cap.max_send_sge = qhp->attr.sq_max_sges;
2030 init_attr->cap.max_recv_sge = qhp->attr.sq_max_sges;
2031 init_attr->cap.max_inline_data = T4_MAX_SEND_INLINE;
2032 init_attr->sq_sig_type = qhp->sq_sig_all ? IB_SIGNAL_ALL_WR : 0;
Vipul Pandya67bbc052012-05-18 15:29:33 +05302033 return 0;
2034}