blob: 494b79374828ae905551104b62852e625533d005 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
40
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041
42static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
Chunming Zhou7e5a5472015-04-24 17:37:30 +080043 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044{
Christian König6681c5e2016-08-12 16:50:12 +020045 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
46 return 0;
47
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
51 mem->size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052}
53
54static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
57{
58 u64 vis_size;
59 if (!adev)
60 return;
61
62 if (new_mem) {
63 switch (new_mem->mem_type) {
64 case TTM_PL_TT:
65 atomic64_add(new_mem->size, &adev->gtt_usage);
66 break;
67 case TTM_PL_VRAM:
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
71 break;
72 }
73 }
74
75 if (old_mem) {
76 switch (old_mem->mem_type) {
77 case TTM_PL_TT:
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
79 break;
80 case TTM_PL_VRAM:
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
84 break;
85 }
86 }
87}
88
89static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
90{
Christian Königa7d64de2016-09-15 14:58:48 +020091 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 struct amdgpu_bo *bo;
93
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
95
Christian König6375bbb2017-07-11 17:25:49 +020096 amdgpu_bo_kunmap(bo);
Christian Königa7d64de2016-09-15 14:58:48 +020097 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098
Alex Deucherd38ceaf2015-04-20 16:55:21 -040099 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +0100100 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800101 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200102 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800103 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +0200104 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800105 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400106 kfree(bo->metadata);
107 kfree(bo);
108}
109
110bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
111{
112 if (bo->destroy == &amdgpu_ttm_bo_destroy)
113 return true;
114 return false;
115}
116
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800117static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
118 struct ttm_placement *placement,
Christian Königfaceaf62016-08-15 14:06:50 +0200119 struct ttm_place *places,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800120 u32 domain, u64 flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400121{
Christian König6369f6f2016-08-15 14:08:54 +0200122 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800123
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +0200125 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
126
Christian Königfaceaf62016-08-15 14:06:50 +0200127 places[c].fpfn = 0;
Christian König89bb5752017-03-29 13:41:57 +0200128 places[c].lpfn = 0;
Christian Königfaceaf62016-08-15 14:06:50 +0200129 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800130 TTM_PL_FLAG_VRAM;
Christian König89bb5752017-03-29 13:41:57 +0200131
Christian Königfaceaf62016-08-15 14:06:50 +0200132 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
133 places[c].lpfn = visible_pfn;
134 else
135 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
Christian König89bb5752017-03-29 13:41:57 +0200136
137 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
138 places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
Christian Königfaceaf62016-08-15 14:06:50 +0200139 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141
142 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200143 places[c].fpfn = 0;
144 places[c].lpfn = 0;
145 places[c].flags = TTM_PL_FLAG_TT;
146 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
147 places[c].flags |= TTM_PL_FLAG_WC |
148 TTM_PL_FLAG_UNCACHED;
149 else
150 places[c].flags |= TTM_PL_FLAG_CACHED;
151 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 }
153
154 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200155 places[c].fpfn = 0;
156 places[c].lpfn = 0;
157 places[c].flags = TTM_PL_FLAG_SYSTEM;
158 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
159 places[c].flags |= TTM_PL_FLAG_WC |
160 TTM_PL_FLAG_UNCACHED;
161 else
162 places[c].flags |= TTM_PL_FLAG_CACHED;
163 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 }
165
166 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200167 places[c].fpfn = 0;
168 places[c].lpfn = 0;
169 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
170 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 }
Christian Königfaceaf62016-08-15 14:06:50 +0200172
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200174 places[c].fpfn = 0;
175 places[c].lpfn = 0;
176 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
177 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 }
Christian Königfaceaf62016-08-15 14:06:50 +0200179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200181 places[c].fpfn = 0;
182 places[c].lpfn = 0;
183 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
184 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
187 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200188 places[c].fpfn = 0;
189 places[c].lpfn = 0;
190 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
191 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193
Christian Königfaceaf62016-08-15 14:06:50 +0200194 placement->num_placement = c;
195 placement->placement = places;
196
197 placement->num_busy_placement = c;
198 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199}
200
Christian König765e7fb2016-09-15 15:06:50 +0200201void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800202{
Christian Königa7d64de2016-09-15 14:58:48 +0200203 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
204
205 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
206 domain, abo->flags);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800207}
208
209static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
210 struct ttm_placement *placement)
211{
212 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
213
214 memcpy(bo->placements, placement->placement,
215 placement->num_placement * sizeof(struct ttm_place));
216 bo->placement.num_placement = placement->num_placement;
217 bo->placement.num_busy_placement = placement->num_busy_placement;
218 bo->placement.placement = bo->placements;
219 bo->placement.busy_placement = bo->placements;
220}
221
Christian König7c204882015-12-14 13:18:01 +0100222/**
Christian König9d903cb2017-07-27 17:08:54 +0200223 * amdgpu_bo_create_reserved - create reserved BO for kernel use
Christian König7c204882015-12-14 13:18:01 +0100224 *
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
232 *
Christian König9d903cb2017-07-27 17:08:54 +0200233 * Allocates and pins a BO for kernel internal use, and returns it still
234 * reserved.
Christian König7c204882015-12-14 13:18:01 +0100235 *
236 * Returns 0 on success, negative error code otherwise.
237 */
Christian König9d903cb2017-07-27 17:08:54 +0200238int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
239 unsigned long size, int align,
240 u32 domain, struct amdgpu_bo **bo_ptr,
241 u64 *gpu_addr, void **cpu_addr)
Christian König7c204882015-12-14 13:18:01 +0100242{
Christian König53766e52017-07-27 14:52:53 +0200243 bool free = false;
Christian König7c204882015-12-14 13:18:01 +0100244 int r;
245
Christian König53766e52017-07-27 14:52:53 +0200246 if (!*bo_ptr) {
247 r = amdgpu_bo_create(adev, size, align, true, domain,
248 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
249 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
250 NULL, NULL, bo_ptr);
251 if (r) {
252 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
253 r);
254 return r;
255 }
256 free = true;
Christian König7c204882015-12-14 13:18:01 +0100257 }
258
259 r = amdgpu_bo_reserve(*bo_ptr, false);
260 if (r) {
261 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
262 goto error_free;
263 }
264
265 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
266 if (r) {
267 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
268 goto error_unreserve;
269 }
270
271 if (cpu_addr) {
272 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
273 if (r) {
274 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
275 goto error_unreserve;
276 }
277 }
278
Christian König7c204882015-12-14 13:18:01 +0100279 return 0;
280
281error_unreserve:
282 amdgpu_bo_unreserve(*bo_ptr);
283
284error_free:
Christian König53766e52017-07-27 14:52:53 +0200285 if (free)
286 amdgpu_bo_unref(bo_ptr);
Christian König7c204882015-12-14 13:18:01 +0100287
288 return r;
289}
290
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800291/**
Christian König9d903cb2017-07-27 17:08:54 +0200292 * amdgpu_bo_create_kernel - create BO for kernel use
293 *
294 * @adev: amdgpu device object
295 * @size: size for the new BO
296 * @align: alignment for the new BO
297 * @domain: where to place it
298 * @bo_ptr: resulting BO
299 * @gpu_addr: GPU addr of the pinned BO
300 * @cpu_addr: optional CPU address mapping
301 *
302 * Allocates and pins a BO for kernel internal use.
303 *
304 * Returns 0 on success, negative error code otherwise.
305 */
306int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
307 unsigned long size, int align,
308 u32 domain, struct amdgpu_bo **bo_ptr,
309 u64 *gpu_addr, void **cpu_addr)
310{
311 int r;
312
313 r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
314 gpu_addr, cpu_addr);
315
316 if (r)
317 return r;
318
319 amdgpu_bo_unreserve(*bo_ptr);
320
321 return 0;
322}
323
324/**
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800325 * amdgpu_bo_free_kernel - free BO for kernel use
326 *
327 * @bo: amdgpu BO to free
328 *
329 * unmaps and unpin a BO for kernel internal use.
330 */
331void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
332 void **cpu_addr)
333{
334 if (*bo == NULL)
335 return;
336
Alex Xief3aa7452017-04-24 14:27:00 -0400337 if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800338 if (cpu_addr)
339 amdgpu_bo_kunmap(*bo);
340
341 amdgpu_bo_unpin(*bo);
342 amdgpu_bo_unreserve(*bo);
343 }
344 amdgpu_bo_unref(bo);
345
346 if (gpu_addr)
347 *gpu_addr = 0;
348
349 if (cpu_addr)
350 *cpu_addr = NULL;
351}
352
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800353int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
354 unsigned long size, int byte_align,
355 bool kernel, u32 domain, u64 flags,
356 struct sg_table *sg,
357 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200358 struct reservation_object *resv,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800359 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400360{
361 struct amdgpu_bo *bo;
362 enum ttm_bo_type type;
363 unsigned long page_align;
John Brooks00f06b22017-06-27 22:33:18 -0400364 u64 initial_bytes_moved, bytes_moved;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400365 size_t acc_size;
366 int r;
367
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400368 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
369 size = ALIGN(size, PAGE_SIZE);
370
371 if (kernel) {
372 type = ttm_bo_type_kernel;
373 } else if (sg) {
374 type = ttm_bo_type_sg;
375 } else {
376 type = ttm_bo_type_device;
377 }
378 *bo_ptr = NULL;
379
380 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
381 sizeof(struct amdgpu_bo));
382
383 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
384 if (bo == NULL)
385 return -ENOMEM;
386 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
387 if (unlikely(r)) {
388 kfree(bo);
389 return r;
390 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800391 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400392 INIT_LIST_HEAD(&bo->va);
Christian König1ea863f2015-12-18 22:13:12 +0100393 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
394 AMDGPU_GEM_DOMAIN_GTT |
395 AMDGPU_GEM_DOMAIN_CPU |
396 AMDGPU_GEM_DOMAIN_GDS |
397 AMDGPU_GEM_DOMAIN_GWS |
398 AMDGPU_GEM_DOMAIN_OA);
399 bo->allowed_domains = bo->prefered_domains;
400 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
401 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400402
403 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200404
Nils Hollanda2e2f292017-01-22 20:15:27 +0100405#ifdef CONFIG_X86_32
406 /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
407 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
408 */
409 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
410#elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
411 /* Don't try to enable write-combining when it can't work, or things
412 * may be slow
413 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
414 */
415
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100416#ifndef CONFIG_COMPILE_TEST
Nils Hollanda2e2f292017-01-22 20:15:27 +0100417#warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
418 thanks to write-combining
Arnd Bergmann31bb90f2017-02-01 16:59:21 +0100419#endif
Nils Hollanda2e2f292017-01-22 20:15:27 +0100420
421 if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
422 DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
423 "better performance thanks to write-combining\n");
424 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
425#else
Oded Gabbaya187f172016-01-30 07:59:34 +0200426 /* For architectures that don't support WC memory,
427 * mask out the WC flag from the BO
428 */
429 if (!drm_arch_can_wc_memory())
430 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
Nils Hollanda2e2f292017-01-22 20:15:27 +0100431#endif
Oded Gabbaya187f172016-01-30 07:59:34 +0200432
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800433 amdgpu_fill_placement_to_bo(bo, placement);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400434 /* Kernel allocation are uninterruptible */
Christian Königf45dc742016-11-17 12:24:48 +0100435
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100436 initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100437 r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
438 &bo->placement, page_align, !kernel, NULL,
439 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
John Brooks00f06b22017-06-27 22:33:18 -0400440 bytes_moved = atomic64_read(&adev->num_bytes_moved) -
441 initial_bytes_moved;
442 if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
443 bo->tbo.mem.mem_type == TTM_PL_VRAM &&
444 bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
445 amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
446 else
447 amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
Samuel Pitoisetfad06122017-02-09 11:33:37 +0100448
Nicolai Hähnleb9d022c2017-02-14 09:47:36 +0100449 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400450 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800451
Christian König373308a52017-01-23 16:28:06 -0500452 if (kernel)
Roger.Hec309cd02017-03-27 19:38:11 +0800453 bo->tbo.priority = 1;
Christian Könige1f055b2017-01-10 17:27:49 +0100454
Flora Cui4fea83f2016-07-20 14:44:38 +0800455 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
456 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100457 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800458
Christian Königc3af12582016-11-17 12:16:34 +0100459 r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
460 if (unlikely(r))
461 goto fail_unreserve;
462
Flora Cui4fea83f2016-07-20 14:44:38 +0800463 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100464 dma_fence_put(bo->tbo.moving);
465 bo->tbo.moving = dma_fence_get(fence);
466 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800467 }
Christian Königf45dc742016-11-17 12:24:48 +0100468 if (!resv)
Nicolai Hähnle59c66c92017-02-16 11:01:44 +0100469 amdgpu_bo_unreserve(bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400470 *bo_ptr = bo;
471
472 trace_amdgpu_bo_create(bo);
473
John Brooks96cf8272017-06-30 11:31:08 -0400474 /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
475 if (type == ttm_bo_type_device)
476 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
477
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400478 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800479
480fail_unreserve:
Nicolai Hähnlef1543f52017-01-10 20:36:56 +0100481 if (!resv)
482 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800483 amdgpu_bo_unref(&bo);
484 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400485}
486
Chunming Zhoue7893c42016-07-26 14:13:21 +0800487static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
488 unsigned long size, int byte_align,
489 struct amdgpu_bo *bo)
490{
491 struct ttm_placement placement = {0};
492 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
493 int r;
494
495 if (bo->shadow)
496 return 0;
497
498 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
499 memset(&placements, 0,
500 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
501
502 amdgpu_ttm_placement_init(adev, &placement,
503 placements, AMDGPU_GEM_DOMAIN_GTT,
504 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
505
506 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
507 AMDGPU_GEM_DOMAIN_GTT,
508 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
509 NULL, &placement,
510 bo->tbo.resv,
511 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800512 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800513 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800514 mutex_lock(&adev->shadow_list_lock);
515 list_add_tail(&bo->shadow_list, &adev->shadow_list);
516 mutex_unlock(&adev->shadow_list_lock);
517 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800518
519 return r;
520}
521
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800522int amdgpu_bo_create(struct amdgpu_device *adev,
523 unsigned long size, int byte_align,
524 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200525 struct sg_table *sg,
526 struct reservation_object *resv,
527 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800528{
529 struct ttm_placement placement = {0};
530 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Chunming Zhoue7893c42016-07-26 14:13:21 +0800531 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800532
533 memset(&placements, 0,
534 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
535
536 amdgpu_ttm_placement_init(adev, &placement,
537 placements, domain, flags);
538
Chunming Zhoue7893c42016-07-26 14:13:21 +0800539 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
540 domain, flags, sg, &placement,
541 resv, bo_ptr);
542 if (r)
543 return r;
544
Chunming Zhou3ad81f12016-08-05 17:30:17 +0800545 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100546 if (!resv) {
547 r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
548 WARN_ON(r != 0);
549 }
550
Chunming Zhoue7893c42016-07-26 14:13:21 +0800551 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100552
553 if (!resv)
554 ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
555
Chunming Zhoue7893c42016-07-26 14:13:21 +0800556 if (r)
557 amdgpu_bo_unref(bo_ptr);
558 }
559
560 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800561}
562
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800563int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
564 struct amdgpu_ring *ring,
565 struct amdgpu_bo *bo,
566 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100567 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800568 bool direct)
569
570{
571 struct amdgpu_bo *shadow = bo->shadow;
572 uint64_t bo_addr, shadow_addr;
573 int r;
574
575 if (!shadow)
576 return -EINVAL;
577
578 bo_addr = amdgpu_bo_gpu_offset(bo);
579 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
580
581 r = reservation_object_reserve_shared(bo->tbo.resv);
582 if (r)
583 goto err;
584
585 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
586 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200587 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800588 if (!r)
589 amdgpu_bo_fence(bo, *fence, true);
590
591err:
592 return r;
593}
594
Roger.He82521312017-04-21 13:08:43 +0800595int amdgpu_bo_validate(struct amdgpu_bo *bo)
596{
597 uint32_t domain;
598 int r;
599
600 if (bo->pin_count)
601 return 0;
602
603 domain = bo->prefered_domains;
604
605retry:
606 amdgpu_ttm_placement_from_domain(bo, domain);
607 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
608 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
609 domain = bo->allowed_domains;
610 goto retry;
611 }
612
613 return r;
614}
615
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800616int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
617 struct amdgpu_ring *ring,
618 struct amdgpu_bo *bo,
619 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100620 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800621 bool direct)
622
623{
624 struct amdgpu_bo *shadow = bo->shadow;
625 uint64_t bo_addr, shadow_addr;
626 int r;
627
628 if (!shadow)
629 return -EINVAL;
630
631 bo_addr = amdgpu_bo_gpu_offset(bo);
632 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
633
634 r = reservation_object_reserve_shared(bo->tbo.resv);
635 if (r)
636 goto err;
637
638 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
639 amdgpu_bo_size(bo), resv, fence,
Christian Königfc9c8f52017-06-29 11:46:15 +0200640 direct, false);
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800641 if (!r)
642 amdgpu_bo_fence(bo, *fence, true);
643
644err:
645 return r;
646}
647
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400648int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
649{
Christian Königf5e1c742017-07-20 23:45:18 +0200650 void *kptr;
Christian König587f3c72016-03-10 16:21:04 +0100651 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400652
Christian König271c8122015-05-13 14:30:53 +0200653 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
654 return -EPERM;
655
Christian Königf5e1c742017-07-20 23:45:18 +0200656 kptr = amdgpu_bo_kptr(bo);
657 if (kptr) {
658 if (ptr)
659 *ptr = kptr;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400660 return 0;
661 }
Christian König587f3c72016-03-10 16:21:04 +0100662
663 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
664 MAX_SCHEDULE_TIMEOUT);
665 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400666 return r;
Christian König587f3c72016-03-10 16:21:04 +0100667
668 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
669 if (r)
670 return r;
671
Christian König587f3c72016-03-10 16:21:04 +0100672 if (ptr)
Christian Königf5e1c742017-07-20 23:45:18 +0200673 *ptr = amdgpu_bo_kptr(bo);
Christian König587f3c72016-03-10 16:21:04 +0100674
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400675 return 0;
676}
677
Christian Königf5e1c742017-07-20 23:45:18 +0200678void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
679{
680 bool is_iomem;
681
682 return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
683}
684
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400685void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
686{
Christian Königf5e1c742017-07-20 23:45:18 +0200687 if (bo->kmap.bo)
688 ttm_bo_kunmap(&bo->kmap);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400689}
690
691struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
692{
693 if (bo == NULL)
694 return NULL;
695
696 ttm_bo_reference(&bo->tbo);
697 return bo;
698}
699
700void amdgpu_bo_unref(struct amdgpu_bo **bo)
701{
702 struct ttm_buffer_object *tbo;
703
704 if ((*bo) == NULL)
705 return;
706
707 tbo = &((*bo)->tbo);
708 ttm_bo_unref(&tbo);
709 if (tbo == NULL)
710 *bo = NULL;
711}
712
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800713int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
714 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400715 u64 *gpu_addr)
716{
Christian Königa7d64de2016-09-15 14:58:48 +0200717 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400718 int r, i;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800719 unsigned fpfn, lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400720
Christian Königcc325d12016-02-08 11:08:35 +0100721 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400722 return -EPERM;
723
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800724 if (WARN_ON_ONCE(min_offset > max_offset))
725 return -EINVAL;
726
Christopher James Halse Rogers803d89a2017-04-03 13:31:22 +1000727 /* A shared bo cannot be migrated to VRAM */
728 if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
729 return -EINVAL;
730
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400731 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800732 uint32_t mem_type = bo->tbo.mem.mem_type;
733
734 if (domain != amdgpu_mem_type_to_domain(mem_type))
735 return -EINVAL;
736
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737 bo->pin_count++;
738 if (gpu_addr)
739 *gpu_addr = amdgpu_bo_gpu_offset(bo);
740
741 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800742 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400743 WARN_ON_ONCE(max_offset <
744 (amdgpu_bo_gpu_offset(bo) - domain_start));
745 }
746
747 return 0;
748 }
Christian König03f48dd2016-08-15 17:00:22 +0200749
750 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400751 amdgpu_ttm_placement_from_domain(bo, domain);
752 for (i = 0; i < bo->placement.num_placement; i++) {
753 /* force to pin into visible video ram */
754 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800755 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
Christian König6681c5e2016-08-12 16:50:12 +0200756 (!max_offset || max_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200757 adev->mc.visible_vram_size)) {
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800758 if (WARN_ON_ONCE(min_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200759 adev->mc.visible_vram_size))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800760 return -EINVAL;
761 fpfn = min_offset >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200762 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800763 } else {
764 fpfn = min_offset >> PAGE_SHIFT;
765 lpfn = max_offset >> PAGE_SHIFT;
766 }
767 if (fpfn > bo->placements[i].fpfn)
768 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100769 if (!bo->placements[i].lpfn ||
770 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800771 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400772 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
773 }
774
775 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200776 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200777 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200778 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400779 }
Christian König6681c5e2016-08-12 16:50:12 +0200780
781 bo->pin_count = 1;
Chunming Zhou07306b42017-07-12 12:36:47 +0800782 if (gpu_addr != NULL) {
783 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
784 if (unlikely(r)) {
785 dev_err(adev->dev, "%p bind failed\n", bo);
786 goto error;
787 }
Christian König6681c5e2016-08-12 16:50:12 +0200788 *gpu_addr = amdgpu_bo_gpu_offset(bo);
Chunming Zhou07306b42017-07-12 12:36:47 +0800789 }
Christian König6681c5e2016-08-12 16:50:12 +0200790 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200791 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200792 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200793 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800794 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200795 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200796 }
797
798error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400799 return r;
800}
801
802int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
803{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800804 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400805}
806
807int amdgpu_bo_unpin(struct amdgpu_bo *bo)
808{
Christian Königa7d64de2016-09-15 14:58:48 +0200809 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400810 int r, i;
811
812 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200813 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400814 return 0;
815 }
816 bo->pin_count--;
817 if (bo->pin_count)
818 return 0;
819 for (i = 0; i < bo->placement.num_placement; i++) {
820 bo->placements[i].lpfn = 0;
821 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
822 }
823 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200824 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200825 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200826 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400827 }
Christian König6681c5e2016-08-12 16:50:12 +0200828
829 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200830 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200831 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200832 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800833 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200834 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200835 }
836
837error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400838 return r;
839}
840
841int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
842{
843 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800844 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400845 /* Useless to evict on IGP chips */
846 return 0;
847 }
848 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
849}
850
Alex Deucher1f8628c2016-03-31 16:56:22 -0400851static const char *amdgpu_vram_names[] = {
852 "UNKNOWN",
853 "GDDR1",
854 "DDR2",
855 "GDDR3",
856 "GDDR4",
857 "GDDR5",
858 "HBM",
859 "DDR3"
860};
861
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862int amdgpu_bo_init(struct amdgpu_device *adev)
863{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000864 /* reserve PAT memory space to WC for VRAM */
865 arch_io_reserve_memtype_wc(adev->mc.aper_base,
866 adev->mc.aper_size);
867
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400868 /* Add an MTRR for the VRAM */
869 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
870 adev->mc.aper_size);
871 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
872 adev->mc.mc_vram_size >> 20,
873 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400874 DRM_INFO("RAM width %dbits %s\n",
875 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400876 return amdgpu_ttm_init(adev);
877}
878
879void amdgpu_bo_fini(struct amdgpu_device *adev)
880{
881 amdgpu_ttm_fini(adev);
882 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000883 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400884}
885
886int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
887 struct vm_area_struct *vma)
888{
889 return ttm_fbdev_mmap(vma, &bo->tbo);
890}
891
892int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
893{
Marek Olšák9079ac72017-03-03 16:03:15 -0500894 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
895
896 if (adev->family <= AMDGPU_FAMILY_CZ &&
897 AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400898 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400899
900 bo->tiling_flags = tiling_flags;
901 return 0;
902}
903
904void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
905{
906 lockdep_assert_held(&bo->tbo.resv->lock.base);
907
908 if (tiling_flags)
909 *tiling_flags = bo->tiling_flags;
910}
911
912int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
913 uint32_t metadata_size, uint64_t flags)
914{
915 void *buffer;
916
917 if (!metadata_size) {
918 if (bo->metadata_size) {
919 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000920 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400921 bo->metadata_size = 0;
922 }
923 return 0;
924 }
925
926 if (metadata == NULL)
927 return -EINVAL;
928
Andrzej Hajda71affda2015-09-21 17:34:39 -0400929 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400930 if (buffer == NULL)
931 return -ENOMEM;
932
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400933 kfree(bo->metadata);
934 bo->metadata_flags = flags;
935 bo->metadata = buffer;
936 bo->metadata_size = metadata_size;
937
938 return 0;
939}
940
941int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
942 size_t buffer_size, uint32_t *metadata_size,
943 uint64_t *flags)
944{
945 if (!buffer && !metadata_size)
946 return -EINVAL;
947
948 if (buffer) {
949 if (buffer_size < bo->metadata_size)
950 return -EINVAL;
951
952 if (bo->metadata_size)
953 memcpy(buffer, bo->metadata, bo->metadata_size);
954 }
955
956 if (metadata_size)
957 *metadata_size = bo->metadata_size;
958 if (flags)
959 *flags = bo->metadata_flags;
960
961 return 0;
962}
963
964void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100965 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400966 struct ttm_mem_reg *new_mem)
967{
Christian Königa7d64de2016-09-15 14:58:48 +0200968 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200969 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800970 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400971
972 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
973 return;
974
Christian König765e7fb2016-09-15 15:06:50 +0200975 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian Königa7d64de2016-09-15 14:58:48 +0200976 amdgpu_vm_bo_invalidate(adev, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400977
Christian König6375bbb2017-07-11 17:25:49 +0200978 amdgpu_bo_kunmap(abo);
979
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100980 /* remember the eviction */
981 if (evict)
982 atomic64_inc(&adev->num_evictions);
983
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400984 /* update statistics */
985 if (!new_mem)
986 return;
987
988 /* move_notify is called before move happens */
Christian Königa7d64de2016-09-15 14:58:48 +0200989 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
David Mao15da3012016-06-07 17:48:52 +0800990
Christian König765e7fb2016-09-15 15:06:50 +0200991 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400992}
993
994int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
995{
Christian Königa7d64de2016-09-15 14:58:48 +0200996 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200997 struct amdgpu_bo *abo;
John Brooks96cf8272017-06-30 11:31:08 -0400998 unsigned long offset, size;
999 int r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001000
1001 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
1002 return 0;
Christian König5fb19412015-05-21 17:03:46 +02001003
1004 abo = container_of(bo, struct amdgpu_bo, tbo);
John Brooks96cf8272017-06-30 11:31:08 -04001005
1006 /* Remember that this BO was accessed by the CPU */
1007 abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
1008
Christian König5fb19412015-05-21 17:03:46 +02001009 if (bo->mem.mem_type != TTM_PL_VRAM)
1010 return 0;
1011
1012 size = bo->mem.num_pages << PAGE_SHIFT;
1013 offset = bo->mem.start << PAGE_SHIFT;
Christian König9bbdcc02017-03-29 11:16:05 +02001014 if ((offset + size) <= adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +02001015 return 0;
1016
Michel Dänzer104ece92016-03-28 12:53:02 +09001017 /* Can't move a pinned BO to visible VRAM */
1018 if (abo->pin_count > 0)
1019 return -EINVAL;
1020
Christian König5fb19412015-05-21 17:03:46 +02001021 /* hurrah the memory is not visible ! */
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001022 atomic64_inc(&adev->num_vram_cpu_page_faults);
John Brooks41d9a6a2017-06-27 22:33:21 -04001023 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
1024 AMDGPU_GEM_DOMAIN_GTT);
1025
1026 /* Avoid costly evictions; only set GTT as a busy placement */
1027 abo->placement.num_busy_placement = 1;
1028 abo->placement.busy_placement = &abo->placements[1];
1029
Christian König5fb19412015-05-21 17:03:46 +02001030 r = ttm_bo_validate(bo, &abo->placement, false, false);
John Brooks41d9a6a2017-06-27 22:33:21 -04001031 if (unlikely(r != 0))
Christian König5fb19412015-05-21 17:03:46 +02001032 return r;
Christian König5fb19412015-05-21 17:03:46 +02001033
1034 offset = bo->mem.start << PAGE_SHIFT;
1035 /* this should never happen */
John Brooks41d9a6a2017-06-27 22:33:21 -04001036 if (bo->mem.mem_type == TTM_PL_VRAM &&
1037 (offset + size) > adev->mc.visible_vram_size)
Christian König5fb19412015-05-21 17:03:46 +02001038 return -EINVAL;
1039
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001040 return 0;
1041}
1042
1043/**
1044 * amdgpu_bo_fence - add fence to buffer object
1045 *
1046 * @bo: buffer object in question
1047 * @fence: fence to add
1048 * @shared: true if fence should be added shared
1049 *
1050 */
Chris Wilsonf54d1862016-10-25 13:00:45 +01001051void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001052 bool shared)
1053{
1054 struct reservation_object *resv = bo->tbo.resv;
1055
1056 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +08001057 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001058 else
Chunming Zhoue40a3112015-08-03 11:38:09 +08001059 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001060}
Christian Königcdb7e8f2016-07-25 17:56:18 +02001061
1062/**
1063 * amdgpu_bo_gpu_offset - return GPU offset of bo
1064 * @bo: amdgpu object for which we query the offset
1065 *
1066 * Returns current GPU offset of the object.
1067 *
1068 * Note: object should either be pinned or reserved when calling this
1069 * function, it might be useful to add check for this for debugging.
1070 */
1071u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1072{
1073 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +02001074 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1075 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001076 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1077 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +02001078 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +02001079 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1080 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +02001081
1082 return bo->tbo.offset;
1083}