blob: ac6b074b8821a789be7f6993f9ce4ab12388c9c6 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <linux/list.h>
33#include <linux/slab.h>
34#include <drm/drmP.h>
35#include <drm/amdgpu_drm.h>
Oded Gabbaya187f172016-01-30 07:59:34 +020036#include <drm/drm_cache.h>
Alex Deucherd38ceaf2015-04-20 16:55:21 -040037#include "amdgpu.h"
38#include "amdgpu_trace.h"
39
40
Alex Deucherd38ceaf2015-04-20 16:55:21 -040041
42static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
Chunming Zhou7e5a5472015-04-24 17:37:30 +080043 struct ttm_mem_reg *mem)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040044{
Christian König6681c5e2016-08-12 16:50:12 +020045 if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
46 return 0;
47
48 return ((mem->start << PAGE_SHIFT) + mem->size) >
49 adev->mc.visible_vram_size ?
50 adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
51 mem->size;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040052}
53
54static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
55 struct ttm_mem_reg *old_mem,
56 struct ttm_mem_reg *new_mem)
57{
58 u64 vis_size;
59 if (!adev)
60 return;
61
62 if (new_mem) {
63 switch (new_mem->mem_type) {
64 case TTM_PL_TT:
65 atomic64_add(new_mem->size, &adev->gtt_usage);
66 break;
67 case TTM_PL_VRAM:
68 atomic64_add(new_mem->size, &adev->vram_usage);
69 vis_size = amdgpu_get_vis_part_size(adev, new_mem);
70 atomic64_add(vis_size, &adev->vram_vis_usage);
71 break;
72 }
73 }
74
75 if (old_mem) {
76 switch (old_mem->mem_type) {
77 case TTM_PL_TT:
78 atomic64_sub(old_mem->size, &adev->gtt_usage);
79 break;
80 case TTM_PL_VRAM:
81 atomic64_sub(old_mem->size, &adev->vram_usage);
82 vis_size = amdgpu_get_vis_part_size(adev, old_mem);
83 atomic64_sub(vis_size, &adev->vram_vis_usage);
84 break;
85 }
86 }
87}
88
89static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
90{
Christian Königa7d64de2016-09-15 14:58:48 +020091 struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040092 struct amdgpu_bo *bo;
93
94 bo = container_of(tbo, struct amdgpu_bo, tbo);
95
Christian Königa7d64de2016-09-15 14:58:48 +020096 amdgpu_update_memory_usage(adev, &bo->tbo.mem, NULL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -040097
Alex Deucherd38ceaf2015-04-20 16:55:21 -040098 drm_gem_object_release(&bo->gem_base);
Christian König82b9c552015-11-27 16:49:00 +010099 amdgpu_bo_unref(&bo->parent);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800100 if (!list_empty(&bo->shadow_list)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200101 mutex_lock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800102 list_del_init(&bo->shadow_list);
Christian Königa7d64de2016-09-15 14:58:48 +0200103 mutex_unlock(&adev->shadow_list_lock);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800104 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400105 kfree(bo->metadata);
106 kfree(bo);
107}
108
109bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
110{
111 if (bo->destroy == &amdgpu_ttm_bo_destroy)
112 return true;
113 return false;
114}
115
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800116static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
117 struct ttm_placement *placement,
Christian Königfaceaf62016-08-15 14:06:50 +0200118 struct ttm_place *places,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800119 u32 domain, u64 flags)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400120{
Christian König6369f6f2016-08-15 14:08:54 +0200121 u32 c = 0;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800122
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400123 if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königfaceaf62016-08-15 14:06:50 +0200124 unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Christian König56de55a2016-08-24 14:30:21 +0200125 unsigned lpfn = 0;
126
127 /* This forces a reallocation if the flag wasn't set before */
128 if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
129 lpfn = adev->mc.real_vram_size >> PAGE_SHIFT;
Christian Königfaceaf62016-08-15 14:06:50 +0200130
Christian Königfaceaf62016-08-15 14:06:50 +0200131 places[c].fpfn = 0;
Christian König56de55a2016-08-24 14:30:21 +0200132 places[c].lpfn = lpfn;
Christian Königfaceaf62016-08-15 14:06:50 +0200133 places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800134 TTM_PL_FLAG_VRAM;
Christian Königfaceaf62016-08-15 14:06:50 +0200135 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
136 places[c].lpfn = visible_pfn;
137 else
138 places[c].flags |= TTM_PL_FLAG_TOPDOWN;
139 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400140 }
141
142 if (domain & AMDGPU_GEM_DOMAIN_GTT) {
Christian Königfaceaf62016-08-15 14:06:50 +0200143 places[c].fpfn = 0;
144 places[c].lpfn = 0;
145 places[c].flags = TTM_PL_FLAG_TT;
146 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
147 places[c].flags |= TTM_PL_FLAG_WC |
148 TTM_PL_FLAG_UNCACHED;
149 else
150 places[c].flags |= TTM_PL_FLAG_CACHED;
151 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400152 }
153
154 if (domain & AMDGPU_GEM_DOMAIN_CPU) {
Christian Königfaceaf62016-08-15 14:06:50 +0200155 places[c].fpfn = 0;
156 places[c].lpfn = 0;
157 places[c].flags = TTM_PL_FLAG_SYSTEM;
158 if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
159 places[c].flags |= TTM_PL_FLAG_WC |
160 TTM_PL_FLAG_UNCACHED;
161 else
162 places[c].flags |= TTM_PL_FLAG_CACHED;
163 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400164 }
165
166 if (domain & AMDGPU_GEM_DOMAIN_GDS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200167 places[c].fpfn = 0;
168 places[c].lpfn = 0;
169 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
170 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400171 }
Christian Königfaceaf62016-08-15 14:06:50 +0200172
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173 if (domain & AMDGPU_GEM_DOMAIN_GWS) {
Christian Königfaceaf62016-08-15 14:06:50 +0200174 places[c].fpfn = 0;
175 places[c].lpfn = 0;
176 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
177 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400178 }
Christian Königfaceaf62016-08-15 14:06:50 +0200179
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400180 if (domain & AMDGPU_GEM_DOMAIN_OA) {
Christian Königfaceaf62016-08-15 14:06:50 +0200181 places[c].fpfn = 0;
182 places[c].lpfn = 0;
183 places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
184 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400185 }
186
187 if (!c) {
Christian Königfaceaf62016-08-15 14:06:50 +0200188 places[c].fpfn = 0;
189 places[c].lpfn = 0;
190 places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
191 c++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400192 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400193
Christian Königfaceaf62016-08-15 14:06:50 +0200194 placement->num_placement = c;
195 placement->placement = places;
196
197 placement->num_busy_placement = c;
198 placement->busy_placement = places;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400199}
200
Christian König765e7fb2016-09-15 15:06:50 +0200201void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800202{
Christian Königa7d64de2016-09-15 14:58:48 +0200203 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
204
205 amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
206 domain, abo->flags);
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800207}
208
209static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
210 struct ttm_placement *placement)
211{
212 BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
213
214 memcpy(bo->placements, placement->placement,
215 placement->num_placement * sizeof(struct ttm_place));
216 bo->placement.num_placement = placement->num_placement;
217 bo->placement.num_busy_placement = placement->num_busy_placement;
218 bo->placement.placement = bo->placements;
219 bo->placement.busy_placement = bo->placements;
220}
221
Christian König7c204882015-12-14 13:18:01 +0100222/**
223 * amdgpu_bo_create_kernel - create BO for kernel use
224 *
225 * @adev: amdgpu device object
226 * @size: size for the new BO
227 * @align: alignment for the new BO
228 * @domain: where to place it
229 * @bo_ptr: resulting BO
230 * @gpu_addr: GPU addr of the pinned BO
231 * @cpu_addr: optional CPU address mapping
232 *
233 * Allocates and pins a BO for kernel internal use.
234 *
235 * Returns 0 on success, negative error code otherwise.
236 */
237int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
238 unsigned long size, int align,
239 u32 domain, struct amdgpu_bo **bo_ptr,
240 u64 *gpu_addr, void **cpu_addr)
241{
242 int r;
243
244 r = amdgpu_bo_create(adev, size, align, true, domain,
Christian König03f48dd2016-08-15 17:00:22 +0200245 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
246 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
Christian König7c204882015-12-14 13:18:01 +0100247 NULL, NULL, bo_ptr);
248 if (r) {
249 dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
250 return r;
251 }
252
253 r = amdgpu_bo_reserve(*bo_ptr, false);
254 if (r) {
255 dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
256 goto error_free;
257 }
258
259 r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
260 if (r) {
261 dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
262 goto error_unreserve;
263 }
264
265 if (cpu_addr) {
266 r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
267 if (r) {
268 dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
269 goto error_unreserve;
270 }
271 }
272
273 amdgpu_bo_unreserve(*bo_ptr);
274
275 return 0;
276
277error_unreserve:
278 amdgpu_bo_unreserve(*bo_ptr);
279
280error_free:
281 amdgpu_bo_unref(bo_ptr);
282
283 return r;
284}
285
Junwei Zhangaa1d5622016-09-08 10:13:32 +0800286/**
287 * amdgpu_bo_free_kernel - free BO for kernel use
288 *
289 * @bo: amdgpu BO to free
290 *
291 * unmaps and unpin a BO for kernel internal use.
292 */
293void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
294 void **cpu_addr)
295{
296 if (*bo == NULL)
297 return;
298
299 if (likely(amdgpu_bo_reserve(*bo, false) == 0)) {
300 if (cpu_addr)
301 amdgpu_bo_kunmap(*bo);
302
303 amdgpu_bo_unpin(*bo);
304 amdgpu_bo_unreserve(*bo);
305 }
306 amdgpu_bo_unref(bo);
307
308 if (gpu_addr)
309 *gpu_addr = 0;
310
311 if (cpu_addr)
312 *cpu_addr = NULL;
313}
314
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800315int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
316 unsigned long size, int byte_align,
317 bool kernel, u32 domain, u64 flags,
318 struct sg_table *sg,
319 struct ttm_placement *placement,
Christian König72d76682015-09-03 17:34:59 +0200320 struct reservation_object *resv,
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800321 struct amdgpu_bo **bo_ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400322{
323 struct amdgpu_bo *bo;
324 enum ttm_bo_type type;
325 unsigned long page_align;
326 size_t acc_size;
327 int r;
328
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400329 page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
330 size = ALIGN(size, PAGE_SIZE);
331
332 if (kernel) {
333 type = ttm_bo_type_kernel;
334 } else if (sg) {
335 type = ttm_bo_type_sg;
336 } else {
337 type = ttm_bo_type_device;
338 }
339 *bo_ptr = NULL;
340
341 acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
342 sizeof(struct amdgpu_bo));
343
344 bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
345 if (bo == NULL)
346 return -ENOMEM;
347 r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
348 if (unlikely(r)) {
349 kfree(bo);
350 return r;
351 }
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800352 INIT_LIST_HEAD(&bo->shadow_list);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400353 INIT_LIST_HEAD(&bo->va);
Christian König1ea863f2015-12-18 22:13:12 +0100354 bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
355 AMDGPU_GEM_DOMAIN_GTT |
356 AMDGPU_GEM_DOMAIN_CPU |
357 AMDGPU_GEM_DOMAIN_GDS |
358 AMDGPU_GEM_DOMAIN_GWS |
359 AMDGPU_GEM_DOMAIN_OA);
360 bo->allowed_domains = bo->prefered_domains;
361 if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
362 bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400363
364 bo->flags = flags;
Oded Gabbaya187f172016-01-30 07:59:34 +0200365
366 /* For architectures that don't support WC memory,
367 * mask out the WC flag from the BO
368 */
369 if (!drm_arch_can_wc_memory())
370 bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
371
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800372 amdgpu_fill_placement_to_bo(bo, placement);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400373 /* Kernel allocation are uninterruptible */
Christian Königf45dc742016-11-17 12:24:48 +0100374
375 if (!resv) {
376 bool locked;
377
378 reservation_object_init(&bo->tbo.ttm_resv);
379 locked = ww_mutex_trylock(&bo->tbo.ttm_resv.lock);
380 WARN_ON(!locked);
381 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400382 r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
383 &bo->placement, page_align, !kernel, NULL,
Christian Königf45dc742016-11-17 12:24:48 +0100384 acc_size, sg, resv ? resv : &bo->tbo.ttm_resv,
385 &amdgpu_ttm_bo_destroy);
386 if (unlikely(r != 0))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400387 return r;
Flora Cui4fea83f2016-07-20 14:44:38 +0800388
389 if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
390 bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
Chris Wilsonf54d1862016-10-25 13:00:45 +0100391 struct dma_fence *fence;
Flora Cui4fea83f2016-07-20 14:44:38 +0800392
Christian Königc3af12582016-11-17 12:16:34 +0100393 r = amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
394 if (unlikely(r))
395 goto fail_unreserve;
396
Flora Cui4fea83f2016-07-20 14:44:38 +0800397 amdgpu_bo_fence(bo, fence, false);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100398 dma_fence_put(bo->tbo.moving);
399 bo->tbo.moving = dma_fence_get(fence);
400 dma_fence_put(fence);
Flora Cui4fea83f2016-07-20 14:44:38 +0800401 }
Christian Königf45dc742016-11-17 12:24:48 +0100402 if (!resv)
403 ww_mutex_unlock(&bo->tbo.resv->lock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400404 *bo_ptr = bo;
405
406 trace_amdgpu_bo_create(bo);
407
408 return 0;
Flora Cui4fea83f2016-07-20 14:44:38 +0800409
410fail_unreserve:
Christian Königf45dc742016-11-17 12:24:48 +0100411 ww_mutex_unlock(&bo->tbo.resv->lock);
Flora Cui4fea83f2016-07-20 14:44:38 +0800412 amdgpu_bo_unref(&bo);
413 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400414}
415
Chunming Zhoue7893c42016-07-26 14:13:21 +0800416static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
417 unsigned long size, int byte_align,
418 struct amdgpu_bo *bo)
419{
420 struct ttm_placement placement = {0};
421 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
422 int r;
423
424 if (bo->shadow)
425 return 0;
426
427 bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
428 memset(&placements, 0,
429 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
430
431 amdgpu_ttm_placement_init(adev, &placement,
432 placements, AMDGPU_GEM_DOMAIN_GTT,
433 AMDGPU_GEM_CREATE_CPU_GTT_USWC);
434
435 r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
436 AMDGPU_GEM_DOMAIN_GTT,
437 AMDGPU_GEM_CREATE_CPU_GTT_USWC,
438 NULL, &placement,
439 bo->tbo.resv,
440 &bo->shadow);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800441 if (!r) {
Chunming Zhoue7893c42016-07-26 14:13:21 +0800442 bo->shadow->parent = amdgpu_bo_ref(bo);
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +0800443 mutex_lock(&adev->shadow_list_lock);
444 list_add_tail(&bo->shadow_list, &adev->shadow_list);
445 mutex_unlock(&adev->shadow_list_lock);
446 }
Chunming Zhoue7893c42016-07-26 14:13:21 +0800447
448 return r;
449}
450
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800451int amdgpu_bo_create(struct amdgpu_device *adev,
452 unsigned long size, int byte_align,
453 bool kernel, u32 domain, u64 flags,
Christian König72d76682015-09-03 17:34:59 +0200454 struct sg_table *sg,
455 struct reservation_object *resv,
456 struct amdgpu_bo **bo_ptr)
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800457{
458 struct ttm_placement placement = {0};
459 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Chunming Zhoue7893c42016-07-26 14:13:21 +0800460 int r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800461
462 memset(&placements, 0,
463 (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
464
465 amdgpu_ttm_placement_init(adev, &placement,
466 placements, domain, flags);
467
Chunming Zhoue7893c42016-07-26 14:13:21 +0800468 r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
469 domain, flags, sg, &placement,
470 resv, bo_ptr);
471 if (r)
472 return r;
473
Chunming Zhou3ad81f12016-08-05 17:30:17 +0800474 if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100475 if (!resv) {
476 r = ww_mutex_lock(&(*bo_ptr)->tbo.resv->lock, NULL);
477 WARN_ON(r != 0);
478 }
479
Chunming Zhoue7893c42016-07-26 14:13:21 +0800480 r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
Nicolai Hähnle36ea83d2017-01-10 19:06:00 +0100481
482 if (!resv)
483 ww_mutex_unlock(&(*bo_ptr)->tbo.resv->lock);
484
Chunming Zhoue7893c42016-07-26 14:13:21 +0800485 if (r)
486 amdgpu_bo_unref(bo_ptr);
487 }
488
489 return r;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800490}
491
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800492int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
493 struct amdgpu_ring *ring,
494 struct amdgpu_bo *bo,
495 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100496 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800497 bool direct)
498
499{
500 struct amdgpu_bo *shadow = bo->shadow;
501 uint64_t bo_addr, shadow_addr;
502 int r;
503
504 if (!shadow)
505 return -EINVAL;
506
507 bo_addr = amdgpu_bo_gpu_offset(bo);
508 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
509
510 r = reservation_object_reserve_shared(bo->tbo.resv);
511 if (r)
512 goto err;
513
514 r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
515 amdgpu_bo_size(bo), resv, fence,
516 direct);
517 if (!r)
518 amdgpu_bo_fence(bo, *fence, true);
519
520err:
521 return r;
522}
523
524int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
525 struct amdgpu_ring *ring,
526 struct amdgpu_bo *bo,
527 struct reservation_object *resv,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100528 struct dma_fence **fence,
Chunming Zhou20f4eff2016-08-04 16:51:18 +0800529 bool direct)
530
531{
532 struct amdgpu_bo *shadow = bo->shadow;
533 uint64_t bo_addr, shadow_addr;
534 int r;
535
536 if (!shadow)
537 return -EINVAL;
538
539 bo_addr = amdgpu_bo_gpu_offset(bo);
540 shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
541
542 r = reservation_object_reserve_shared(bo->tbo.resv);
543 if (r)
544 goto err;
545
546 r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
547 amdgpu_bo_size(bo), resv, fence,
548 direct);
549 if (!r)
550 amdgpu_bo_fence(bo, *fence, true);
551
552err:
553 return r;
554}
555
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400556int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
557{
558 bool is_iomem;
Christian König587f3c72016-03-10 16:21:04 +0100559 long r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400560
Christian König271c8122015-05-13 14:30:53 +0200561 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
562 return -EPERM;
563
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400564 if (bo->kptr) {
565 if (ptr) {
566 *ptr = bo->kptr;
567 }
568 return 0;
569 }
Christian König587f3c72016-03-10 16:21:04 +0100570
571 r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
572 MAX_SCHEDULE_TIMEOUT);
573 if (r < 0)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400574 return r;
Christian König587f3c72016-03-10 16:21:04 +0100575
576 r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
577 if (r)
578 return r;
579
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400580 bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
Christian König587f3c72016-03-10 16:21:04 +0100581 if (ptr)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400582 *ptr = bo->kptr;
Christian König587f3c72016-03-10 16:21:04 +0100583
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400584 return 0;
585}
586
587void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
588{
589 if (bo->kptr == NULL)
590 return;
591 bo->kptr = NULL;
592 ttm_bo_kunmap(&bo->kmap);
593}
594
595struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
596{
597 if (bo == NULL)
598 return NULL;
599
600 ttm_bo_reference(&bo->tbo);
601 return bo;
602}
603
604void amdgpu_bo_unref(struct amdgpu_bo **bo)
605{
606 struct ttm_buffer_object *tbo;
607
608 if ((*bo) == NULL)
609 return;
610
611 tbo = &((*bo)->tbo);
612 ttm_bo_unref(&tbo);
613 if (tbo == NULL)
614 *bo = NULL;
615}
616
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800617int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
618 u64 min_offset, u64 max_offset,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400619 u64 *gpu_addr)
620{
Christian Königa7d64de2016-09-15 14:58:48 +0200621 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400622 int r, i;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800623 unsigned fpfn, lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400624
Christian Königcc325d12016-02-08 11:08:35 +0100625 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400626 return -EPERM;
627
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800628 if (WARN_ON_ONCE(min_offset > max_offset))
629 return -EINVAL;
630
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400631 if (bo->pin_count) {
Flora Cui408778e2016-08-18 12:55:13 +0800632 uint32_t mem_type = bo->tbo.mem.mem_type;
633
634 if (domain != amdgpu_mem_type_to_domain(mem_type))
635 return -EINVAL;
636
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400637 bo->pin_count++;
638 if (gpu_addr)
639 *gpu_addr = amdgpu_bo_gpu_offset(bo);
640
641 if (max_offset != 0) {
Flora Cui27798e02016-08-18 13:18:09 +0800642 u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400643 WARN_ON_ONCE(max_offset <
644 (amdgpu_bo_gpu_offset(bo) - domain_start));
645 }
646
647 return 0;
648 }
Christian König03f48dd2016-08-15 17:00:22 +0200649
650 bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400651 amdgpu_ttm_placement_from_domain(bo, domain);
652 for (i = 0; i < bo->placement.num_placement; i++) {
653 /* force to pin into visible video ram */
654 if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800655 !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
Christian König6681c5e2016-08-12 16:50:12 +0200656 (!max_offset || max_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200657 adev->mc.visible_vram_size)) {
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800658 if (WARN_ON_ONCE(min_offset >
Christian Königa7d64de2016-09-15 14:58:48 +0200659 adev->mc.visible_vram_size))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800660 return -EINVAL;
661 fpfn = min_offset >> PAGE_SHIFT;
Christian Königa7d64de2016-09-15 14:58:48 +0200662 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800663 } else {
664 fpfn = min_offset >> PAGE_SHIFT;
665 lpfn = max_offset >> PAGE_SHIFT;
666 }
667 if (fpfn > bo->placements[i].fpfn)
668 bo->placements[i].fpfn = fpfn;
Christian König78d0e182016-01-19 12:48:14 +0100669 if (!bo->placements[i].lpfn ||
670 (lpfn && lpfn < bo->placements[i].lpfn))
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800671 bo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400672 bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
673 }
674
675 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200676 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200677 dev_err(adev->dev, "%p pin failed\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200678 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400679 }
Christian Königbb990bb2016-09-09 16:32:33 +0200680 r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
Christian Königc855e252016-09-05 17:00:57 +0200681 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200682 dev_err(adev->dev, "%p bind failed\n", bo);
Christian Königc855e252016-09-05 17:00:57 +0200683 goto error;
684 }
Christian König6681c5e2016-08-12 16:50:12 +0200685
686 bo->pin_count = 1;
687 if (gpu_addr != NULL)
688 *gpu_addr = amdgpu_bo_gpu_offset(bo);
689 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200690 adev->vram_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200691 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200692 adev->invisible_pin_size += amdgpu_bo_size(bo);
Flora Cui32ab75f2016-08-18 13:17:07 +0800693 } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200694 adev->gart_pin_size += amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200695 }
696
697error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400698 return r;
699}
700
701int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
702{
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800703 return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400704}
705
706int amdgpu_bo_unpin(struct amdgpu_bo *bo)
707{
Christian Königa7d64de2016-09-15 14:58:48 +0200708 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400709 int r, i;
710
711 if (!bo->pin_count) {
Christian Königa7d64de2016-09-15 14:58:48 +0200712 dev_warn(adev->dev, "%p unpin not necessary\n", bo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400713 return 0;
714 }
715 bo->pin_count--;
716 if (bo->pin_count)
717 return 0;
718 for (i = 0; i < bo->placement.num_placement; i++) {
719 bo->placements[i].lpfn = 0;
720 bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
721 }
722 r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
Christian König6681c5e2016-08-12 16:50:12 +0200723 if (unlikely(r)) {
Christian Königa7d64de2016-09-15 14:58:48 +0200724 dev_err(adev->dev, "%p validate failed for unpin\n", bo);
Christian König6681c5e2016-08-12 16:50:12 +0200725 goto error;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400726 }
Christian König6681c5e2016-08-12 16:50:12 +0200727
728 if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
Christian Königa7d64de2016-09-15 14:58:48 +0200729 adev->vram_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200730 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
Christian Königa7d64de2016-09-15 14:58:48 +0200731 adev->invisible_pin_size -= amdgpu_bo_size(bo);
Flora Cui441f90e2016-09-09 14:15:30 +0800732 } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
Christian Königa7d64de2016-09-15 14:58:48 +0200733 adev->gart_pin_size -= amdgpu_bo_size(bo);
Christian König6681c5e2016-08-12 16:50:12 +0200734 }
735
736error:
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737 return r;
738}
739
740int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
741{
742 /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800743 if (0 && (adev->flags & AMD_IS_APU)) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400744 /* Useless to evict on IGP chips */
745 return 0;
746 }
747 return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
748}
749
Alex Deucher1f8628c2016-03-31 16:56:22 -0400750static const char *amdgpu_vram_names[] = {
751 "UNKNOWN",
752 "GDDR1",
753 "DDR2",
754 "GDDR3",
755 "GDDR4",
756 "GDDR5",
757 "HBM",
758 "DDR3"
759};
760
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400761int amdgpu_bo_init(struct amdgpu_device *adev)
762{
Dave Airlie7cf321d2016-10-24 15:37:48 +1000763 /* reserve PAT memory space to WC for VRAM */
764 arch_io_reserve_memtype_wc(adev->mc.aper_base,
765 adev->mc.aper_size);
766
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400767 /* Add an MTRR for the VRAM */
768 adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
769 adev->mc.aper_size);
770 DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
771 adev->mc.mc_vram_size >> 20,
772 (unsigned long long)adev->mc.aper_size >> 20);
Alex Deucher1f8628c2016-03-31 16:56:22 -0400773 DRM_INFO("RAM width %dbits %s\n",
774 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400775 return amdgpu_ttm_init(adev);
776}
777
778void amdgpu_bo_fini(struct amdgpu_device *adev)
779{
780 amdgpu_ttm_fini(adev);
781 arch_phys_wc_del(adev->mc.vram_mtrr);
Dave Airlie7cf321d2016-10-24 15:37:48 +1000782 arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400783}
784
785int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
786 struct vm_area_struct *vma)
787{
788 return ttm_fbdev_mmap(vma, &bo->tbo);
789}
790
791int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
792{
Marek Olšákfbd76d52015-05-14 23:48:26 +0200793 if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400794 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400795
796 bo->tiling_flags = tiling_flags;
797 return 0;
798}
799
800void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
801{
802 lockdep_assert_held(&bo->tbo.resv->lock.base);
803
804 if (tiling_flags)
805 *tiling_flags = bo->tiling_flags;
806}
807
808int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
809 uint32_t metadata_size, uint64_t flags)
810{
811 void *buffer;
812
813 if (!metadata_size) {
814 if (bo->metadata_size) {
815 kfree(bo->metadata);
Dave Airlie0092d3e2016-05-03 12:44:29 +1000816 bo->metadata = NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400817 bo->metadata_size = 0;
818 }
819 return 0;
820 }
821
822 if (metadata == NULL)
823 return -EINVAL;
824
Andrzej Hajda71affda2015-09-21 17:34:39 -0400825 buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400826 if (buffer == NULL)
827 return -ENOMEM;
828
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400829 kfree(bo->metadata);
830 bo->metadata_flags = flags;
831 bo->metadata = buffer;
832 bo->metadata_size = metadata_size;
833
834 return 0;
835}
836
837int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
838 size_t buffer_size, uint32_t *metadata_size,
839 uint64_t *flags)
840{
841 if (!buffer && !metadata_size)
842 return -EINVAL;
843
844 if (buffer) {
845 if (buffer_size < bo->metadata_size)
846 return -EINVAL;
847
848 if (bo->metadata_size)
849 memcpy(buffer, bo->metadata, bo->metadata_size);
850 }
851
852 if (metadata_size)
853 *metadata_size = bo->metadata_size;
854 if (flags)
855 *flags = bo->metadata_flags;
856
857 return 0;
858}
859
860void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
Nicolai Hähnle66257db2016-12-15 17:23:49 +0100861 bool evict,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400862 struct ttm_mem_reg *new_mem)
863{
Christian Königa7d64de2016-09-15 14:58:48 +0200864 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König765e7fb2016-09-15 15:06:50 +0200865 struct amdgpu_bo *abo;
David Mao15da3012016-06-07 17:48:52 +0800866 struct ttm_mem_reg *old_mem = &bo->mem;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400867
868 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
869 return;
870
Christian König765e7fb2016-09-15 15:06:50 +0200871 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian Königa7d64de2016-09-15 14:58:48 +0200872 amdgpu_vm_bo_invalidate(adev, abo);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400873
Nicolai Hähnle661a7602016-12-15 17:26:42 +0100874 /* remember the eviction */
875 if (evict)
876 atomic64_inc(&adev->num_evictions);
877
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400878 /* update statistics */
879 if (!new_mem)
880 return;
881
882 /* move_notify is called before move happens */
Christian Königa7d64de2016-09-15 14:58:48 +0200883 amdgpu_update_memory_usage(adev, &bo->mem, new_mem);
David Mao15da3012016-06-07 17:48:52 +0800884
Christian König765e7fb2016-09-15 15:06:50 +0200885 trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400886}
887
888int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
889{
Christian Königa7d64de2016-09-15 14:58:48 +0200890 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
Christian König5fb19412015-05-21 17:03:46 +0200891 struct amdgpu_bo *abo;
892 unsigned long offset, size, lpfn;
893 int i, r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400894
895 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
896 return 0;
Christian König5fb19412015-05-21 17:03:46 +0200897
898 abo = container_of(bo, struct amdgpu_bo, tbo);
Christian König5fb19412015-05-21 17:03:46 +0200899 if (bo->mem.mem_type != TTM_PL_VRAM)
900 return 0;
901
902 size = bo->mem.num_pages << PAGE_SHIFT;
903 offset = bo->mem.start << PAGE_SHIFT;
Christian König03f48dd2016-08-15 17:00:22 +0200904 /* TODO: figure out how to map scattered VRAM to the CPU */
905 if ((offset + size) <= adev->mc.visible_vram_size &&
906 (abo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS))
Christian König5fb19412015-05-21 17:03:46 +0200907 return 0;
908
Michel Dänzer104ece92016-03-28 12:53:02 +0900909 /* Can't move a pinned BO to visible VRAM */
910 if (abo->pin_count > 0)
911 return -EINVAL;
912
Christian König5fb19412015-05-21 17:03:46 +0200913 /* hurrah the memory is not visible ! */
Christian König03f48dd2016-08-15 17:00:22 +0200914 abo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Christian König5fb19412015-05-21 17:03:46 +0200915 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
916 lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
917 for (i = 0; i < abo->placement.num_placement; i++) {
918 /* Force into visible VRAM */
919 if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
Christian König6681c5e2016-08-12 16:50:12 +0200920 (!abo->placements[i].lpfn ||
921 abo->placements[i].lpfn > lpfn))
Christian König5fb19412015-05-21 17:03:46 +0200922 abo->placements[i].lpfn = lpfn;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400923 }
Christian König5fb19412015-05-21 17:03:46 +0200924 r = ttm_bo_validate(bo, &abo->placement, false, false);
925 if (unlikely(r == -ENOMEM)) {
926 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
927 return ttm_bo_validate(bo, &abo->placement, false, false);
928 } else if (unlikely(r != 0)) {
929 return r;
930 }
931
932 offset = bo->mem.start << PAGE_SHIFT;
933 /* this should never happen */
934 if ((offset + size) > adev->mc.visible_vram_size)
935 return -EINVAL;
936
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400937 return 0;
938}
939
940/**
941 * amdgpu_bo_fence - add fence to buffer object
942 *
943 * @bo: buffer object in question
944 * @fence: fence to add
945 * @shared: true if fence should be added shared
946 *
947 */
Chris Wilsonf54d1862016-10-25 13:00:45 +0100948void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400949 bool shared)
950{
951 struct reservation_object *resv = bo->tbo.resv;
952
953 if (shared)
Chunming Zhoue40a3112015-08-03 11:38:09 +0800954 reservation_object_add_shared_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400955 else
Chunming Zhoue40a3112015-08-03 11:38:09 +0800956 reservation_object_add_excl_fence(resv, fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400957}
Christian Königcdb7e8f2016-07-25 17:56:18 +0200958
959/**
960 * amdgpu_bo_gpu_offset - return GPU offset of bo
961 * @bo: amdgpu object for which we query the offset
962 *
963 * Returns current GPU offset of the object.
964 *
965 * Note: object should either be pinned or reserved when calling this
966 * function, it might be useful to add check for this for debugging.
967 */
968u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
969{
970 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
Christian Königc855e252016-09-05 17:00:57 +0200971 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
972 !amdgpu_ttm_is_bound(bo->tbo.ttm));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200973 WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
974 !bo->pin_count);
Christian König9702d402016-09-07 15:10:44 +0200975 WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
Christian König03f48dd2016-08-15 17:00:22 +0200976 WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
977 !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
Christian Königcdb7e8f2016-07-25 17:56:18 +0200978
979 return bo->tbo.offset;
980}