blob: 34b4e7d500da9286e3a32f0a0f1a94396b903614 [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020026#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/moduleparam.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/if_vlan.h>
35#include <linux/ip.h>
36#include <linux/delay.h>
37#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010038#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070039#include <linux/debugfs.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040040#include <linux/sched.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070041#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080042#include <linux/mii.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040043#include <asm/irq.h>
44
45#include "skge.h"
46
47#define DRV_NAME "skge"
Stephen Hemmingerbf9f56d2007-11-26 11:54:53 -080048#define DRV_VERSION "1.13"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040049#define PFX DRV_NAME " "
50
51#define DEFAULT_TX_RING_SIZE 128
52#define DEFAULT_RX_RING_SIZE 512
53#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070054#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040055#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070056#define RX_COPY_THRESHOLD 128
57#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040058#define PHY_RETRIES 1000
59#define ETH_JUMBO_MTU 9000
60#define TX_WATCHDOG (5 * HZ)
61#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070062#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070063#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040064
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070065#define SKGE_EEPROM_MAGIC 0x9933aabb
66
67
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040068MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -080069MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040070MODULE_LICENSE("GPL");
71MODULE_VERSION(DRV_VERSION);
72
73static const u32 default_msg
74 = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
75 | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
76
77static int debug = -1; /* defaults above */
78module_param(debug, int, 0);
79MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
80
81static const struct pci_device_id skge_id_table[] = {
Stephen Hemminger275834d2005-06-27 11:33:03 -070082 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
83 { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
84 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
85 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080086 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
Stephen Hemminger2d2a3872006-05-17 14:37:04 -070087 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
Stephen Hemminger275834d2005-06-27 11:33:03 -070088 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
89 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
90 { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
Stephen Hemminger275834d2005-06-27 11:33:03 -070091 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
Stephen Hemmingerf19841f2007-02-23 14:04:54 -080092 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040093 { 0 }
94};
95MODULE_DEVICE_TABLE(pci, skge_id_table);
96
97static int skge_up(struct net_device *dev);
98static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -080099static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -0700100static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800101static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
102static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400103static void genesis_get_stats(struct skge_port *skge, u64 *data);
104static void yukon_get_stats(struct skge_port *skge, u64 *data);
105static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400106static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700107static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -0800108static void skge_set_multicast(struct net_device *dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400109
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700110/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400111static const int txqaddr[] = { Q_XA1, Q_XA2 };
112static const int rxqaddr[] = { Q_R1, Q_R2 };
113static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
114static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700115static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
116static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400118static int skge_get_regs_len(struct net_device *dev)
119{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700120 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400121}
122
123/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700124 * Returns copy of whole control register region
125 * Note: skip RAM address register because accessing it will
126 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400127 */
128static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
129 void *p)
130{
131 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400132 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400133
134 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700135 memset(p, 0, regs->len);
136 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400137
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700138 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
139 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400140}
141
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800142/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800143static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400144{
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700145 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingera504e642007-02-02 08:22:53 -0800146 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700147
148 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
149 return 0;
150
151 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800152}
153
Stephen Hemmingera504e642007-02-02 08:22:53 -0800154static void skge_wol_init(struct skge_port *skge)
155{
156 struct skge_hw *hw = skge->hw;
157 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700158 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800159
Stephen Hemmingera504e642007-02-02 08:22:53 -0800160 skge_write16(hw, B0_CTST, CS_RST_CLR);
161 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
162
Stephen Hemminger692412b2007-04-09 15:32:45 -0700163 /* Turn on Vaux */
164 skge_write8(hw, B0_POWER_CTRL,
165 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
166
167 /* WA code for COMA mode -- clear PHY reset */
168 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
169 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
170 u32 reg = skge_read32(hw, B2_GP_IO);
171 reg |= GP_DIR_9;
172 reg &= ~GP_IO_9;
173 skge_write32(hw, B2_GP_IO, reg);
174 }
175
176 skge_write32(hw, SK_REG(port, GPHY_CTRL),
177 GPC_DIS_SLEEP |
178 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
179 GPC_ANEG_1 | GPC_RST_SET);
180
181 skge_write32(hw, SK_REG(port, GPHY_CTRL),
182 GPC_DIS_SLEEP |
183 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
184 GPC_ANEG_1 | GPC_RST_CLR);
185
186 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800187
188 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700189 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
190 PHY_AN_100FULL | PHY_AN_100HALF |
191 PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
192 /* no 1000 HD/FD */
193 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
194 gm_phy_write(hw, port, PHY_MARV_CTRL,
195 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
196 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800197
Stephen Hemmingera504e642007-02-02 08:22:53 -0800198
199 /* Set GMAC to no flow control and auto update for speed/duplex */
200 gma_write16(hw, port, GM_GP_CTRL,
201 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
202 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
203
204 /* Set WOL address */
205 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
206 skge->netdev->dev_addr, ETH_ALEN);
207
208 /* Turn on appropriate WOL control bits */
209 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
210 ctrl = 0;
211 if (skge->wol & WAKE_PHY)
212 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
213 else
214 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
215
216 if (skge->wol & WAKE_MAGIC)
217 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
218 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700219 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800220
221 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
222 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
223
224 /* block receiver */
225 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400226}
227
228static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
229{
230 struct skge_port *skge = netdev_priv(dev);
231
Stephen Hemmingera504e642007-02-02 08:22:53 -0800232 wol->supported = wol_supported(skge->hw);
233 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400234}
235
236static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
237{
238 struct skge_port *skge = netdev_priv(dev);
239 struct skge_hw *hw = skge->hw;
240
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700241 if ((wol->wolopts & ~wol_supported(hw))
242 || !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400243 return -EOPNOTSUPP;
244
Stephen Hemmingera504e642007-02-02 08:22:53 -0800245 skge->wol = wol->wolopts;
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700246
247 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
248
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400249 return 0;
250}
251
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800252/* Determine supported/advertised modes based on hardware.
253 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700254 */
255static u32 skge_supported_modes(const struct skge_hw *hw)
256{
257 u32 supported;
258
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700259 if (hw->copper) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700260 supported = SUPPORTED_10baseT_Half
261 | SUPPORTED_10baseT_Full
262 | SUPPORTED_100baseT_Half
263 | SUPPORTED_100baseT_Full
264 | SUPPORTED_1000baseT_Half
265 | SUPPORTED_1000baseT_Full
266 | SUPPORTED_Autoneg| SUPPORTED_TP;
267
268 if (hw->chip_id == CHIP_ID_GENESIS)
269 supported &= ~(SUPPORTED_10baseT_Half
270 | SUPPORTED_10baseT_Full
271 | SUPPORTED_100baseT_Half
272 | SUPPORTED_100baseT_Full);
273
274 else if (hw->chip_id == CHIP_ID_YUKON)
275 supported &= ~SUPPORTED_1000baseT_Half;
276 } else
Stephen Hemminger4b67be92006-10-05 15:49:51 -0700277 supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
278 | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700279
280 return supported;
281}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400282
283static int skge_get_settings(struct net_device *dev,
284 struct ethtool_cmd *ecmd)
285{
286 struct skge_port *skge = netdev_priv(dev);
287 struct skge_hw *hw = skge->hw;
288
289 ecmd->transceiver = XCVR_INTERNAL;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700290 ecmd->supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400291
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700292 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400293 ecmd->port = PORT_TP;
294 ecmd->phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700295 } else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400296 ecmd->port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400297
298 ecmd->advertising = skge->advertising;
299 ecmd->autoneg = skge->autoneg;
300 ecmd->speed = skge->speed;
301 ecmd->duplex = skge->duplex;
302 return 0;
303}
304
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400305static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
306{
307 struct skge_port *skge = netdev_priv(dev);
308 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700309 u32 supported = skge_supported_modes(hw);
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000310 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400311
312 if (ecmd->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700313 ecmd->advertising = supported;
314 skge->duplex = -1;
315 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400316 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700317 u32 setting;
318
Stephen Hemminger2c668512005-07-22 16:26:07 -0700319 switch (ecmd->speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400320 case SPEED_1000:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700321 if (ecmd->duplex == DUPLEX_FULL)
322 setting = SUPPORTED_1000baseT_Full;
323 else if (ecmd->duplex == DUPLEX_HALF)
324 setting = SUPPORTED_1000baseT_Half;
325 else
326 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400327 break;
328 case SPEED_100:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700329 if (ecmd->duplex == DUPLEX_FULL)
330 setting = SUPPORTED_100baseT_Full;
331 else if (ecmd->duplex == DUPLEX_HALF)
332 setting = SUPPORTED_100baseT_Half;
333 else
334 return -EINVAL;
335 break;
336
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400337 case SPEED_10:
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700338 if (ecmd->duplex == DUPLEX_FULL)
339 setting = SUPPORTED_10baseT_Full;
340 else if (ecmd->duplex == DUPLEX_HALF)
341 setting = SUPPORTED_10baseT_Half;
342 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400343 return -EINVAL;
344 break;
345 default:
346 return -EINVAL;
347 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700348
349 if ((setting & supported) == 0)
350 return -EINVAL;
351
352 skge->speed = ecmd->speed;
353 skge->duplex = ecmd->duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400354 }
355
356 skge->autoneg = ecmd->autoneg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400357 skge->advertising = ecmd->advertising;
358
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000359 if (netif_running(dev)) {
360 skge_down(dev);
361 err = skge_up(dev);
362 if (err) {
363 dev_close(dev);
364 return err;
365 }
366 }
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800367
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400368 return (0);
369}
370
371static void skge_get_drvinfo(struct net_device *dev,
372 struct ethtool_drvinfo *info)
373{
374 struct skge_port *skge = netdev_priv(dev);
375
376 strcpy(info->driver, DRV_NAME);
377 strcpy(info->version, DRV_VERSION);
378 strcpy(info->fw_version, "N/A");
379 strcpy(info->bus_info, pci_name(skge->hw->pdev));
380}
381
382static const struct skge_stat {
383 char name[ETH_GSTRING_LEN];
384 u16 xmac_offset;
385 u16 gma_offset;
386} skge_stats[] = {
387 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
388 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
389
390 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
391 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
392 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
393 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
394 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
395 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
396 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
397 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
398
399 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
400 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
401 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
402 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
403 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
404 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
405
406 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
407 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
408 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
409 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
410 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
411};
412
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700413static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400414{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700415 switch (sset) {
416 case ETH_SS_STATS:
417 return ARRAY_SIZE(skge_stats);
418 default:
419 return -EOPNOTSUPP;
420 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400421}
422
423static void skge_get_ethtool_stats(struct net_device *dev,
424 struct ethtool_stats *stats, u64 *data)
425{
426 struct skge_port *skge = netdev_priv(dev);
427
428 if (skge->hw->chip_id == CHIP_ID_GENESIS)
429 genesis_get_stats(skge, data);
430 else
431 yukon_get_stats(skge, data);
432}
433
434/* Use hardware MIB variables for critical path statistics and
435 * transmit feedback not reported at interrupt.
436 * Other errors are accounted for in interrupt handler.
437 */
438static struct net_device_stats *skge_get_stats(struct net_device *dev)
439{
440 struct skge_port *skge = netdev_priv(dev);
441 u64 data[ARRAY_SIZE(skge_stats)];
442
443 if (skge->hw->chip_id == CHIP_ID_GENESIS)
444 genesis_get_stats(skge, data);
445 else
446 yukon_get_stats(skge, data);
447
Stephen Hemmingerda007722007-10-16 12:15:52 -0700448 dev->stats.tx_bytes = data[0];
449 dev->stats.rx_bytes = data[1];
450 dev->stats.tx_packets = data[2] + data[4] + data[6];
451 dev->stats.rx_packets = data[3] + data[5] + data[7];
452 dev->stats.multicast = data[3] + data[5];
453 dev->stats.collisions = data[10];
454 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400455
Stephen Hemmingerda007722007-10-16 12:15:52 -0700456 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400457}
458
459static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
460{
461 int i;
462
Stephen Hemminger95566062005-06-27 11:33:02 -0700463 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400464 case ETH_SS_STATS:
465 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
466 memcpy(data + i * ETH_GSTRING_LEN,
467 skge_stats[i].name, ETH_GSTRING_LEN);
468 break;
469 }
470}
471
472static void skge_get_ring_param(struct net_device *dev,
473 struct ethtool_ringparam *p)
474{
475 struct skge_port *skge = netdev_priv(dev);
476
477 p->rx_max_pending = MAX_RX_RING_SIZE;
478 p->tx_max_pending = MAX_TX_RING_SIZE;
479 p->rx_mini_max_pending = 0;
480 p->rx_jumbo_max_pending = 0;
481
482 p->rx_pending = skge->rx_ring.count;
483 p->tx_pending = skge->tx_ring.count;
484 p->rx_mini_pending = 0;
485 p->rx_jumbo_pending = 0;
486}
487
488static int skge_set_ring_param(struct net_device *dev,
489 struct ethtool_ringparam *p)
490{
491 struct skge_port *skge = netdev_priv(dev);
Wang Chene824b3e2008-09-26 16:20:32 +0800492 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400493
494 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700495 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400496 return -EINVAL;
497
498 skge->rx_ring.count = p->rx_pending;
499 skge->tx_ring.count = p->tx_pending;
500
501 if (netif_running(dev)) {
502 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800503 err = skge_up(dev);
504 if (err)
505 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400506 }
507
Wang Chene824b3e2008-09-26 16:20:32 +0800508 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400509}
510
511static u32 skge_get_msglevel(struct net_device *netdev)
512{
513 struct skge_port *skge = netdev_priv(netdev);
514 return skge->msg_enable;
515}
516
517static void skge_set_msglevel(struct net_device *netdev, u32 value)
518{
519 struct skge_port *skge = netdev_priv(netdev);
520 skge->msg_enable = value;
521}
522
523static int skge_nway_reset(struct net_device *dev)
524{
525 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400526
527 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
528 return -EINVAL;
529
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800530 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400531 return 0;
532}
533
534static int skge_set_sg(struct net_device *dev, u32 data)
535{
536 struct skge_port *skge = netdev_priv(dev);
537 struct skge_hw *hw = skge->hw;
538
539 if (hw->chip_id == CHIP_ID_GENESIS && data)
540 return -EOPNOTSUPP;
541 return ethtool_op_set_sg(dev, data);
542}
543
544static int skge_set_tx_csum(struct net_device *dev, u32 data)
545{
546 struct skge_port *skge = netdev_priv(dev);
547 struct skge_hw *hw = skge->hw;
548
549 if (hw->chip_id == CHIP_ID_GENESIS && data)
550 return -EOPNOTSUPP;
551
552 return ethtool_op_set_tx_csum(dev, data);
553}
554
555static u32 skge_get_rx_csum(struct net_device *dev)
556{
557 struct skge_port *skge = netdev_priv(dev);
558
559 return skge->rx_csum;
560}
561
562/* Only Yukon supports checksum offload. */
563static int skge_set_rx_csum(struct net_device *dev, u32 data)
564{
565 struct skge_port *skge = netdev_priv(dev);
566
567 if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
568 return -EOPNOTSUPP;
569
570 skge->rx_csum = data;
571 return 0;
572}
573
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400574static void skge_get_pauseparam(struct net_device *dev,
575 struct ethtool_pauseparam *ecmd)
576{
577 struct skge_port *skge = netdev_priv(dev);
578
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700579 ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
580 || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
581 ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400582
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700583 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400584}
585
586static int skge_set_pauseparam(struct net_device *dev,
587 struct ethtool_pauseparam *ecmd)
588{
589 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700590 struct ethtool_pauseparam old;
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000591 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400592
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700593 skge_get_pauseparam(dev, &old);
594
595 if (ecmd->autoneg != old.autoneg)
596 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
597 else {
598 if (ecmd->rx_pause && ecmd->tx_pause)
599 skge->flow_control = FLOW_MODE_SYMMETRIC;
600 else if (ecmd->rx_pause && !ecmd->tx_pause)
601 skge->flow_control = FLOW_MODE_SYM_OR_REM;
602 else if (!ecmd->rx_pause && ecmd->tx_pause)
603 skge->flow_control = FLOW_MODE_LOC_SEND;
604 else
605 skge->flow_control = FLOW_MODE_NONE;
606 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400607
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000608 if (netif_running(dev)) {
609 skge_down(dev);
610 err = skge_up(dev);
611 if (err) {
612 dev_close(dev);
613 return err;
614 }
615 }
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700616
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400617 return 0;
618}
619
620/* Chip internal frequency for clock calculations */
621static inline u32 hwkhz(const struct skge_hw *hw)
622{
Stephen Hemminger187ff3b2006-07-19 14:08:42 -0700623 return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400624}
625
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800626/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400627static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
628{
629 return (ticks * 1000) / hwkhz(hw);
630}
631
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800632/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400633static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
634{
635 return hwkhz(hw) * usec / 1000;
636}
637
638static int skge_get_coalesce(struct net_device *dev,
639 struct ethtool_coalesce *ecmd)
640{
641 struct skge_port *skge = netdev_priv(dev);
642 struct skge_hw *hw = skge->hw;
643 int port = skge->port;
644
645 ecmd->rx_coalesce_usecs = 0;
646 ecmd->tx_coalesce_usecs = 0;
647
648 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
649 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
650 u32 msk = skge_read32(hw, B2_IRQM_MSK);
651
652 if (msk & rxirqmask[port])
653 ecmd->rx_coalesce_usecs = delay;
654 if (msk & txirqmask[port])
655 ecmd->tx_coalesce_usecs = delay;
656 }
657
658 return 0;
659}
660
661/* Note: interrupt timer is per board, but can turn on/off per port */
662static int skge_set_coalesce(struct net_device *dev,
663 struct ethtool_coalesce *ecmd)
664{
665 struct skge_port *skge = netdev_priv(dev);
666 struct skge_hw *hw = skge->hw;
667 int port = skge->port;
668 u32 msk = skge_read32(hw, B2_IRQM_MSK);
669 u32 delay = 25;
670
671 if (ecmd->rx_coalesce_usecs == 0)
672 msk &= ~rxirqmask[port];
673 else if (ecmd->rx_coalesce_usecs < 25 ||
674 ecmd->rx_coalesce_usecs > 33333)
675 return -EINVAL;
676 else {
677 msk |= rxirqmask[port];
678 delay = ecmd->rx_coalesce_usecs;
679 }
680
681 if (ecmd->tx_coalesce_usecs == 0)
682 msk &= ~txirqmask[port];
683 else if (ecmd->tx_coalesce_usecs < 25 ||
684 ecmd->tx_coalesce_usecs > 33333)
685 return -EINVAL;
686 else {
687 msk |= txirqmask[port];
688 delay = min(delay, ecmd->rx_coalesce_usecs);
689 }
690
691 skge_write32(hw, B2_IRQM_MSK, msk);
692 if (msk == 0)
693 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
694 else {
695 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
696 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
697 }
698 return 0;
699}
700
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700701enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
702static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400703{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400704 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700705 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400706
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700707 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700708 if (hw->chip_id == CHIP_ID_GENESIS) {
709 switch (mode) {
710 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700711 if (hw->phy_type == SK_PHY_BCOM)
712 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
713 else {
714 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
715 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
716 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700717 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
718 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
719 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
720 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400721
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700722 case LED_MODE_ON:
723 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
724 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
725
726 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
727 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
728
729 break;
730
731 case LED_MODE_TST:
732 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
733 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
734 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
735
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700736 if (hw->phy_type == SK_PHY_BCOM)
737 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
738 else {
739 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
740 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
741 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
742 }
743
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700744 }
745 } else {
746 switch (mode) {
747 case LED_MODE_OFF:
748 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
749 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
750 PHY_M_LED_MO_DUP(MO_LED_OFF) |
751 PHY_M_LED_MO_10(MO_LED_OFF) |
752 PHY_M_LED_MO_100(MO_LED_OFF) |
753 PHY_M_LED_MO_1000(MO_LED_OFF) |
754 PHY_M_LED_MO_RX(MO_LED_OFF));
755 break;
756 case LED_MODE_ON:
757 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
758 PHY_M_LED_PULS_DUR(PULS_170MS) |
759 PHY_M_LED_BLINK_RT(BLINK_84MS) |
760 PHY_M_LEDC_TX_CTRL |
761 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700762
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700763 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
764 PHY_M_LED_MO_RX(MO_LED_OFF) |
765 (skge->speed == SPEED_100 ?
766 PHY_M_LED_MO_100(MO_LED_ON) : 0));
767 break;
768 case LED_MODE_TST:
769 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
770 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
771 PHY_M_LED_MO_DUP(MO_LED_ON) |
772 PHY_M_LED_MO_10(MO_LED_ON) |
773 PHY_M_LED_MO_100(MO_LED_ON) |
774 PHY_M_LED_MO_1000(MO_LED_ON) |
775 PHY_M_LED_MO_RX(MO_LED_ON));
776 }
777 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700778 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400779}
780
781/* blink LED's for finding board */
782static int skge_phys_id(struct net_device *dev, u32 data)
783{
784 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700785 unsigned long ms;
786 enum led_mode mode = LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400787
Stephen Hemminger95566062005-06-27 11:33:02 -0700788 if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700789 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
790 else
791 ms = data * 1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400792
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700793 while (ms > 0) {
794 skge_led(skge, mode);
795 mode ^= LED_MODE_TST;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400796
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700797 if (msleep_interruptible(BLINK_MS))
798 break;
799 ms -= BLINK_MS;
800 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400801
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700802 /* back to regular LED state */
803 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400804
805 return 0;
806}
807
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700808static int skge_get_eeprom_len(struct net_device *dev)
809{
810 struct skge_port *skge = netdev_priv(dev);
811 u32 reg2;
812
813 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
814 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
815}
816
817static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
818{
819 u32 val;
820
821 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
822
823 do {
824 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
825 } while (!(offset & PCI_VPD_ADDR_F));
826
827 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
828 return val;
829}
830
831static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
832{
833 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
834 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
835 offset | PCI_VPD_ADDR_F);
836
837 do {
838 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
839 } while (offset & PCI_VPD_ADDR_F);
840}
841
842static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
843 u8 *data)
844{
845 struct skge_port *skge = netdev_priv(dev);
846 struct pci_dev *pdev = skge->hw->pdev;
847 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
848 int length = eeprom->len;
849 u16 offset = eeprom->offset;
850
851 if (!cap)
852 return -EINVAL;
853
854 eeprom->magic = SKGE_EEPROM_MAGIC;
855
856 while (length > 0) {
857 u32 val = skge_vpd_read(pdev, cap, offset);
858 int n = min_t(int, length, sizeof(val));
859
860 memcpy(data, &val, n);
861 length -= n;
862 data += n;
863 offset += n;
864 }
865 return 0;
866}
867
868static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
869 u8 *data)
870{
871 struct skge_port *skge = netdev_priv(dev);
872 struct pci_dev *pdev = skge->hw->pdev;
873 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
874 int length = eeprom->len;
875 u16 offset = eeprom->offset;
876
877 if (!cap)
878 return -EINVAL;
879
880 if (eeprom->magic != SKGE_EEPROM_MAGIC)
881 return -EINVAL;
882
883 while (length > 0) {
884 u32 val;
885 int n = min_t(int, length, sizeof(val));
886
887 if (n < sizeof(val))
888 val = skge_vpd_read(pdev, cap, offset);
889 memcpy(&val, data, n);
890
891 skge_vpd_write(pdev, cap, offset, val);
892
893 length -= n;
894 data += n;
895 offset += n;
896 }
897 return 0;
898}
899
Jeff Garzik7282d492006-09-13 14:30:00 -0400900static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400901 .get_settings = skge_get_settings,
902 .set_settings = skge_set_settings,
903 .get_drvinfo = skge_get_drvinfo,
904 .get_regs_len = skge_get_regs_len,
905 .get_regs = skge_get_regs,
906 .get_wol = skge_get_wol,
907 .set_wol = skge_set_wol,
908 .get_msglevel = skge_get_msglevel,
909 .set_msglevel = skge_set_msglevel,
910 .nway_reset = skge_nway_reset,
911 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700912 .get_eeprom_len = skge_get_eeprom_len,
913 .get_eeprom = skge_get_eeprom,
914 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400915 .get_ringparam = skge_get_ring_param,
916 .set_ringparam = skge_set_ring_param,
917 .get_pauseparam = skge_get_pauseparam,
918 .set_pauseparam = skge_set_pauseparam,
919 .get_coalesce = skge_get_coalesce,
920 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400921 .set_sg = skge_set_sg,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400922 .set_tx_csum = skge_set_tx_csum,
923 .get_rx_csum = skge_get_rx_csum,
924 .set_rx_csum = skge_set_rx_csum,
925 .get_strings = skge_get_strings,
926 .phys_id = skge_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700927 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400928 .get_ethtool_stats = skge_get_ethtool_stats,
929};
930
931/*
932 * Allocate ring elements and chain them together
933 * One-to-one association of board descriptors with ring elements
934 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800935static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400936{
937 struct skge_tx_desc *d;
938 struct skge_element *e;
939 int i;
940
Robert P. J. Daycd861282006-12-13 00:34:52 -0800941 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400942 if (!ring->start)
943 return -ENOMEM;
944
945 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
946 e->desc = d;
947 if (i == ring->count - 1) {
948 e->next = ring->start;
949 d->next_offset = base;
950 } else {
951 e->next = e + 1;
952 d->next_offset = base + (i+1) * sizeof(*d);
953 }
954 }
955 ring->to_use = ring->to_clean = ring->start;
956
957 return 0;
958}
959
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700960/* Allocate and setup a new buffer for receiving */
961static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
962 struct sk_buff *skb, unsigned int bufsize)
963{
964 struct skge_rx_desc *rd = e->desc;
965 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400966
967 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
968 PCI_DMA_FROMDEVICE);
969
970 rd->dma_lo = map;
971 rd->dma_hi = map >> 32;
972 e->skb = skb;
973 rd->csum1_start = ETH_HLEN;
974 rd->csum2_start = ETH_HLEN;
975 rd->csum1 = 0;
976 rd->csum2 = 0;
977
978 wmb();
979
980 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
981 pci_unmap_addr_set(e, mapaddr, map);
982 pci_unmap_len_set(e, maplen, bufsize);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400983}
984
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700985/* Resume receiving using existing skb,
986 * Note: DMA address is not changed by chip.
987 * MTU not changed while receiver active.
988 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800989static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700990{
991 struct skge_rx_desc *rd = e->desc;
992
993 rd->csum2 = 0;
994 rd->csum2_start = ETH_HLEN;
995
996 wmb();
997
998 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
999}
1000
1001
1002/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001003static void skge_rx_clean(struct skge_port *skge)
1004{
1005 struct skge_hw *hw = skge->hw;
1006 struct skge_ring *ring = &skge->rx_ring;
1007 struct skge_element *e;
1008
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001009 e = ring->start;
1010 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001011 struct skge_rx_desc *rd = e->desc;
1012 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001013 if (e->skb) {
1014 pci_unmap_single(hw->pdev,
1015 pci_unmap_addr(e, mapaddr),
1016 pci_unmap_len(e, maplen),
1017 PCI_DMA_FROMDEVICE);
1018 dev_kfree_skb(e->skb);
1019 e->skb = NULL;
1020 }
1021 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001022}
1023
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001024
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001025/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001026 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001027 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001028static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001029{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001030 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001031 struct skge_ring *ring = &skge->rx_ring;
1032 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001033
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001034 e = ring->start;
1035 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001036 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001037
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001038 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1039 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001040 if (!skb)
1041 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001042
Stephen Hemminger383181a2005-09-19 15:37:16 -07001043 skb_reserve(skb, NET_IP_ALIGN);
1044 skge_rx_setup(skge, e, skb, skge->rx_buf_size);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001045 } while ( (e = e->next) != ring->start);
1046
1047 ring->to_clean = ring->start;
1048 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001049}
1050
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001051static const char *skge_pause(enum pause_status status)
1052{
1053 switch(status) {
1054 case FLOW_STAT_NONE:
1055 return "none";
1056 case FLOW_STAT_REM_SEND:
1057 return "rx only";
1058 case FLOW_STAT_LOC_SEND:
1059 return "tx_only";
1060 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1061 return "both";
1062 default:
1063 return "indeterminated";
1064 }
1065}
1066
1067
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001068static void skge_link_up(struct skge_port *skge)
1069{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001070 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001071 LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
1072
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001073 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001074 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001075
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001076 if (netif_msg_link(skge)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001077 printk(KERN_INFO PFX
1078 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
1079 skge->netdev->name, skge->speed,
1080 skge->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001081 skge_pause(skge->flow_status));
1082 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001083}
1084
1085static void skge_link_down(struct skge_port *skge)
1086{
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001087 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001088 netif_carrier_off(skge->netdev);
1089 netif_stop_queue(skge->netdev);
1090
1091 if (netif_msg_link(skge))
1092 printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
1093}
1094
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001095
1096static void xm_link_down(struct skge_hw *hw, int port)
1097{
1098 struct net_device *dev = hw->dev[port];
1099 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001100
Stephen Hemminger501fb722007-10-16 12:15:51 -07001101 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001102
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001103 if (netif_carrier_ok(dev))
1104 skge_link_down(skge);
1105}
1106
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001107static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001108{
1109 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001110
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001111 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001112 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001113
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001114 if (hw->phy_type == SK_PHY_XMAC)
1115 goto ready;
1116
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001117 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001118 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001119 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001120 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001121 }
1122
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001123 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001124 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001125 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001126
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001127 return 0;
1128}
1129
1130static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1131{
1132 u16 v = 0;
1133 if (__xm_phy_read(hw, port, reg, &v))
1134 printk(KERN_WARNING PFX "%s: phy read timed out\n",
1135 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001136 return v;
1137}
1138
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001139static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001140{
1141 int i;
1142
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001143 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001144 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001145 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001146 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001147 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001148 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001149 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001150
1151 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001152 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001153 for (i = 0; i < PHY_RETRIES; i++) {
1154 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1155 return 0;
1156 udelay(1);
1157 }
1158 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001159}
1160
1161static void genesis_init(struct skge_hw *hw)
1162{
1163 /* set blink source counter */
1164 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1165 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1166
1167 /* configure mac arbiter */
1168 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1169
1170 /* configure mac arbiter timeout values */
1171 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1172 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1173 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1174 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1175
1176 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1177 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1178 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1179 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1180
1181 /* configure packet arbiter timeout */
1182 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1183 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1184 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1185 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1186 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1187}
1188
1189static void genesis_reset(struct skge_hw *hw, int port)
1190{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001191 const u8 zero[8] = { 0 };
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001192 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001193
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001194 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1195
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001196 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001197 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001198 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001199 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1200 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1201 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001202
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001203 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001204 if (hw->phy_type == SK_PHY_BCOM)
1205 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001206
Stephen Hemminger45bada62005-06-27 11:33:12 -07001207 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001208
1209 /* Flush TX and RX fifo */
1210 reg = xm_read32(hw, port, XM_MODE);
1211 xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1212 xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001213}
1214
1215
Stephen Hemminger45bada62005-06-27 11:33:12 -07001216/* Convert mode to MII values */
1217static const u16 phy_pause_map[] = {
1218 [FLOW_MODE_NONE] = 0,
1219 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1220 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001221 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001222};
1223
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001224/* special defines for FIBER (88E1011S only) */
1225static const u16 fiber_pause_map[] = {
1226 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1227 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1228 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001229 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001230};
1231
Stephen Hemminger45bada62005-06-27 11:33:12 -07001232
1233/* Check status of Broadcom phy link */
1234static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001235{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001236 struct net_device *dev = hw->dev[port];
1237 struct skge_port *skge = netdev_priv(dev);
1238 u16 status;
1239
1240 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001241 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001242 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1243
Stephen Hemminger45bada62005-06-27 11:33:12 -07001244 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001245 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001246 return;
1247 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001248
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001249 if (skge->autoneg == AUTONEG_ENABLE) {
1250 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001251
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001252 if (!(status & PHY_ST_AN_OVER))
1253 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001254
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001255 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1256 if (lpa & PHY_B_AN_RF) {
1257 printk(KERN_NOTICE PFX "%s: remote fault\n",
1258 dev->name);
1259 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001260 }
1261
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001262 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1263
1264 /* Check Duplex mismatch */
1265 switch (aux & PHY_B_AS_AN_RES_MSK) {
1266 case PHY_B_RES_1000FD:
1267 skge->duplex = DUPLEX_FULL;
1268 break;
1269 case PHY_B_RES_1000HD:
1270 skge->duplex = DUPLEX_HALF;
1271 break;
1272 default:
1273 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1274 dev->name);
1275 return;
1276 }
1277
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001278 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1279 switch (aux & PHY_B_AS_PAUSE_MSK) {
1280 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001281 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001282 break;
1283 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001284 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001285 break;
1286 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001287 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001288 break;
1289 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001290 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001291 }
1292 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001293 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001294
1295 if (!netif_carrier_ok(dev))
1296 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001297}
1298
1299/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1300 * Phy on for 100 or 10Mbit operation
1301 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001302static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001303{
1304 struct skge_hw *hw = skge->hw;
1305 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001306 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001307 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001308
1309 /* magic workaround patterns for Broadcom */
1310 static const struct {
1311 u16 reg;
1312 u16 val;
1313 } A1hack[] = {
1314 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1315 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1316 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1317 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1318 }, C0hack[] = {
1319 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1320 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1321 };
1322
Stephen Hemminger45bada62005-06-27 11:33:12 -07001323 /* read Id from external PHY (all have the same address) */
1324 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1325
1326 /* Optimize MDIO transfer by suppressing preamble. */
1327 r = xm_read16(hw, port, XM_MMU_CMD);
1328 r |= XM_MMU_NO_PRE;
1329 xm_write16(hw, port, XM_MMU_CMD,r);
1330
Stephen Hemminger2c668512005-07-22 16:26:07 -07001331 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001332 case PHY_BCOM_ID1_C0:
1333 /*
1334 * Workaround BCOM Errata for the C0 type.
1335 * Write magic patterns to reserved registers.
1336 */
1337 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1338 xm_phy_write(hw, port,
1339 C0hack[i].reg, C0hack[i].val);
1340
1341 break;
1342 case PHY_BCOM_ID1_A1:
1343 /*
1344 * Workaround BCOM Errata for the A1 type.
1345 * Write magic patterns to reserved registers.
1346 */
1347 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1348 xm_phy_write(hw, port,
1349 A1hack[i].reg, A1hack[i].val);
1350 break;
1351 }
1352
1353 /*
1354 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1355 * Disable Power Management after reset.
1356 */
1357 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1358 r |= PHY_B_AC_DIS_PM;
1359 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1360
1361 /* Dummy read */
1362 xm_read16(hw, port, XM_ISRC);
1363
1364 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1365 ctl = PHY_CT_SP1000; /* always 1000mbit */
1366
1367 if (skge->autoneg == AUTONEG_ENABLE) {
1368 /*
1369 * Workaround BCOM Errata #1 for the C5 type.
1370 * 1000Base-T Link Acquisition Failure in Slave Mode
1371 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1372 */
1373 u16 adv = PHY_B_1000C_RD;
1374 if (skge->advertising & ADVERTISED_1000baseT_Half)
1375 adv |= PHY_B_1000C_AHD;
1376 if (skge->advertising & ADVERTISED_1000baseT_Full)
1377 adv |= PHY_B_1000C_AFD;
1378 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1379
1380 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1381 } else {
1382 if (skge->duplex == DUPLEX_FULL)
1383 ctl |= PHY_CT_DUP_MD;
1384 /* Force to slave */
1385 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1386 }
1387
1388 /* Set autonegotiation pause parameters */
1389 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1390 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1391
1392 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001393 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001394 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1395 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1396
1397 ext |= PHY_B_PEC_HIGH_LA;
1398
1399 }
1400
1401 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1402 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1403
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001404 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001405 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001406}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001407
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001408static void xm_phy_init(struct skge_port *skge)
1409{
1410 struct skge_hw *hw = skge->hw;
1411 int port = skge->port;
1412 u16 ctrl = 0;
1413
1414 if (skge->autoneg == AUTONEG_ENABLE) {
1415 if (skge->advertising & ADVERTISED_1000baseT_Half)
1416 ctrl |= PHY_X_AN_HD;
1417 if (skge->advertising & ADVERTISED_1000baseT_Full)
1418 ctrl |= PHY_X_AN_FD;
1419
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001420 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001421
1422 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1423
1424 /* Restart Auto-negotiation */
1425 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1426 } else {
1427 /* Set DuplexMode in Config register */
1428 if (skge->duplex == DUPLEX_FULL)
1429 ctrl |= PHY_CT_DUP_MD;
1430 /*
1431 * Do NOT enable Auto-negotiation here. This would hold
1432 * the link down because no IDLEs are transmitted
1433 */
1434 }
1435
1436 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1437
1438 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001439 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001440}
1441
Stephen Hemminger501fb722007-10-16 12:15:51 -07001442static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001443{
1444 struct skge_port *skge = netdev_priv(dev);
1445 struct skge_hw *hw = skge->hw;
1446 int port = skge->port;
1447 u16 status;
1448
1449 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001450 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001451 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1452
1453 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001454 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001455 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001456 }
1457
1458 if (skge->autoneg == AUTONEG_ENABLE) {
1459 u16 lpa, res;
1460
1461 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001462 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001463
1464 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1465 if (lpa & PHY_B_AN_RF) {
1466 printk(KERN_NOTICE PFX "%s: remote fault\n",
1467 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001468 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001469 }
1470
1471 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1472
1473 /* Check Duplex mismatch */
1474 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1475 case PHY_X_RS_FD:
1476 skge->duplex = DUPLEX_FULL;
1477 break;
1478 case PHY_X_RS_HD:
1479 skge->duplex = DUPLEX_HALF;
1480 break;
1481 default:
1482 printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
1483 dev->name);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001484 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001485 }
1486
1487 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001488 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1489 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1490 (lpa & PHY_X_P_SYM_MD))
1491 skge->flow_status = FLOW_STAT_SYMMETRIC;
1492 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1493 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1494 /* Enable PAUSE receive, disable PAUSE transmit */
1495 skge->flow_status = FLOW_STAT_REM_SEND;
1496 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1497 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1498 /* Disable PAUSE receive, enable PAUSE transmit */
1499 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001500 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001501 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001502
1503 skge->speed = SPEED_1000;
1504 }
1505
1506 if (!netif_carrier_ok(dev))
1507 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001508 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001509}
1510
1511/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001512 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001513 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001514 * get an interrupt when carrier is detected, need to poll for
1515 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001516 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001517static void xm_link_timer(unsigned long arg)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001518{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001519 struct skge_port *skge = (struct skge_port *) arg;
David Howellsc4028952006-11-22 14:57:56 +00001520 struct net_device *dev = skge->netdev;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001521 struct skge_hw *hw = skge->hw;
1522 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001523 int i;
1524 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001525
1526 if (!netif_running(dev))
1527 return;
1528
Stephen Hemminger501fb722007-10-16 12:15:51 -07001529 spin_lock_irqsave(&hw->phy_lock, flags);
1530
1531 /*
1532 * Verify that the link by checking GPIO register three times.
1533 * This pin has the signal from the link_sync pin connected to it.
1534 */
1535 for (i = 0; i < 3; i++) {
1536 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1537 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001538 }
1539
Stephen Hemminger501fb722007-10-16 12:15:51 -07001540 /* Re-enable interrupt to detect link down */
1541 if (xm_check_link(dev)) {
1542 u16 msk = xm_read16(hw, port, XM_IMSK);
1543 msk &= ~XM_IS_INP_ASS;
1544 xm_write16(hw, port, XM_IMSK, msk);
1545 xm_read16(hw, port, XM_ISRC);
1546 } else {
1547link_down:
1548 mod_timer(&skge->link_timer,
1549 round_jiffies(jiffies + LINK_HZ));
1550 }
1551 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001552}
1553
1554static void genesis_mac_init(struct skge_hw *hw, int port)
1555{
1556 struct net_device *dev = hw->dev[port];
1557 struct skge_port *skge = netdev_priv(dev);
1558 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1559 int i;
1560 u32 r;
1561 const u8 zero[6] = { 0 };
1562
Stephen Hemminger07811912006-02-22 10:28:34 -08001563 for (i = 0; i < 10; i++) {
1564 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1565 MFF_SET_MAC_RST);
1566 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1567 goto reset_ok;
1568 udelay(1);
1569 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001570
Stephen Hemminger07811912006-02-22 10:28:34 -08001571 printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
1572
1573 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001574 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001575 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001576
1577 /*
1578 * Perform additional initialization for external PHYs,
1579 * namely for the 1000baseTX cards that use the XMAC's
1580 * GMII mode.
1581 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001582 if (hw->phy_type != SK_PHY_XMAC) {
1583 /* Take external Phy out of reset */
1584 r = skge_read32(hw, B2_GP_IO);
1585 if (port == 0)
1586 r |= GP_DIR_0|GP_IO_0;
1587 else
1588 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001589
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001590 skge_write32(hw, B2_GP_IO, r);
1591
1592 /* Enable GMII interface */
1593 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1594 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001595
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001596
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001597 switch(hw->phy_type) {
1598 case SK_PHY_XMAC:
1599 xm_phy_init(skge);
1600 break;
1601 case SK_PHY_BCOM:
1602 bcom_phy_init(skge);
1603 bcom_check_link(hw, port);
1604 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001605
Stephen Hemminger45bada62005-06-27 11:33:12 -07001606 /* Set Station Address */
1607 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001608
Stephen Hemminger45bada62005-06-27 11:33:12 -07001609 /* We don't use match addresses so clear */
1610 for (i = 1; i < 16; i++)
1611 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001612
Stephen Hemminger07811912006-02-22 10:28:34 -08001613 /* Clear MIB counters */
1614 xm_write16(hw, port, XM_STAT_CMD,
1615 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1616 /* Clear two times according to Errata #3 */
1617 xm_write16(hw, port, XM_STAT_CMD,
1618 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1619
Stephen Hemminger45bada62005-06-27 11:33:12 -07001620 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1621 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001622
1623 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001624 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1625 if (jumbo)
1626 r |= XM_RX_BIG_PK_OK;
1627
1628 if (skge->duplex == DUPLEX_HALF) {
1629 /*
1630 * If in manual half duplex mode the other side might be in
1631 * full duplex mode, so ignore if a carrier extension is not seen
1632 * on frames received
1633 */
1634 r |= XM_RX_DIS_CEXT;
1635 }
1636 xm_write16(hw, port, XM_RX_CMD, r);
1637
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001638 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001639 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1640
Stephen Hemminger485982a2007-11-26 11:54:52 -08001641 /* Increase threshold for jumbo frames on dual port */
1642 if (hw->ports > 1 && jumbo)
1643 xm_write16(hw, port, XM_TX_THR, 1020);
1644 else
1645 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001646
1647 /*
1648 * Enable the reception of all error frames. This is is
1649 * a necessary evil due to the design of the XMAC. The
1650 * XMAC's receive FIFO is only 8K in size, however jumbo
1651 * frames can be up to 9000 bytes in length. When bad
1652 * frame filtering is enabled, the XMAC's RX FIFO operates
1653 * in 'store and forward' mode. For this to work, the
1654 * entire frame has to fit into the FIFO, but that means
1655 * that jumbo frames larger than 8192 bytes will be
1656 * truncated. Disabling all bad frame filtering causes
1657 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001658 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001659 * RX FIFO as soon as the FIFO threshold is reached.
1660 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001661 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001662
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001663
1664 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001665 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1666 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1667 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001668 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001669 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1670
1671 /*
1672 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1673 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1674 * and 'Octets Tx OK Hi Cnt Ov'.
1675 */
1676 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001677
1678 /* Configure MAC arbiter */
1679 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1680
1681 /* configure timeout values */
1682 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1683 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1684 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1685 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1686
1687 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1688 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1689 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1690 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1691
1692 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001693 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1694 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1695 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001696
1697 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001698 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1699 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1700 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001701
Stephen Hemminger45bada62005-06-27 11:33:12 -07001702 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001703 /* Enable frame flushing if jumbo frames used */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001704 skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001705 } else {
1706 /* enable timeout timers if normal frames */
1707 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001708 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001709 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001710}
1711
1712static void genesis_stop(struct skge_port *skge)
1713{
1714 struct skge_hw *hw = skge->hw;
1715 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001716 unsigned retries = 1000;
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001717 u16 cmd;
1718
1719 /* Disable Tx and Rx */
1720 cmd = xm_read16(hw, port, XM_MMU_CMD);
1721 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1722 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001723
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001724 genesis_reset(hw, port);
1725
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001726 /* Clear Tx packet arbiter timeout IRQ */
1727 skge_write16(hw, B3_PA_CTRL,
1728 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1729
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001730 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001731 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1732 do {
1733 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1734 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1735 break;
1736 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001737
1738 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001739 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001740 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001741 if (port == 0) {
1742 reg |= GP_DIR_0;
1743 reg &= ~GP_IO_0;
1744 } else {
1745 reg |= GP_DIR_2;
1746 reg &= ~GP_IO_2;
1747 }
1748 skge_write32(hw, B2_GP_IO, reg);
1749 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001750 }
1751
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001752 xm_write16(hw, port, XM_MMU_CMD,
1753 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001754 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1755
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001756 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001757}
1758
1759
1760static void genesis_get_stats(struct skge_port *skge, u64 *data)
1761{
1762 struct skge_hw *hw = skge->hw;
1763 int port = skge->port;
1764 int i;
1765 unsigned long timeout = jiffies + HZ;
1766
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001767 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001768 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1769
1770 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001771 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001772 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1773 if (time_after(jiffies, timeout))
1774 break;
1775 udelay(10);
1776 }
1777
1778 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001779 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1780 | xm_read32(hw, port, XM_TXO_OK_LO);
1781 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1782 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001783
1784 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001785 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001786}
1787
1788static void genesis_mac_intr(struct skge_hw *hw, int port)
1789{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001790 struct net_device *dev = hw->dev[port];
1791 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001792 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001793
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001794 if (netif_msg_intr(skge))
1795 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
Stephen Hemmingerda007722007-10-16 12:15:52 -07001796 dev->name, status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001797
Stephen Hemminger501fb722007-10-16 12:15:51 -07001798 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
1799 xm_link_down(hw, port);
1800 mod_timer(&skge->link_timer, jiffies + 1);
1801 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001802
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001803 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001804 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001805 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001806 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001807}
1808
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001809static void genesis_link_up(struct skge_port *skge)
1810{
1811 struct skge_hw *hw = skge->hw;
1812 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001813 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001814 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001816 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001817
1818 /*
1819 * enabling pause frame reception is required for 1000BT
1820 * because the XMAC is not reset if the link is going down
1821 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001822 if (skge->flow_status == FLOW_STAT_NONE ||
1823 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001824 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001825 cmd |= XM_MMU_IGN_PF;
1826 else
1827 /* Enable Pause Frame Reception */
1828 cmd &= ~XM_MMU_IGN_PF;
1829
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001830 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001831
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001832 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001833 if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
1834 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001835 /*
1836 * Configure Pause Frame Generation
1837 * Use internal and external Pause Frame Generation.
1838 * Sending pause frames is edge triggered.
1839 * Send a Pause frame with the maximum pause time if
1840 * internal oder external FIFO full condition occurs.
1841 * Send a zero pause time frame to re-start transmission.
1842 */
1843 /* XM_PAUSE_DA = '010000C28001' (default) */
1844 /* XM_MAC_PTIME = 0xffff (maximum) */
1845 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001846 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001847
1848 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001849 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001850 } else {
1851 /*
1852 * disable pause frame generation is required for 1000BT
1853 * because the XMAC is not reset if the link is going down
1854 */
1855 /* Disable Pause Mode in Mode Register */
1856 mode &= ~XM_PAUSE_MODE;
1857
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001858 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001859 }
1860
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001861 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001862
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001863 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001864 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001865 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001866 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001867
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001868 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001869
1870 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001871 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001872 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001873 cmd |= XM_MMU_GMII_FD;
1874
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001875 /*
1876 * Workaround BCOM Errata (#10523) for all BCom Phys
1877 * Enable Power Management after link up
1878 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001879 if (hw->phy_type == SK_PHY_BCOM) {
1880 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1881 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1882 & ~PHY_B_AC_DIS_PM);
1883 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1884 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001885
1886 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001887 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001888 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1889 skge_link_up(skge);
1890}
1891
1892
Stephen Hemminger45bada62005-06-27 11:33:12 -07001893static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001894{
1895 struct skge_hw *hw = skge->hw;
1896 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001897 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001898
Stephen Hemminger45bada62005-06-27 11:33:12 -07001899 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001900 if (netif_msg_intr(skge))
1901 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
1902 skge->netdev->name, isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001903
1904 if (isrc & PHY_B_IS_PSE)
1905 printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
1906 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001907
1908 /* Workaround BCom Errata:
1909 * enable and disable loopback mode if "NO HCD" occurs.
1910 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001911 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001912 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1913 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001914 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001915 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001916 ctrl & ~PHY_CT_LOOP);
1917 }
1918
Stephen Hemminger45bada62005-06-27 11:33:12 -07001919 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1920 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001921
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001922}
1923
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001924static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1925{
1926 int i;
1927
1928 gma_write16(hw, port, GM_SMI_DATA, val);
1929 gma_write16(hw, port, GM_SMI_CTRL,
1930 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1931 for (i = 0; i < PHY_RETRIES; i++) {
1932 udelay(1);
1933
1934 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1935 return 0;
1936 }
1937
1938 printk(KERN_WARNING PFX "%s: phy write timeout\n",
1939 hw->dev[port]->name);
1940 return -EIO;
1941}
1942
1943static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1944{
1945 int i;
1946
1947 gma_write16(hw, port, GM_SMI_CTRL,
1948 GM_SMI_CT_PHY_AD(hw->phy_addr)
1949 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1950
1951 for (i = 0; i < PHY_RETRIES; i++) {
1952 udelay(1);
1953 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1954 goto ready;
1955 }
1956
1957 return -ETIMEDOUT;
1958 ready:
1959 *val = gma_read16(hw, port, GM_SMI_DATA);
1960 return 0;
1961}
1962
1963static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1964{
1965 u16 v = 0;
1966 if (__gm_phy_read(hw, port, reg, &v))
1967 printk(KERN_WARNING PFX "%s: phy read timeout\n",
1968 hw->dev[port]->name);
1969 return v;
1970}
1971
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001972/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001973static void yukon_init(struct skge_hw *hw, int port)
1974{
1975 struct skge_port *skge = netdev_priv(hw->dev[port]);
1976 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001977
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001978 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001979 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001980
1981 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1982 PHY_M_EC_MAC_S_MSK);
1983 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1984
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001985 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001986
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001987 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001988 }
1989
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001990 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001991 if (skge->autoneg == AUTONEG_DISABLE)
1992 ctrl &= ~PHY_CT_ANE;
1993
1994 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001995 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001996
1997 ctrl = 0;
1998 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001999 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002000
2001 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002002 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002003 if (skge->advertising & ADVERTISED_1000baseT_Full)
2004 ct1000 |= PHY_M_1000C_AFD;
2005 if (skge->advertising & ADVERTISED_1000baseT_Half)
2006 ct1000 |= PHY_M_1000C_AHD;
2007 if (skge->advertising & ADVERTISED_100baseT_Full)
2008 adv |= PHY_M_AN_100_FD;
2009 if (skge->advertising & ADVERTISED_100baseT_Half)
2010 adv |= PHY_M_AN_100_HD;
2011 if (skge->advertising & ADVERTISED_10baseT_Full)
2012 adv |= PHY_M_AN_10_FD;
2013 if (skge->advertising & ADVERTISED_10baseT_Half)
2014 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002015
Stephen Hemminger4b67be92006-10-05 15:49:51 -07002016 /* Set Flow-control capabilities */
2017 adv |= phy_pause_map[skge->flow_control];
2018 } else {
2019 if (skge->advertising & ADVERTISED_1000baseT_Full)
2020 adv |= PHY_M_AN_1000X_AFD;
2021 if (skge->advertising & ADVERTISED_1000baseT_Half)
2022 adv |= PHY_M_AN_1000X_AHD;
2023
2024 adv |= fiber_pause_map[skge->flow_control];
2025 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07002026
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002027 /* Restart Auto-negotiation */
2028 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
2029 } else {
2030 /* forced speed/duplex settings */
2031 ct1000 = PHY_M_1000C_MSE;
2032
2033 if (skge->duplex == DUPLEX_FULL)
2034 ctrl |= PHY_CT_DUP_MD;
2035
2036 switch (skge->speed) {
2037 case SPEED_1000:
2038 ctrl |= PHY_CT_SP1000;
2039 break;
2040 case SPEED_100:
2041 ctrl |= PHY_CT_SP100;
2042 break;
2043 }
2044
2045 ctrl |= PHY_CT_RESET;
2046 }
2047
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002048 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002049
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002050 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2051 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002052
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002053 /* Enable phy interrupt on autonegotiation complete (or link up) */
2054 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002055 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002056 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002057 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002058}
2059
2060static void yukon_reset(struct skge_hw *hw, int port)
2061{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002062 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2063 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2064 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2065 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2066 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002067
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002068 gma_write16(hw, port, GM_RX_CTRL,
2069 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002070 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2071}
2072
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002073/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2074static int is_yukon_lite_a0(struct skge_hw *hw)
2075{
2076 u32 reg;
2077 int ret;
2078
2079 if (hw->chip_id != CHIP_ID_YUKON)
2080 return 0;
2081
2082 reg = skge_read32(hw, B2_FAR);
2083 skge_write8(hw, B2_FAR + 3, 0xff);
2084 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2085 skge_write32(hw, B2_FAR, reg);
2086 return ret;
2087}
2088
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002089static void yukon_mac_init(struct skge_hw *hw, int port)
2090{
2091 struct skge_port *skge = netdev_priv(hw->dev[port]);
2092 int i;
2093 u32 reg;
2094 const u8 *addr = hw->dev[port]->dev_addr;
2095
2096 /* WA code for COMA mode -- set PHY reset */
2097 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002098 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2099 reg = skge_read32(hw, B2_GP_IO);
2100 reg |= GP_DIR_9 | GP_IO_9;
2101 skge_write32(hw, B2_GP_IO, reg);
2102 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002103
2104 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002105 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2106 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002107
2108 /* WA code for COMA mode -- clear PHY reset */
2109 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002110 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2111 reg = skge_read32(hw, B2_GP_IO);
2112 reg |= GP_DIR_9;
2113 reg &= ~GP_IO_9;
2114 skge_write32(hw, B2_GP_IO, reg);
2115 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002116
2117 /* Set hardware config mode */
2118 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2119 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002120 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002121
2122 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002123 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2124 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2125 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002126
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002127 if (skge->autoneg == AUTONEG_DISABLE) {
2128 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002129 gma_write16(hw, port, GM_GP_CTRL,
2130 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002131
2132 switch (skge->speed) {
2133 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002134 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002135 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002136 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002137 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002138 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002139 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002140 break;
2141 case SPEED_10:
2142 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2143 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002144 }
2145
2146 if (skge->duplex == DUPLEX_FULL)
2147 reg |= GM_GPCR_DUP_FULL;
2148 } else
2149 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002150
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002151 switch (skge->flow_control) {
2152 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002153 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002154 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2155 break;
2156 case FLOW_MODE_LOC_SEND:
2157 /* disable Rx flow-control */
2158 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002159 break;
2160 case FLOW_MODE_SYMMETRIC:
2161 case FLOW_MODE_SYM_OR_REM:
2162 /* enable Tx & Rx flow-control */
2163 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002164 }
2165
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002166 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002167 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002168
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002169 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002170
2171 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002172 reg = gma_read16(hw, port, GM_PHY_ADDR);
2173 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002174
2175 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002176 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2177 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002178
2179 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002180 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002181
2182 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002183 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002184 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2185
2186 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002187 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002188
2189 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002190 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002191 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2192 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2193 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2194
Stephen Hemminger44c7fcc2007-11-28 14:23:01 -08002195 /* configure the Serial Mode Register */
2196 reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2197 | GM_SMOD_VLAN_ENA
2198 | IPG_DATA_VAL(IPG_DATA_DEF);
2199
2200 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002201 reg |= GM_SMOD_JUMBO_ENA;
2202
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002203 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002204
2205 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002206 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002207 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002208 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002209
2210 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002211 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2212 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2213 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002214
2215 /* Initialize Mac Fifo */
2216
2217 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002218 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002219 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002220
2221 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2222 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002223 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002224
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002225 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2226 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002227 /*
2228 * because Pause Packet Truncation in GMAC is not working
2229 * we have to increase the Flush Threshold to 64 bytes
2230 * in order to flush pause packets in Rx FIFO on Yukon-1
2231 */
2232 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002233
2234 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002235 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2236 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002237}
2238
Stephen Hemminger355ec572005-11-08 10:33:43 -08002239/* Go into power down mode */
2240static void yukon_suspend(struct skge_hw *hw, int port)
2241{
2242 u16 ctrl;
2243
2244 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2245 ctrl |= PHY_M_PC_POL_R_DIS;
2246 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2247
2248 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2249 ctrl |= PHY_CT_RESET;
2250 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2251
2252 /* switch IEEE compatible power down mode on */
2253 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2254 ctrl |= PHY_CT_PDOWN;
2255 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2256}
2257
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002258static void yukon_stop(struct skge_port *skge)
2259{
2260 struct skge_hw *hw = skge->hw;
2261 int port = skge->port;
2262
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002263 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2264 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002265
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002266 gma_write16(hw, port, GM_GP_CTRL,
2267 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002268 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002269 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002270
Stephen Hemminger355ec572005-11-08 10:33:43 -08002271 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002272
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002273 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002274 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2275 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002276}
2277
2278static void yukon_get_stats(struct skge_port *skge, u64 *data)
2279{
2280 struct skge_hw *hw = skge->hw;
2281 int port = skge->port;
2282 int i;
2283
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002284 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2285 | gma_read32(hw, port, GM_TXO_OK_LO);
2286 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2287 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002288
2289 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002290 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002291 skge_stats[i].gma_offset);
2292}
2293
2294static void yukon_mac_intr(struct skge_hw *hw, int port)
2295{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002296 struct net_device *dev = hw->dev[port];
2297 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002298 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002299
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002300 if (netif_msg_intr(skge))
2301 printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
2302 dev->name, status);
2303
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002304 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002305 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002306 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002307 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002308
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002309 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002310 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002311 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002312 }
2313
2314}
2315
2316static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2317{
Stephen Hemminger95566062005-06-27 11:33:02 -07002318 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002319 case PHY_M_PS_SPEED_1000:
2320 return SPEED_1000;
2321 case PHY_M_PS_SPEED_100:
2322 return SPEED_100;
2323 default:
2324 return SPEED_10;
2325 }
2326}
2327
2328static void yukon_link_up(struct skge_port *skge)
2329{
2330 struct skge_hw *hw = skge->hw;
2331 int port = skge->port;
2332 u16 reg;
2333
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002334 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002335 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002336
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002337 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002338 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2339 reg |= GM_GPCR_DUP_FULL;
2340
2341 /* enable Rx/Tx */
2342 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002343 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002344
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002345 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002346 skge_link_up(skge);
2347}
2348
2349static void yukon_link_down(struct skge_port *skge)
2350{
2351 struct skge_hw *hw = skge->hw;
2352 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002353 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002354
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002355 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2356 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2357 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002358
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002359 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2360 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2361 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002362 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002363 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002364 }
2365
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002366 skge_link_down(skge);
2367
2368 yukon_init(hw, port);
2369}
2370
2371static void yukon_phy_intr(struct skge_port *skge)
2372{
2373 struct skge_hw *hw = skge->hw;
2374 int port = skge->port;
2375 const char *reason = NULL;
2376 u16 istatus, phystat;
2377
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002378 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2379 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002380
2381 if (netif_msg_intr(skge))
2382 printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
2383 skge->netdev->name, istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002384
2385 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002386 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002387 & PHY_M_AN_RF) {
2388 reason = "remote fault";
2389 goto failed;
2390 }
2391
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002392 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002393 reason = "master/slave fault";
2394 goto failed;
2395 }
2396
2397 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2398 reason = "speed/duplex";
2399 goto failed;
2400 }
2401
2402 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2403 ? DUPLEX_FULL : DUPLEX_HALF;
2404 skge->speed = yukon_speed(hw, phystat);
2405
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002406 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2407 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2408 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002409 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002410 break;
2411 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002412 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002413 break;
2414 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002415 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002416 break;
2417 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002418 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002419 }
2420
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002421 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002422 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002423 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002424 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002425 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002426 yukon_link_up(skge);
2427 return;
2428 }
2429
2430 if (istatus & PHY_M_IS_LSP_CHANGE)
2431 skge->speed = yukon_speed(hw, phystat);
2432
2433 if (istatus & PHY_M_IS_DUP_CHANGE)
2434 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2435 if (istatus & PHY_M_IS_LST_CHANGE) {
2436 if (phystat & PHY_M_PS_LINK_UP)
2437 yukon_link_up(skge);
2438 else
2439 yukon_link_down(skge);
2440 }
2441 return;
2442 failed:
2443 printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
2444 skge->netdev->name, reason);
2445
2446 /* XXX restart autonegotiation? */
2447}
2448
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002449static void skge_phy_reset(struct skge_port *skge)
2450{
2451 struct skge_hw *hw = skge->hw;
2452 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002453 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002454
2455 netif_stop_queue(skge->netdev);
2456 netif_carrier_off(skge->netdev);
2457
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002458 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002459 if (hw->chip_id == CHIP_ID_GENESIS) {
2460 genesis_reset(hw, port);
2461 genesis_mac_init(hw, port);
2462 } else {
2463 yukon_reset(hw, port);
2464 yukon_init(hw, port);
2465 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002466 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002467
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002468 skge_set_multicast(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002469}
2470
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002471/* Basic MII support */
2472static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2473{
2474 struct mii_ioctl_data *data = if_mii(ifr);
2475 struct skge_port *skge = netdev_priv(dev);
2476 struct skge_hw *hw = skge->hw;
2477 int err = -EOPNOTSUPP;
2478
2479 if (!netif_running(dev))
2480 return -ENODEV; /* Phy still in reset */
2481
2482 switch(cmd) {
2483 case SIOCGMIIPHY:
2484 data->phy_id = hw->phy_addr;
2485
2486 /* fallthru */
2487 case SIOCGMIIREG: {
2488 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002489 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002490 if (hw->chip_id == CHIP_ID_GENESIS)
2491 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2492 else
2493 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002494 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002495 data->val_out = val;
2496 break;
2497 }
2498
2499 case SIOCSMIIREG:
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002500 spin_lock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002501 if (hw->chip_id == CHIP_ID_GENESIS)
2502 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2503 data->val_in);
2504 else
2505 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2506 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002507 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002508 break;
2509 }
2510 return err;
2511}
2512
Linus Torvalds279e1da2007-11-15 08:44:36 -08002513static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002514{
2515 u32 end;
2516
Linus Torvalds279e1da2007-11-15 08:44:36 -08002517 start /= 8;
2518 len /= 8;
2519 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002520
2521 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2522 skge_write32(hw, RB_ADDR(q, RB_START), start);
2523 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2524 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002525 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002526
2527 if (q == Q_R1 || q == Q_R2) {
2528 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002529 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2530 start + (2*len)/3);
2531 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2532 start + (len/3));
2533 } else {
2534 /* Enable store & forward on Tx queue's because
2535 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2536 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002537 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002538 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002539
2540 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2541}
2542
2543/* Setup Bus Memory Interface */
2544static void skge_qset(struct skge_port *skge, u16 q,
2545 const struct skge_element *e)
2546{
2547 struct skge_hw *hw = skge->hw;
2548 u32 watermark = 0x600;
2549 u64 base = skge->dma + (e->desc - skge->mem);
2550
2551 /* optimization to reduce window on 32bit/33mhz */
2552 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2553 watermark /= 2;
2554
2555 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2556 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2557 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2558 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2559}
2560
2561static int skge_up(struct net_device *dev)
2562{
2563 struct skge_port *skge = netdev_priv(dev);
2564 struct skge_hw *hw = skge->hw;
2565 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002566 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002567 size_t rx_size, tx_size;
2568 int err;
2569
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002570 if (!is_valid_ether_addr(dev->dev_addr))
2571 return -EINVAL;
2572
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002573 if (netif_msg_ifup(skge))
2574 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
2575
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002576 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002577 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002578 else
2579 skge->rx_buf_size = RX_BUF_SIZE;
2580
2581
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002582 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2583 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2584 skge->mem_size = tx_size + rx_size;
2585 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2586 if (!skge->mem)
2587 return -ENOMEM;
2588
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002589 BUG_ON(skge->dma & 7);
2590
2591 if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002592 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002593 err = -EINVAL;
2594 goto free_pci_mem;
2595 }
2596
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002597 memset(skge->mem, 0, skge->mem_size);
2598
Stephen Hemminger203babb2006-03-21 10:57:05 -08002599 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2600 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002601 goto free_pci_mem;
2602
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002603 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002604 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002605 goto free_rx_ring;
2606
Stephen Hemminger203babb2006-03-21 10:57:05 -08002607 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2608 skge->dma + rx_size);
2609 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002610 goto free_rx_ring;
2611
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002612 /* Initialize MAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002613 spin_lock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002614 if (hw->chip_id == CHIP_ID_GENESIS)
2615 genesis_mac_init(hw, port);
2616 else
2617 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002618 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002619
Stephen Hemminger29816d92007-11-26 11:54:48 -08002620 /* Configure RAMbuffers - equally between ports and tx/rx */
2621 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002622 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002623
Linus Torvalds279e1da2007-11-15 08:44:36 -08002624 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002625 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002626
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002627 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002628 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002629 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2630
2631 /* Start receiver BMU */
2632 wmb();
2633 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002634 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002635
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002636 spin_lock_irq(&hw->hw_lock);
2637 hw->intr_mask |= portmask[port];
2638 skge_write32(hw, B0_IMSK, hw->intr_mask);
2639 spin_unlock_irq(&hw->hw_lock);
2640
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002641 napi_enable(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002642 return 0;
2643
2644 free_rx_ring:
2645 skge_rx_clean(skge);
2646 kfree(skge->rx_ring.start);
2647 free_pci_mem:
2648 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002649 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002650
2651 return err;
2652}
2653
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002654/* stop receiver */
2655static void skge_rx_stop(struct skge_hw *hw, int port)
2656{
2657 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2658 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2659 RB_RST_SET|RB_DIS_OP_MD);
2660 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2661}
2662
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002663static int skge_down(struct net_device *dev)
2664{
2665 struct skge_port *skge = netdev_priv(dev);
2666 struct skge_hw *hw = skge->hw;
2667 int port = skge->port;
2668
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002669 if (skge->mem == NULL)
2670 return 0;
2671
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002672 if (netif_msg_ifdown(skge))
2673 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
2674
Michal Schmidtd119b392009-04-14 15:16:55 -07002675 netif_tx_disable(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002676
Stephen Hemminger64f6b642006-09-23 21:25:28 -07002677 if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002678 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002679
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002680 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002681 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002682
2683 spin_lock_irq(&hw->hw_lock);
2684 hw->intr_mask &= ~portmask[port];
2685 skge_write32(hw, B0_IMSK, hw->intr_mask);
2686 spin_unlock_irq(&hw->hw_lock);
2687
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002688 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
2689 if (hw->chip_id == CHIP_ID_GENESIS)
2690 genesis_stop(skge);
2691 else
2692 yukon_stop(skge);
2693
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002694 /* Stop transmitter */
2695 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2696 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2697 RB_RST_SET|RB_DIS_OP_MD);
2698
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002699
2700 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002701 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002702 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2703
2704 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002705 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2706 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002707
2708 /* Reset PCI FIFO */
2709 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2710 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2711
2712 /* Reset the RAM Buffer async Tx queue */
2713 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002714
2715 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002716
2717 if (hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002718 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2719 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002720 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002721 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2722 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002723 }
2724
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002725 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002726
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002727 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002728 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002729 netif_tx_unlock_bh(dev);
2730
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002731 skge_rx_clean(skge);
2732
2733 kfree(skge->rx_ring.start);
2734 kfree(skge->tx_ring.start);
2735 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002736 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002737 return 0;
2738}
2739
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002740static inline int skge_avail(const struct skge_ring *ring)
2741{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002742 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002743 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2744 + (ring->to_clean - ring->to_use) - 1;
2745}
2746
Stephen Hemminger613573252009-08-31 19:50:58 +00002747static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2748 struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002749{
2750 struct skge_port *skge = netdev_priv(dev);
2751 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002752 struct skge_element *e;
2753 struct skge_tx_desc *td;
2754 int i;
2755 u32 control, len;
2756 u64 map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002757
Herbert Xu5b057c62006-06-23 02:06:41 -07002758 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002759 return NETDEV_TX_OK;
2760
Stephen Hemminger513f5332006-09-01 15:53:49 -07002761 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002762 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002763
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002764 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002765 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002766 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002767 e->skb = skb;
2768 len = skb_headlen(skb);
2769 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
2770 pci_unmap_addr_set(e, mapaddr, map);
2771 pci_unmap_len_set(e, maplen, len);
2772
2773 td->dma_lo = map;
2774 td->dma_hi = map >> 32;
2775
Patrick McHardy84fa7932006-08-29 16:44:56 -07002776 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07002777 const int offset = skb_transport_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002778
2779 /* This seems backwards, but it is what the sk98lin
2780 * does. Looks like hardware is wrong?
2781 */
Arnaldo Carvalho de Melob0061ce2007-04-25 18:02:22 -07002782 if (ipip_hdr(skb)->protocol == IPPROTO_UDP
Stephen Hemminger981d0372005-06-27 11:33:06 -07002783 && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002784 control = BMU_TCP_CHECK;
2785 else
2786 control = BMU_UDP_CHECK;
2787
2788 td->csum_offs = 0;
2789 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002790 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002791 } else
2792 control = BMU_CHECK;
2793
2794 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
2795 control |= BMU_EOF| BMU_IRQ_EOF;
2796 else {
2797 struct skge_tx_desc *tf = td;
2798
2799 control |= BMU_STFWD;
2800 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
2801 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2802
2803 map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
2804 frag->size, PCI_DMA_TODEVICE);
2805
2806 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002807 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002808 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002809 BUG_ON(tf->control & BMU_OWN);
2810
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002811 tf->dma_lo = map;
2812 tf->dma_hi = (u64) map >> 32;
2813 pci_unmap_addr_set(e, mapaddr, map);
2814 pci_unmap_len_set(e, maplen, frag->size);
2815
2816 tf->control = BMU_OWN | BMU_SW | control | frag->size;
2817 }
2818 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2819 }
2820 /* Make sure all the descriptors written */
2821 wmb();
2822 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2823 wmb();
2824
2825 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2826
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002827 if (unlikely(netif_msg_tx_queued(skge)))
Al Viro0b2d7fe2005-04-03 09:15:52 +01002828 printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002829 dev->name, e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002830
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002831 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002832 smp_wmb();
2833
Stephen Hemminger9db96472006-06-06 10:11:12 -07002834 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002835 pr_debug("%s: transmit queue full\n", dev->name);
2836 netif_stop_queue(dev);
2837 }
2838
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002839 return NETDEV_TX_OK;
2840}
2841
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002842
2843/* Free resources associated with this reing element */
2844static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
2845 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002846{
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002847 struct pci_dev *pdev = skge->hw->pdev;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002848
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002849 /* skb header vs. fragment */
2850 if (control & BMU_STF)
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002851 pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002852 pci_unmap_len(e, maplen),
2853 PCI_DMA_TODEVICE);
2854 else
2855 pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
2856 pci_unmap_len(e, maplen),
2857 PCI_DMA_TODEVICE);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002858
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002859 if (control & BMU_EOF) {
2860 if (unlikely(netif_msg_tx_done(skge)))
2861 printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
2862 skge->netdev->name, e - skge->tx_ring.start);
Stephen Hemminger866b4f32006-03-23 11:07:27 -08002863
Stephen Hemminger513f5332006-09-01 15:53:49 -07002864 dev_kfree_skb(e->skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002865 }
2866}
2867
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002868/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002869static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002870{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002871 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002872 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002873
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002874 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2875 struct skge_tx_desc *td = e->desc;
2876 skge_tx_free(skge, e, td->control);
2877 td->control = 0;
2878 }
2879
2880 skge->tx_ring.to_clean = e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002881}
2882
2883static void skge_tx_timeout(struct net_device *dev)
2884{
2885 struct skge_port *skge = netdev_priv(dev);
2886
2887 if (netif_msg_timer(skge))
2888 printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
2889
2890 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002891 skge_tx_clean(dev);
Michal Schmidtd119b392009-04-14 15:16:55 -07002892 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002893}
2894
2895static int skge_change_mtu(struct net_device *dev, int new_mtu)
2896{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002897 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002898
Stephen Hemminger95566062005-06-27 11:33:02 -07002899 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002900 return -EINVAL;
2901
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002902 if (!netif_running(dev)) {
2903 dev->mtu = new_mtu;
2904 return 0;
2905 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002906
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002907 skge_down(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002908
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002909 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002910
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002911 err = skge_up(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002912 if (err)
2913 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002914
2915 return err;
2916}
2917
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002918static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2919
2920static void genesis_add_filter(u8 filter[8], const u8 *addr)
2921{
2922 u32 crc, bit;
2923
2924 crc = ether_crc_le(ETH_ALEN, addr);
2925 bit = ~crc & 0x3f;
2926 filter[bit/8] |= 1 << (bit%8);
2927}
2928
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002929static void genesis_set_multicast(struct net_device *dev)
2930{
2931 struct skge_port *skge = netdev_priv(dev);
2932 struct skge_hw *hw = skge->hw;
2933 int port = skge->port;
2934 int i, count = dev->mc_count;
2935 struct dev_mc_list *list = dev->mc_list;
2936 u32 mode;
2937 u8 filter[8];
2938
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002939 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002940 mode |= XM_MD_ENA_HASH;
2941 if (dev->flags & IFF_PROMISC)
2942 mode |= XM_MD_ENA_PROM;
2943 else
2944 mode &= ~XM_MD_ENA_PROM;
2945
2946 if (dev->flags & IFF_ALLMULTI)
2947 memset(filter, 0xff, sizeof(filter));
2948 else {
2949 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002950
2951 if (skge->flow_status == FLOW_STAT_REM_SEND
2952 || skge->flow_status == FLOW_STAT_SYMMETRIC)
2953 genesis_add_filter(filter, pause_mc_addr);
2954
2955 for (i = 0; list && i < count; i++, list = list->next)
2956 genesis_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002957 }
2958
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002959 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002960 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002961}
2962
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002963static void yukon_add_filter(u8 filter[8], const u8 *addr)
2964{
2965 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2966 filter[bit/8] |= 1 << (bit%8);
2967}
2968
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002969static void yukon_set_multicast(struct net_device *dev)
2970{
2971 struct skge_port *skge = netdev_priv(dev);
2972 struct skge_hw *hw = skge->hw;
2973 int port = skge->port;
2974 struct dev_mc_list *list = dev->mc_list;
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002975 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
2976 || skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002977 u16 reg;
2978 u8 filter[8];
2979
2980 memset(filter, 0, sizeof(filter));
2981
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002982 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002983 reg |= GM_RXCR_UCF_ENA;
2984
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002985 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002986 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2987 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2988 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002989 else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002990 reg &= ~GM_RXCR_MCF_ENA;
2991 else {
2992 int i;
2993 reg |= GM_RXCR_MCF_ENA;
2994
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002995 if (rx_pause)
2996 yukon_add_filter(filter, pause_mc_addr);
2997
2998 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
2999 yukon_add_filter(filter, list->dmi_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003000 }
3001
3002
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003003 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003004 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003005 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003006 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003007 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003008 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003009 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003010 (u16)filter[6] | ((u16)filter[7] << 8));
3011
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003012 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003013}
3014
Stephen Hemminger383181a2005-09-19 15:37:16 -07003015static inline u16 phy_length(const struct skge_hw *hw, u32 status)
3016{
3017 if (hw->chip_id == CHIP_ID_GENESIS)
3018 return status >> XMR_FS_LEN_SHIFT;
3019 else
3020 return status >> GMR_FS_LEN_SHIFT;
3021}
3022
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003023static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
3024{
3025 if (hw->chip_id == CHIP_ID_GENESIS)
3026 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
3027 else
3028 return (status & GMR_FS_ANY_ERR) ||
3029 (status & GMR_FS_RX_OK) == 0;
3030}
3031
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003032static void skge_set_multicast(struct net_device *dev)
3033{
3034 struct skge_port *skge = netdev_priv(dev);
3035 struct skge_hw *hw = skge->hw;
3036
3037 if (hw->chip_id == CHIP_ID_GENESIS)
3038 genesis_set_multicast(dev);
3039 else
3040 yukon_set_multicast(dev);
3041
3042}
3043
Stephen Hemminger383181a2005-09-19 15:37:16 -07003044
3045/* Get receive buffer from descriptor.
3046 * Handles copy of small buffers and reallocation failures
3047 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003048static struct sk_buff *skge_rx_get(struct net_device *dev,
3049 struct skge_element *e,
3050 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003051{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003052 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003053 struct sk_buff *skb;
3054 u16 len = control & BMU_BBC;
3055
3056 if (unlikely(netif_msg_rx_status(skge)))
3057 printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003058 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07003059 status, len);
3060
3061 if (len > skge->rx_buf_size)
3062 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003063
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003064 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003065 goto error;
3066
3067 if (bad_phy_status(skge->hw, status))
3068 goto error;
3069
3070 if (phy_length(skge->hw, status) != len)
3071 goto error;
3072
3073 if (len < RX_COPY_THRESHOLD) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00003074 skb = netdev_alloc_skb_ip_align(dev, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003075 if (!skb)
3076 goto resubmit;
3077
Stephen Hemminger383181a2005-09-19 15:37:16 -07003078 pci_dma_sync_single_for_cpu(skge->hw->pdev,
3079 pci_unmap_addr(e, mapaddr),
3080 len, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003081 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003082 pci_dma_sync_single_for_device(skge->hw->pdev,
3083 pci_unmap_addr(e, mapaddr),
3084 len, PCI_DMA_FROMDEVICE);
3085 skge_rx_reuse(e, skge->rx_buf_size);
3086 } else {
3087 struct sk_buff *nskb;
Eric Dumazet89d71a62009-10-13 05:34:20 +00003088
3089 nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003090 if (!nskb)
3091 goto resubmit;
3092
3093 pci_unmap_single(skge->hw->pdev,
3094 pci_unmap_addr(e, mapaddr),
3095 pci_unmap_len(e, maplen),
3096 PCI_DMA_FROMDEVICE);
3097 skb = e->skb;
3098 prefetch(skb->data);
3099 skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
3100 }
3101
3102 skb_put(skb, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003103 if (skge->rx_csum) {
3104 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003105 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003106 }
3107
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003108 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003109
3110 return skb;
3111error:
3112
3113 if (netif_msg_rx_err(skge))
3114 printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003115 dev->name, e - skge->rx_ring.start,
Stephen Hemminger383181a2005-09-19 15:37:16 -07003116 control, status);
3117
3118 if (skge->hw->chip_id == CHIP_ID_GENESIS) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003119 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003120 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003121 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003122 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003123 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003124 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003125 } else {
3126 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003127 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003128 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003129 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003130 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003131 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003132 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003133
Stephen Hemminger383181a2005-09-19 15:37:16 -07003134resubmit:
3135 skge_rx_reuse(e, skge->rx_buf_size);
3136 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003137}
3138
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003139/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003140static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003141{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003142 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003143 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003144 struct skge_element *e;
3145
Stephen Hemminger513f5332006-09-01 15:53:49 -07003146 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003147
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003148 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003149 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003150
Stephen Hemminger992c9622007-03-16 14:01:30 -07003151 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003152 break;
3153
Stephen Hemminger992c9622007-03-16 14:01:30 -07003154 skge_tx_free(skge, e, control);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003155 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003156 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003157
Stephen Hemminger992c9622007-03-16 14:01:30 -07003158 /* Can run lockless until we need to synchronize to restart queue. */
3159 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003160
Stephen Hemminger992c9622007-03-16 14:01:30 -07003161 if (unlikely(netif_queue_stopped(dev) &&
3162 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3163 netif_tx_lock(dev);
3164 if (unlikely(netif_queue_stopped(dev) &&
3165 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3166 netif_wake_queue(dev);
3167
3168 }
3169 netif_tx_unlock(dev);
3170 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003171}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003172
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003173static int skge_poll(struct napi_struct *napi, int to_do)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003174{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003175 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3176 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003177 struct skge_hw *hw = skge->hw;
3178 struct skge_ring *ring = &skge->rx_ring;
3179 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003180 int work_done = 0;
3181
Stephen Hemminger513f5332006-09-01 15:53:49 -07003182 skge_tx_done(dev);
3183
3184 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3185
Stephen Hemminger1631aef2005-11-08 10:33:44 -08003186 for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003187 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003188 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003189 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003190
3191 rmb();
3192 control = rd->control;
3193 if (control & BMU_OWN)
3194 break;
3195
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003196 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003197 if (likely(skb)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003198 netif_receive_skb(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003199
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003200 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003201 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003202 }
3203 ring->to_clean = e;
3204
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003205 /* restart receiver */
3206 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003207 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003208
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003209 if (work_done < to_do) {
Marin Mitov6ef29772008-03-23 10:20:09 +02003210 unsigned long flags;
Jeff Garzikf0c88f92008-03-25 23:53:24 -04003211
Marin Mitov6ef29772008-03-23 10:20:09 +02003212 spin_lock_irqsave(&hw->hw_lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -08003213 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003214 hw->intr_mask |= napimask[skge->port];
3215 skge_write32(hw, B0_IMSK, hw->intr_mask);
3216 skge_read32(hw, B0_IMSK);
Marin Mitov6ef29772008-03-23 10:20:09 +02003217 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003218 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003219
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003220 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003221}
3222
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003223/* Parity errors seem to happen when Genesis is connected to a switch
3224 * with no other ports present. Heartbeat error??
3225 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003226static void skge_mac_parity(struct skge_hw *hw, int port)
3227{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003228 struct net_device *dev = hw->dev[port];
3229
Stephen Hemmingerda007722007-10-16 12:15:52 -07003230 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003231
3232 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003233 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003234 MFF_CLR_PERR);
3235 else
3236 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003237 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003238 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003239 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3240}
3241
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003242static void skge_mac_intr(struct skge_hw *hw, int port)
3243{
Stephen Hemminger95566062005-06-27 11:33:02 -07003244 if (hw->chip_id == CHIP_ID_GENESIS)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003245 genesis_mac_intr(hw, port);
3246 else
3247 yukon_mac_intr(hw, port);
3248}
3249
3250/* Handle device specific framing and timeout interrupts */
3251static void skge_error_irq(struct skge_hw *hw)
3252{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003253 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003254 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3255
3256 if (hw->chip_id == CHIP_ID_GENESIS) {
3257 /* clear xmac errors */
3258 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003259 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003260 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003261 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003262 } else {
3263 /* Timestamp (unused) overflow */
3264 if (hwstatus & IS_IRQ_TIST_OV)
3265 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003266 }
3267
3268 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003269 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003270 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3271 }
3272
3273 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003274 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003275 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3276 }
3277
3278 if (hwstatus & IS_M1_PAR_ERR)
3279 skge_mac_parity(hw, 0);
3280
3281 if (hwstatus & IS_M2_PAR_ERR)
3282 skge_mac_parity(hw, 1);
3283
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003284 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003285 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3286 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003287 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003288 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003289
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003290 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003291 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3292 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003293 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003294 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003295
3296 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003297 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003298
Stephen Hemminger1479d132007-02-02 08:22:52 -08003299 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3300 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003301
Stephen Hemminger1479d132007-02-02 08:22:52 -08003302 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3303 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003304
3305 /* Write the error bits back to clear them. */
3306 pci_status &= PCI_STATUS_ERROR_BITS;
3307 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003308 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003309 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003310 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003311 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003312
Stephen Hemminger050ec182005-08-16 14:00:54 -07003313 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003314 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3315 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003316 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003317 hw->intr_mask &= ~IS_HW_ERR;
3318 }
3319 }
3320}
3321
3322/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003323 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003324 * because accessing phy registers requires spin wait which might
3325 * cause excess interrupt latency.
3326 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003327static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003328{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003329 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003330 int port;
3331
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003332 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003333 struct net_device *dev = hw->dev[port];
3334
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003335 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003336 struct skge_port *skge = netdev_priv(dev);
3337
3338 spin_lock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003339 if (hw->chip_id != CHIP_ID_GENESIS)
3340 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003341 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003342 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003343 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003344 }
3345 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003346
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003347 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003348 hw->intr_mask |= IS_EXT_REG;
3349 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003350 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003351 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003352}
3353
David Howells7d12e782006-10-05 14:55:46 +01003354static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003355{
3356 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003357 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003358 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003359
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003360 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003361 /* Reading this register masks IRQ */
3362 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003363 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003364 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003365
Stephen Hemminger29365c92006-09-01 15:53:48 -07003366 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003367 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003368 if (status & IS_EXT_REG) {
3369 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003370 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003371 }
3372
Stephen Hemminger513f5332006-09-01 15:53:49 -07003373 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003374 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003375 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003376 napi_schedule(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003377 }
3378
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003379 if (status & IS_PA_TO_TX1)
3380 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3381
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003382 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003383 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003384 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3385 }
3386
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003387
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003388 if (status & IS_MAC1)
3389 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003390
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003391 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003392 struct skge_port *skge = netdev_priv(hw->dev[1]);
3393
Stephen Hemminger513f5332006-09-01 15:53:49 -07003394 if (status & (IS_XA2_F|IS_R2_F)) {
3395 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003396 napi_schedule(&skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003397 }
3398
3399 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003400 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003401 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3402 }
3403
3404 if (status & IS_PA_TO_TX2)
3405 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3406
3407 if (status & IS_MAC2)
3408 skge_mac_intr(hw, 1);
3409 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003410
3411 if (status & IS_HW_ERR)
3412 skge_error_irq(hw);
3413
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003414 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003415 skge_read32(hw, B0_IMSK);
Stephen Hemminger29365c92006-09-01 15:53:48 -07003416out:
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003417 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003418
Stephen Hemminger29365c92006-09-01 15:53:48 -07003419 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003420}
3421
3422#ifdef CONFIG_NET_POLL_CONTROLLER
3423static void skge_netpoll(struct net_device *dev)
3424{
3425 struct skge_port *skge = netdev_priv(dev);
3426
3427 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003428 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003429 enable_irq(dev->irq);
3430}
3431#endif
3432
3433static int skge_set_mac_address(struct net_device *dev, void *p)
3434{
3435 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003436 struct skge_hw *hw = skge->hw;
3437 unsigned port = skge->port;
3438 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003439 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003440
3441 if (!is_valid_ether_addr(addr->sa_data))
3442 return -EADDRNOTAVAIL;
3443
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003444 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003445
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003446 if (!netif_running(dev)) {
3447 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3448 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3449 } else {
3450 /* disable Rx */
3451 spin_lock_bh(&hw->phy_lock);
3452 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3453 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003454
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003455 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3456 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003457
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003458 if (hw->chip_id == CHIP_ID_GENESIS)
3459 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3460 else {
3461 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3462 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3463 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003464
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003465 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3466 spin_unlock_bh(&hw->phy_lock);
3467 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003468
3469 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003470}
3471
3472static const struct {
3473 u8 id;
3474 const char *name;
3475} skge_chips[] = {
3476 { CHIP_ID_GENESIS, "Genesis" },
3477 { CHIP_ID_YUKON, "Yukon" },
3478 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3479 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003480};
3481
3482static const char *skge_board_name(const struct skge_hw *hw)
3483{
3484 int i;
3485 static char buf[16];
3486
3487 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3488 if (skge_chips[i].id == hw->chip_id)
3489 return skge_chips[i].name;
3490
3491 snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
3492 return buf;
3493}
3494
3495
3496/*
3497 * Setup the board data structure, but don't bring up
3498 * the port(s)
3499 */
3500static int skge_reset(struct skge_hw *hw)
3501{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003502 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003503 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003504 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003505 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003506
3507 ctst = skge_read16(hw, B0_CTST);
3508
3509 /* do a SW reset */
3510 skge_write8(hw, B0_CTST, CS_RST_SET);
3511 skge_write8(hw, B0_CTST, CS_RST_CLR);
3512
3513 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003514 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3515 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003516
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003517 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3518 pci_write_config_word(hw->pdev, PCI_STATUS,
3519 pci_status | PCI_STATUS_ERROR_BITS);
3520 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003521 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3522
3523 /* restore CLK_RUN bits (for Yukon-Lite) */
3524 skge_write16(hw, B0_CTST,
3525 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3526
3527 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003528 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003529 pmd_type = skge_read8(hw, B2_PMD_TYP);
3530 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003531
Stephen Hemminger95566062005-06-27 11:33:02 -07003532 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003533 case CHIP_ID_GENESIS:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003534 switch (hw->phy_type) {
3535 case SK_PHY_XMAC:
3536 hw->phy_addr = PHY_ADDR_XMAC;
3537 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003538 case SK_PHY_BCOM:
3539 hw->phy_addr = PHY_ADDR_BCOM;
3540 break;
3541 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003542 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3543 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003544 return -EOPNOTSUPP;
3545 }
3546 break;
3547
3548 case CHIP_ID_YUKON:
3549 case CHIP_ID_YUKON_LITE:
3550 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003551 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003552 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003553
3554 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003555 break;
3556
3557 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003558 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3559 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003560 return -EOPNOTSUPP;
3561 }
3562
Stephen Hemminger981d0372005-06-27 11:33:06 -07003563 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3564 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3565 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003566
3567 /* read the adapters RAM size */
3568 t8 = skge_read8(hw, B2_E_0);
3569 if (hw->chip_id == CHIP_ID_GENESIS) {
3570 if (t8 == 3) {
3571 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003572 hw->ram_size = 0x100000;
3573 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003574 } else
3575 hw->ram_size = t8 * 512;
Linus Torvalds279e1da2007-11-15 08:44:36 -08003576 }
3577 else if (t8 == 0)
3578 hw->ram_size = 0x20000;
3579 else
3580 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003581
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003582 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003583
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003584 /* Use PHY IRQ for all but fiber based Genesis board */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003585 if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
3586 hw->intr_mask |= IS_EXT_REG;
3587
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003588 if (hw->chip_id == CHIP_ID_GENESIS)
3589 genesis_init(hw);
3590 else {
3591 /* switch power to VCC (WA for VAUX problem) */
3592 skge_write8(hw, B0_POWER_CTRL,
3593 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003594
Stephen Hemminger050ec182005-08-16 14:00:54 -07003595 /* avoid boards with stuck Hardware error bits */
3596 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3597 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003598 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003599 hw->intr_mask &= ~IS_HW_ERR;
3600 }
3601
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003602 /* Clear PHY COMA */
3603 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3604 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3605 reg &= ~PCI_PHY_COMA;
3606 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3607 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3608
3609
Stephen Hemminger981d0372005-06-27 11:33:06 -07003610 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003611 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3612 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003613 }
3614 }
3615
3616 /* turn off hardware timer (unused) */
3617 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3618 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3619 skge_write8(hw, B0_LED, LED_STAT_ON);
3620
3621 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003622 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003623 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003624
3625 /* Initialize ram interface */
3626 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3627
3628 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3629 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3630 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3631 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3632 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3633 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3634 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3635 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3636 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3637 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3638 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3639 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3640
3641 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3642
3643 /* Set interrupt moderation for Transmit only
3644 * Receive interrupts avoided by NAPI
3645 */
3646 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3647 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3648 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3649
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003650 skge_write32(hw, B0_IMSK, hw->intr_mask);
3651
Stephen Hemminger981d0372005-06-27 11:33:06 -07003652 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003653 if (hw->chip_id == CHIP_ID_GENESIS)
3654 genesis_reset(hw, i);
3655 else
3656 yukon_reset(hw, i);
3657 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003658
3659 return 0;
3660}
3661
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003662
3663#ifdef CONFIG_SKGE_DEBUG
3664
3665static struct dentry *skge_debug;
3666
3667static int skge_debug_show(struct seq_file *seq, void *v)
3668{
3669 struct net_device *dev = seq->private;
3670 const struct skge_port *skge = netdev_priv(dev);
3671 const struct skge_hw *hw = skge->hw;
3672 const struct skge_element *e;
3673
3674 if (!netif_running(dev))
3675 return -ENETDOWN;
3676
3677 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3678 skge_read32(hw, B0_IMSK));
3679
3680 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3681 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3682 const struct skge_tx_desc *t = e->desc;
3683 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3684 t->control, t->dma_hi, t->dma_lo, t->status,
3685 t->csum_offs, t->csum_write, t->csum_start);
3686 }
3687
3688 seq_printf(seq, "\nRx Ring: \n");
3689 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3690 const struct skge_rx_desc *r = e->desc;
3691
3692 if (r->control & BMU_OWN)
3693 break;
3694
3695 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3696 r->control, r->dma_hi, r->dma_lo, r->status,
3697 r->timestamp, r->csum1, r->csum1_start);
3698 }
3699
3700 return 0;
3701}
3702
3703static int skge_debug_open(struct inode *inode, struct file *file)
3704{
3705 return single_open(file, skge_debug_show, inode->i_private);
3706}
3707
3708static const struct file_operations skge_debug_fops = {
3709 .owner = THIS_MODULE,
3710 .open = skge_debug_open,
3711 .read = seq_read,
3712 .llseek = seq_lseek,
3713 .release = single_release,
3714};
3715
3716/*
3717 * Use network device events to create/remove/rename
3718 * debugfs file entries
3719 */
3720static int skge_device_event(struct notifier_block *unused,
3721 unsigned long event, void *ptr)
3722{
3723 struct net_device *dev = ptr;
3724 struct skge_port *skge;
3725 struct dentry *d;
3726
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003727 if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003728 goto done;
3729
3730 skge = netdev_priv(dev);
3731 switch(event) {
3732 case NETDEV_CHANGENAME:
3733 if (skge->debugfs) {
3734 d = debugfs_rename(skge_debug, skge->debugfs,
3735 skge_debug, dev->name);
3736 if (d)
3737 skge->debugfs = d;
3738 else {
3739 pr_info(PFX "%s: rename failed\n", dev->name);
3740 debugfs_remove(skge->debugfs);
3741 }
3742 }
3743 break;
3744
3745 case NETDEV_GOING_DOWN:
3746 if (skge->debugfs) {
3747 debugfs_remove(skge->debugfs);
3748 skge->debugfs = NULL;
3749 }
3750 break;
3751
3752 case NETDEV_UP:
3753 d = debugfs_create_file(dev->name, S_IRUGO,
3754 skge_debug, dev,
3755 &skge_debug_fops);
3756 if (!d || IS_ERR(d))
3757 pr_info(PFX "%s: debugfs create failed\n",
3758 dev->name);
3759 else
3760 skge->debugfs = d;
3761 break;
3762 }
3763
3764done:
3765 return NOTIFY_DONE;
3766}
3767
3768static struct notifier_block skge_notifier = {
3769 .notifier_call = skge_device_event,
3770};
3771
3772
3773static __init void skge_debug_init(void)
3774{
3775 struct dentry *ent;
3776
3777 ent = debugfs_create_dir("skge", NULL);
3778 if (!ent || IS_ERR(ent)) {
3779 pr_info(PFX "debugfs create directory failed\n");
3780 return;
3781 }
3782
3783 skge_debug = ent;
3784 register_netdevice_notifier(&skge_notifier);
3785}
3786
3787static __exit void skge_debug_cleanup(void)
3788{
3789 if (skge_debug) {
3790 unregister_netdevice_notifier(&skge_notifier);
3791 debugfs_remove(skge_debug);
3792 skge_debug = NULL;
3793 }
3794}
3795
3796#else
3797#define skge_debug_init()
3798#define skge_debug_cleanup()
3799#endif
3800
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003801static const struct net_device_ops skge_netdev_ops = {
3802 .ndo_open = skge_up,
3803 .ndo_stop = skge_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08003804 .ndo_start_xmit = skge_xmit_frame,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003805 .ndo_do_ioctl = skge_ioctl,
3806 .ndo_get_stats = skge_get_stats,
3807 .ndo_tx_timeout = skge_tx_timeout,
3808 .ndo_change_mtu = skge_change_mtu,
3809 .ndo_validate_addr = eth_validate_addr,
3810 .ndo_set_multicast_list = skge_set_multicast,
3811 .ndo_set_mac_address = skge_set_mac_address,
3812#ifdef CONFIG_NET_POLL_CONTROLLER
3813 .ndo_poll_controller = skge_netpoll,
3814#endif
3815};
3816
3817
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003818/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003819static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3820 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003821{
3822 struct skge_port *skge;
3823 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3824
3825 if (!dev) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003826 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003827 return NULL;
3828 }
3829
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003830 SET_NETDEV_DEV(dev, &hw->pdev->dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003831 dev->netdev_ops = &skge_netdev_ops;
3832 dev->ethtool_ops = &skge_ethtool_ops;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003833 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003834 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003835
Stephen Hemminger981d0372005-06-27 11:33:06 -07003836 if (highmem)
3837 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003838
3839 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003840 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003841 skge->netdev = dev;
3842 skge->hw = hw;
3843 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003844
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003845 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3846 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3847
3848 /* Auto speed and flow control */
3849 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003850 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003851 skge->duplex = -1;
3852 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003853 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003854
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003855 if (device_can_wakeup(&hw->pdev->dev)) {
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003856 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003857 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3858 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003859
3860 hw->dev[port] = dev;
3861
3862 skge->port = port;
3863
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003864 /* Only used for Genesis XMAC */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003865 setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003866
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003867 if (hw->chip_id != CHIP_ID_GENESIS) {
3868 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
3869 skge->rx_csum = 1;
3870 }
3871
3872 /* read the mac address */
3873 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
John W. Linville56230d52005-09-12 10:48:57 -04003874 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003875
3876 /* device is off until link detection */
3877 netif_carrier_off(dev);
3878 netif_stop_queue(dev);
3879
3880 return dev;
3881}
3882
3883static void __devinit skge_show_addr(struct net_device *dev)
3884{
3885 const struct skge_port *skge = netdev_priv(dev);
3886
3887 if (netif_msg_probe(skge))
Johannes Berge1749612008-10-27 15:59:26 -07003888 printk(KERN_INFO PFX "%s: addr %pM\n",
3889 dev->name, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003890}
3891
3892static int __devinit skge_probe(struct pci_dev *pdev,
3893 const struct pci_device_id *ent)
3894{
3895 struct net_device *dev, *dev1;
3896 struct skge_hw *hw;
3897 int err, using_dac = 0;
3898
Stephen Hemminger203babb2006-03-21 10:57:05 -08003899 err = pci_enable_device(pdev);
3900 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003901 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003902 goto err_out;
3903 }
3904
Stephen Hemminger203babb2006-03-21 10:57:05 -08003905 err = pci_request_regions(pdev, DRV_NAME);
3906 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003907 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003908 goto err_out_disable_pdev;
3909 }
3910
3911 pci_set_master(pdev);
3912
Yang Hongyang6a355282009-04-06 19:01:13 -07003913 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003914 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003915 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003916 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Stephen Hemminger93aea712006-03-21 10:57:02 -08003917 using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003918 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemminger93aea712006-03-21 10:57:02 -08003919 }
3920
3921 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003922 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003923 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003924 }
3925
3926#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003927 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003928 {
3929 u32 reg;
3930
3931 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3932 reg |= PCI_REV_DESC;
3933 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3934 }
3935#endif
3936
3937 err = -ENOMEM;
Michal Schmidt415e69e2009-10-01 08:13:23 +00003938 /* space for skge@pci:0000:04:00.0 */
3939 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:" )
3940 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003941 if (!hw) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003942 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003943 goto err_out_free_regions;
3944 }
Michal Schmidt415e69e2009-10-01 08:13:23 +00003945 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003946
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003947 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003948 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003949 spin_lock_init(&hw->phy_lock);
Joe Perches164165d2009-11-19 09:30:10 +00003950 tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003951
3952 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3953 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003954 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003955 goto err_out_free_hw;
3956 }
3957
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003958 err = skge_reset(hw);
3959 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003960 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003961
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003962 printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
3963 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger981d0372005-06-27 11:33:06 -07003964 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003965
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003966 dev = skge_devinit(hw, 0, using_dac);
3967 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003968 goto err_out_led_off;
3969
Stephen Hemmingerfae87592007-02-02 08:22:51 -08003970 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003971 if (!is_valid_ether_addr(dev->dev_addr))
3972 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07003973
Stephen Hemminger203babb2006-03-21 10:57:05 -08003974 err = register_netdev(dev);
3975 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003976 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003977 goto err_out_free_netdev;
3978 }
3979
Michal Schmidt415e69e2009-10-01 08:13:23 +00003980 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, hw->irq_name, hw);
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003981 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003982 dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003983 dev->name, pdev->irq);
3984 goto err_out_unregister;
3985 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003986 skge_show_addr(dev);
3987
Mike McCormackf1914222009-09-23 03:50:36 +00003988 if (hw->ports > 1) {
3989 dev1 = skge_devinit(hw, 1, using_dac);
3990 if (dev1 && register_netdev(dev1) == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003991 skge_show_addr(dev1);
3992 else {
3993 /* Failure to register second port need not be fatal */
Stephen Hemminger1479d132007-02-02 08:22:52 -08003994 dev_warn(&pdev->dev, "register of second port failed\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003995 hw->dev[1] = NULL;
Mike McCormackf1914222009-09-23 03:50:36 +00003996 hw->ports = 1;
3997 if (dev1)
3998 free_netdev(dev1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003999 }
4000 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07004001 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004002
4003 return 0;
4004
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07004005err_out_unregister:
4006 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004007err_out_free_netdev:
4008 free_netdev(dev);
4009err_out_led_off:
4010 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004011err_out_iounmap:
4012 iounmap(hw->regs);
4013err_out_free_hw:
4014 kfree(hw);
4015err_out_free_regions:
4016 pci_release_regions(pdev);
4017err_out_disable_pdev:
4018 pci_disable_device(pdev);
4019 pci_set_drvdata(pdev, NULL);
4020err_out:
4021 return err;
4022}
4023
4024static void __devexit skge_remove(struct pci_dev *pdev)
4025{
4026 struct skge_hw *hw = pci_get_drvdata(pdev);
4027 struct net_device *dev0, *dev1;
4028
Stephen Hemminger95566062005-06-27 11:33:02 -07004029 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004030 return;
4031
Stephen Hemminger208491d82007-02-16 15:37:39 -08004032 flush_scheduled_work();
4033
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004034 if ((dev1 = hw->dev[1]))
4035 unregister_netdev(dev1);
4036 dev0 = hw->dev[0];
4037 unregister_netdev(dev0);
4038
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07004039 tasklet_disable(&hw->phy_task);
4040
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004041 spin_lock_irq(&hw->hw_lock);
4042 hw->intr_mask = 0;
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004043 skge_write32(hw, B0_IMSK, 0);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07004044 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004045 spin_unlock_irq(&hw->hw_lock);
4046
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004047 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004048 skge_write8(hw, B0_CTST, CS_RST_SET);
4049
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004050 free_irq(pdev->irq, hw);
4051 pci_release_regions(pdev);
4052 pci_disable_device(pdev);
4053 if (dev1)
4054 free_netdev(dev1);
4055 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004056
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004057 iounmap(hw->regs);
4058 kfree(hw);
4059 pci_set_drvdata(pdev, NULL);
4060}
4061
4062#ifdef CONFIG_PM
Pavel Machek2a569572005-07-07 17:56:40 -07004063static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004064{
4065 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08004066 int i, err, wol = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004067
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004068 if (!hw)
4069 return 0;
4070
Stephen Hemmingera504e642007-02-02 08:22:53 -08004071 err = pci_save_state(pdev);
4072 if (err)
4073 return err;
4074
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004075 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004076 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004077 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004078
Stephen Hemmingera504e642007-02-02 08:22:53 -08004079 if (netif_running(dev))
4080 skge_down(dev);
4081 if (skge->wol)
4082 skge_wol_init(skge);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004083
Stephen Hemmingera504e642007-02-02 08:22:53 -08004084 wol |= skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004085 }
4086
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004087 skge_write32(hw, B0_IMSK, 0);
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004088
4089 pci_prepare_to_sleep(pdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004090
4091 return 0;
4092}
4093
4094static int skge_resume(struct pci_dev *pdev)
4095{
4096 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004097 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004098
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004099 if (!hw)
4100 return 0;
4101
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004102 err = pci_back_from_sleep(pdev);
Stephen Hemmingera504e642007-02-02 08:22:53 -08004103 if (err)
4104 goto out;
4105
4106 err = pci_restore_state(pdev);
4107 if (err)
4108 goto out;
4109
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004110 err = skge_reset(hw);
4111 if (err)
4112 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004113
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004114 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004115 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004116
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004117 if (netif_running(dev)) {
4118 err = skge_up(dev);
4119
4120 if (err) {
4121 printk(KERN_ERR PFX "%s: could not up: %d\n",
4122 dev->name, err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004123 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004124 goto out;
4125 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004126 }
4127 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004128out:
4129 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004130}
4131#endif
4132
Stephen Hemminger692412b2007-04-09 15:32:45 -07004133static void skge_shutdown(struct pci_dev *pdev)
4134{
4135 struct skge_hw *hw = pci_get_drvdata(pdev);
4136 int i, wol = 0;
4137
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004138 if (!hw)
4139 return;
4140
Stephen Hemminger692412b2007-04-09 15:32:45 -07004141 for (i = 0; i < hw->ports; i++) {
4142 struct net_device *dev = hw->dev[i];
4143 struct skge_port *skge = netdev_priv(dev);
4144
4145 if (skge->wol)
4146 skge_wol_init(skge);
4147 wol |= skge->wol;
4148 }
4149
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004150 if (pci_enable_wake(pdev, PCI_D3cold, wol))
4151 pci_enable_wake(pdev, PCI_D3hot, wol);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004152
4153 pci_disable_device(pdev);
4154 pci_set_power_state(pdev, PCI_D3hot);
4155
4156}
4157
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004158static struct pci_driver skge_driver = {
4159 .name = DRV_NAME,
4160 .id_table = skge_id_table,
4161 .probe = skge_probe,
4162 .remove = __devexit_p(skge_remove),
4163#ifdef CONFIG_PM
4164 .suspend = skge_suspend,
4165 .resume = skge_resume,
4166#endif
Stephen Hemminger692412b2007-04-09 15:32:45 -07004167 .shutdown = skge_shutdown,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004168};
4169
4170static int __init skge_init_module(void)
4171{
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004172 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004173 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004174}
4175
4176static void __exit skge_cleanup_module(void)
4177{
4178 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004179 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004180}
4181
4182module_init(skge_init_module);
4183module_exit(skge_cleanup_module);