blob: be092e8e5d85aa7a7ef9abda038aff2ccce35d74 [file] [log] [blame]
Tony Lindgrenb63128e2009-12-11 16:16:32 -08001/*
2 * Helper module for board specific I2C bus registration
3 *
4 * Copyright (C) 2009 Nokia Corporation.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
18 * 02110-1301 USA
19 *
20 */
21
Tony Lindgrene4c060d2012-10-05 13:25:59 -070022#include "soc.h"
Tony Lindgren2a296c82012-10-02 17:41:35 -070023#include "omap_hwmod.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070024#include "omap_device.h"
Tony Lindgrenb63128e2009-12-11 16:16:32 -080025
Paul Walmsleyb13159a2012-10-29 20:57:44 -060026#include "prm.h"
27#include "common.h"
Tony Lindgrenb63128e2009-12-11 16:16:32 -080028#include "mux.h"
Tony Lindgren3a8761c2012-10-08 09:11:22 -070029#include "i2c.h"
Tony Lindgrenb63128e2009-12-11 16:16:32 -080030
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060031/* In register I2C_CON, Bit 15 is the I2C enable bit */
32#define I2C_EN BIT(15)
33#define OMAP2_I2C_CON_OFFSET 0x24
34#define OMAP4_I2C_CON_OFFSET 0xA4
35
Tony Lindgren3a8761c2012-10-08 09:11:22 -070036#define MAX_OMAP_I2C_HWMOD_NAME_LEN 16
37
38static void __init omap2_i2c_mux_pins(int bus_id)
Tony Lindgrenb63128e2009-12-11 16:16:32 -080039{
Tony Lindgrenf99bf162010-07-05 16:31:40 +030040 char mux_name[sizeof("i2c2_scl.i2c2_scl")];
Tony Lindgrenb63128e2009-12-11 16:16:32 -080041
42 /* First I2C bus is not muxable */
Tony Lindgrenf99bf162010-07-05 16:31:40 +030043 if (bus_id == 1)
44 return;
Tony Lindgrenb63128e2009-12-11 16:16:32 -080045
Tony Lindgrenf99bf162010-07-05 16:31:40 +030046 sprintf(mux_name, "i2c%i_scl.i2c%i_scl", bus_id, bus_id);
47 omap_mux_init_signal(mux_name, OMAP_PIN_INPUT);
48 sprintf(mux_name, "i2c%i_sda.i2c%i_sda", bus_id, bus_id);
49 omap_mux_init_signal(mux_name, OMAP_PIN_INPUT);
Tony Lindgrenb63128e2009-12-11 16:16:32 -080050}
Avinash.H.M6d3c55f2011-07-10 05:27:16 -060051
52/**
53 * omap_i2c_reset - reset the omap i2c module.
54 * @oh: struct omap_hwmod *
55 *
56 * The i2c moudle in omap2, omap3 had a special sequence to reset. The
57 * sequence is:
58 * - Disable the I2C.
59 * - Write to SOFTRESET bit.
60 * - Enable the I2C.
61 * - Poll on the RESETDONE bit.
62 * The sequence is implemented in below function. This is called for 2420,
63 * 2430 and omap3.
64 */
65int omap_i2c_reset(struct omap_hwmod *oh)
66{
67 u32 v;
68 u16 i2c_con;
69 int c = 0;
70
71 if (oh->class->rev == OMAP_I2C_IP_VERSION_2) {
72 i2c_con = OMAP4_I2C_CON_OFFSET;
73 } else if (oh->class->rev == OMAP_I2C_IP_VERSION_1) {
74 i2c_con = OMAP2_I2C_CON_OFFSET;
75 } else {
76 WARN(1, "Cannot reset I2C block %s: unsupported revision\n",
77 oh->name);
78 return -EINVAL;
79 }
80
81 /* Disable I2C */
82 v = omap_hwmod_read(oh, i2c_con);
83 v &= ~I2C_EN;
84 omap_hwmod_write(v, oh, i2c_con);
85
86 /* Write to the SOFTRESET bit */
87 omap_hwmod_softreset(oh);
88
89 /* Enable I2C */
90 v = omap_hwmod_read(oh, i2c_con);
91 v |= I2C_EN;
92 omap_hwmod_write(v, oh, i2c_con);
93
94 /* Poll on RESETDONE bit */
95 omap_test_timeout((omap_hwmod_read(oh,
96 oh->class->sysc->syss_offs)
97 & SYSS_RESETDONE_MASK),
98 MAX_MODULE_SOFTRESET_WAIT, c);
99
100 if (c == MAX_MODULE_SOFTRESET_WAIT)
101 pr_warning("%s: %s: softreset failed (waited %d usec)\n",
102 __func__, oh->name, MAX_MODULE_SOFTRESET_WAIT);
103 else
104 pr_debug("%s: %s: softreset in %d usec\n", __func__,
105 oh->name, c);
106
107 return 0;
108}
Tony Lindgren3a8761c2012-10-08 09:11:22 -0700109
110static const char name[] = "omap_i2c";
111
112int __init omap_i2c_add_bus(struct omap_i2c_bus_platform_data *i2c_pdata,
113 int bus_id)
114{
115 int l;
116 struct omap_hwmod *oh;
117 struct platform_device *pdev;
118 char oh_name[MAX_OMAP_I2C_HWMOD_NAME_LEN];
119 struct omap_i2c_bus_platform_data *pdata;
120 struct omap_i2c_dev_attr *dev_attr;
121
122 omap2_i2c_mux_pins(bus_id);
123
124 l = snprintf(oh_name, MAX_OMAP_I2C_HWMOD_NAME_LEN, "i2c%d", bus_id);
125 WARN(l >= MAX_OMAP_I2C_HWMOD_NAME_LEN,
126 "String buffer overflow in I2C%d device setup\n", bus_id);
127 oh = omap_hwmod_lookup(oh_name);
128 if (!oh) {
129 pr_err("Could not look up %s\n", oh_name);
130 return -EEXIST;
131 }
132
133 pdata = i2c_pdata;
134 /*
135 * pass the hwmod class's CPU-specific knowledge of I2C IP revision in
136 * use, and functionality implementation flags, up to the OMAP I2C
137 * driver via platform data
138 */
139 pdata->rev = oh->class->rev;
140
141 dev_attr = (struct omap_i2c_dev_attr *)oh->dev_attr;
142 pdata->flags = dev_attr->flags;
143
144 pdev = omap_device_build(name, bus_id, oh, pdata,
145 sizeof(struct omap_i2c_bus_platform_data),
146 NULL, 0, 0);
147 WARN(IS_ERR(pdev), "Could not build omap_device for %s\n", name);
148
149 return PTR_RET(pdev);
150}
151