blob: 844e8ac593e270125980df3ecced92b6d6322f5e [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/*
2 * arch/arm/mach-ixp4xx/include/mach/io.h
3 *
4 * Author: Deepak Saxena <dsaxena@plexity.net>
5 *
6 * Copyright (C) 2002-2005 MontaVista Software, Inc.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#ifndef __ASM_ARM_ARCH_IO_H
14#define __ASM_ARM_ARCH_IO_H
15
16#include <linux/bitops.h>
17
18#include <mach/hardware.h>
19
Russell Kinga09e64f2008-08-05 16:14:15 +010020extern int (*ixp4xx_pci_read)(u32 addr, u32 cmd, u32* data);
21extern int ixp4xx_pci_write(u32 addr, u32 cmd, u32 data);
22
23
24/*
25 * IXP4xx provides two methods of accessing PCI memory space:
26 *
Krzysztof Hałasaed5b9fa2009-11-15 18:02:10 +010027 * 1) A direct mapped window from 0x48000000 to 0x4BFFFFFF (64MB).
Russell Kinga09e64f2008-08-05 16:14:15 +010028 * To access PCI via this space, we simply ioremap() the BAR
29 * into the kernel and we can use the standard read[bwl]/write[bwl]
30 * macros. This is the preffered method due to speed but it
Krzysztof Hałasaed5b9fa2009-11-15 18:02:10 +010031 * limits the system to just 64MB of PCI memory. This can be
32 * problematic if using video cards and other memory-heavy targets.
Russell Kinga09e64f2008-08-05 16:14:15 +010033 *
Krzysztof Hałasaed5b9fa2009-11-15 18:02:10 +010034 * 2) If > 64MB of memory space is required, the IXP4xx can use indirect
35 * registers to access the whole 4 GB of PCI memory space (as we do below
36 * for I/O transactions). This allows currently for up to 1 GB (0x10000000
37 * to 0x4FFFFFFF) of memory on the bus. The disadvantage of this is that
38 * every PCI access requires three local register accesses plus a spinlock,
39 * but in some cases the performance hit is acceptable. In addition, you
40 * cannot mmap() PCI devices in this case.
Russell Kinga09e64f2008-08-05 16:14:15 +010041 */
Rob Herring5621caa2012-02-10 20:04:56 -060042#ifdef CONFIG_IXP4XX_INDIRECT_PCI
Russell Kinga09e64f2008-08-05 16:14:15 +010043
Russell Kinga09e64f2008-08-05 16:14:15 +010044/*
45 * In the case of using indirect PCI, we simply return the actual PCI
46 * address and our read/write implementation use that to drive the
47 * access registers. If something outside of PCI is ioremap'd, we
48 * fallback to the default.
49 */
Krzysztof Hałasacba36222009-11-15 01:25:06 +010050
Arnd Bergmann926aabd2014-03-16 20:23:18 +010051extern unsigned long pcibios_min_mem;
Krzysztof Hałasacba36222009-11-15 01:25:06 +010052static inline int is_pci_memory(u32 addr)
53{
Arnd Bergmann926aabd2014-03-16 20:23:18 +010054 return (addr >= pcibios_min_mem) && (addr <= 0x4FFFFFFF);
Krzysztof Hałasacba36222009-11-15 01:25:06 +010055}
56
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +010057#define writeb(v, p) __indirect_writeb(v, p)
58#define writew(v, p) __indirect_writew(v, p)
59#define writel(v, p) __indirect_writel(v, p)
Russell Kinga09e64f2008-08-05 16:14:15 +010060
Arnd Bergmanne43b21c2014-11-10 15:10:32 +010061#define writeb_relaxed(v, p) __indirect_writeb(v, p)
62#define writew_relaxed(v, p) __indirect_writew(v, p)
63#define writel_relaxed(v, p) __indirect_writel(v, p)
64
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +010065#define writesb(p, v, l) __indirect_writesb(p, v, l)
66#define writesw(p, v, l) __indirect_writesw(p, v, l)
67#define writesl(p, v, l) __indirect_writesl(p, v, l)
Russell Kinga09e64f2008-08-05 16:14:15 +010068
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +010069#define readb(p) __indirect_readb(p)
70#define readw(p) __indirect_readw(p)
71#define readl(p) __indirect_readl(p)
72
Arnd Bergmanne43b21c2014-11-10 15:10:32 +010073#define readb_relaxed(p) __indirect_readb(p)
74#define readw_relaxed(p) __indirect_readw(p)
75#define readl_relaxed(p) __indirect_readl(p)
76
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +010077#define readsb(p, v, l) __indirect_readsb(p, v, l)
78#define readsw(p, v, l) __indirect_readsw(p, v, l)
79#define readsl(p, v, l) __indirect_readsl(p, v, l)
80
81static inline void __indirect_writeb(u8 value, volatile void __iomem *p)
Russell Kinga09e64f2008-08-05 16:14:15 +010082{
83 u32 addr = (u32)p;
84 u32 n, byte_enables, data;
85
Krzysztof Hałasacba36222009-11-15 01:25:06 +010086 if (!is_pci_memory(addr)) {
Arnd Bergmanne43b21c2014-11-10 15:10:32 +010087 __raw_writeb(value, p);
Russell Kinga09e64f2008-08-05 16:14:15 +010088 return;
89 }
90
91 n = addr % 4;
92 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
93 data = value << (8*n);
94 ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
95}
96
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +010097static inline void __indirect_writesb(volatile void __iomem *bus_addr,
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +010098 const void *p, int count)
Russell Kinga09e64f2008-08-05 16:14:15 +010099{
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100100 const u8 *vaddr = p;
101
Russell Kinga09e64f2008-08-05 16:14:15 +0100102 while (count--)
103 writeb(*vaddr++, bus_addr);
104}
105
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100106static inline void __indirect_writew(u16 value, volatile void __iomem *p)
Russell Kinga09e64f2008-08-05 16:14:15 +0100107{
108 u32 addr = (u32)p;
109 u32 n, byte_enables, data;
110
Krzysztof Hałasacba36222009-11-15 01:25:06 +0100111 if (!is_pci_memory(addr)) {
Arnd Bergmanne43b21c2014-11-10 15:10:32 +0100112 __raw_writew(value, p);
Russell Kinga09e64f2008-08-05 16:14:15 +0100113 return;
114 }
115
116 n = addr % 4;
117 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
118 data = value << (8*n);
119 ixp4xx_pci_write(addr, byte_enables | NP_CMD_MEMWRITE, data);
120}
121
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100122static inline void __indirect_writesw(volatile void __iomem *bus_addr,
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100123 const void *p, int count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100124{
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100125 const u16 *vaddr = p;
126
Russell Kinga09e64f2008-08-05 16:14:15 +0100127 while (count--)
128 writew(*vaddr++, bus_addr);
129}
130
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100131static inline void __indirect_writel(u32 value, volatile void __iomem *p)
Russell Kinga09e64f2008-08-05 16:14:15 +0100132{
133 u32 addr = (__force u32)p;
Krzysztof Hałasacba36222009-11-15 01:25:06 +0100134
135 if (!is_pci_memory(addr)) {
Russell Kinga09e64f2008-08-05 16:14:15 +0100136 __raw_writel(value, p);
137 return;
138 }
139
140 ixp4xx_pci_write(addr, NP_CMD_MEMWRITE, value);
141}
142
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100143static inline void __indirect_writesl(volatile void __iomem *bus_addr,
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100144 const void *p, int count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100145{
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100146 const u32 *vaddr = p;
Russell Kinga09e64f2008-08-05 16:14:15 +0100147 while (count--)
148 writel(*vaddr++, bus_addr);
149}
150
Arnd Bergmannd66e5132015-11-20 23:20:28 +0100151static inline u8 __indirect_readb(const volatile void __iomem *p)
Russell Kinga09e64f2008-08-05 16:14:15 +0100152{
153 u32 addr = (u32)p;
154 u32 n, byte_enables, data;
155
Krzysztof Hałasacba36222009-11-15 01:25:06 +0100156 if (!is_pci_memory(addr))
Arnd Bergmanne43b21c2014-11-10 15:10:32 +0100157 return __raw_readb(p);
Russell Kinga09e64f2008-08-05 16:14:15 +0100158
159 n = addr % 4;
160 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
161 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
162 return 0xff;
163
164 return data >> (8*n);
165}
166
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100167static inline void __indirect_readsb(const volatile void __iomem *bus_addr,
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100168 void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100169{
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100170 u8 *vaddr = p;
171
Russell Kinga09e64f2008-08-05 16:14:15 +0100172 while (count--)
173 *vaddr++ = readb(bus_addr);
174}
175
Arnd Bergmannd66e5132015-11-20 23:20:28 +0100176static inline u16 __indirect_readw(const volatile void __iomem *p)
Russell Kinga09e64f2008-08-05 16:14:15 +0100177{
178 u32 addr = (u32)p;
179 u32 n, byte_enables, data;
180
Krzysztof Hałasacba36222009-11-15 01:25:06 +0100181 if (!is_pci_memory(addr))
Arnd Bergmanne43b21c2014-11-10 15:10:32 +0100182 return __raw_readw(p);
Russell Kinga09e64f2008-08-05 16:14:15 +0100183
184 n = addr % 4;
185 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
186 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_MEMREAD, &data))
187 return 0xffff;
188
189 return data>>(8*n);
190}
191
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100192static inline void __indirect_readsw(const volatile void __iomem *bus_addr,
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100193 void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100194{
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100195 u16 *vaddr = p;
196
Russell Kinga09e64f2008-08-05 16:14:15 +0100197 while (count--)
198 *vaddr++ = readw(bus_addr);
199}
200
Arnd Bergmannd66e5132015-11-20 23:20:28 +0100201static inline u32 __indirect_readl(const volatile void __iomem *p)
Russell Kinga09e64f2008-08-05 16:14:15 +0100202{
203 u32 addr = (__force u32)p;
204 u32 data;
205
Krzysztof Hałasacba36222009-11-15 01:25:06 +0100206 if (!is_pci_memory(addr))
Russell Kinga09e64f2008-08-05 16:14:15 +0100207 return __raw_readl(p);
208
209 if (ixp4xx_pci_read(addr, NP_CMD_MEMREAD, &data))
210 return 0xffffffff;
211
212 return data;
213}
214
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100215static inline void __indirect_readsl(const volatile void __iomem *bus_addr,
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100216 void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100217{
Arnd Bergmann1f3b4d82016-01-15 13:32:43 +0100218 u32 *vaddr = p;
219
Russell Kinga09e64f2008-08-05 16:14:15 +0100220 while (count--)
221 *vaddr++ = readl(bus_addr);
222}
223
224
225/*
226 * We can use the built-in functions b/c they end up calling writeb/readb
227 */
228#define memset_io(c,v,l) _memset_io((c),(v),(l))
229#define memcpy_fromio(a,c,l) _memcpy_fromio((a),(c),(l))
230#define memcpy_toio(c,a,l) _memcpy_toio((c),(a),(l))
231
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100232#endif /* CONFIG_IXP4XX_INDIRECT_PCI */
Russell Kinga09e64f2008-08-05 16:14:15 +0100233
234#ifndef CONFIG_PCI
235
Russell King0560cf52008-11-30 11:45:54 +0000236#define __io(v) __typesafe_io(v)
Russell Kinga09e64f2008-08-05 16:14:15 +0100237
238#else
239
240/*
241 * IXP4xx does not have a transparent cpu -> PCI I/O translation
242 * window. Instead, it has a set of registers that must be tweaked
243 * with the proper byte lanes, command types, and address for the
244 * transaction. This means that we need to override the default
245 * I/O functions.
246 */
Russell Kinga09e64f2008-08-05 16:14:15 +0100247
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200248#define outb outb
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100249static inline void outb(u8 value, u32 addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100250{
251 u32 n, byte_enables, data;
252 n = addr % 4;
253 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
254 data = value << (8*n);
255 ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
256}
257
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200258#define outsb outsb
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100259static inline void outsb(u32 io_addr, const void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100260{
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100261 const u8 *vaddr = p;
262
Russell Kinga09e64f2008-08-05 16:14:15 +0100263 while (count--)
264 outb(*vaddr++, io_addr);
265}
266
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200267#define outw outw
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100268static inline void outw(u16 value, u32 addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100269{
270 u32 n, byte_enables, data;
271 n = addr % 4;
272 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
273 data = value << (8*n);
274 ixp4xx_pci_write(addr, byte_enables | NP_CMD_IOWRITE, data);
275}
276
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200277#define outsw outsw
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100278static inline void outsw(u32 io_addr, const void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100279{
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100280 const u16 *vaddr = p;
Russell Kinga09e64f2008-08-05 16:14:15 +0100281 while (count--)
282 outw(cpu_to_le16(*vaddr++), io_addr);
283}
284
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200285#define outl outl
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100286static inline void outl(u32 value, u32 addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100287{
288 ixp4xx_pci_write(addr, NP_CMD_IOWRITE, value);
289}
290
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200291#define outsl outsl
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100292static inline void outsl(u32 io_addr, const void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100293{
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100294 const u32 *vaddr = p;
Russell Kinga09e64f2008-08-05 16:14:15 +0100295 while (count--)
Krzysztof Hałasa9f2c9492009-11-11 00:21:48 +0100296 outl(cpu_to_le32(*vaddr++), io_addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100297}
298
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200299#define inb inb
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100300static inline u8 inb(u32 addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100301{
302 u32 n, byte_enables, data;
303 n = addr % 4;
304 byte_enables = (0xf & ~BIT(n)) << IXP4XX_PCI_NP_CBE_BESL;
305 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
306 return 0xff;
307
308 return data >> (8*n);
309}
310
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200311#define insb insb
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100312static inline void insb(u32 io_addr, void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100313{
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100314 u8 *vaddr = p;
Russell Kinga09e64f2008-08-05 16:14:15 +0100315 while (count--)
316 *vaddr++ = inb(io_addr);
317}
318
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200319#define inw inw
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100320static inline u16 inw(u32 addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100321{
322 u32 n, byte_enables, data;
323 n = addr % 4;
324 byte_enables = (0xf & ~(BIT(n) | BIT(n+1))) << IXP4XX_PCI_NP_CBE_BESL;
325 if (ixp4xx_pci_read(addr, byte_enables | NP_CMD_IOREAD, &data))
326 return 0xffff;
327
328 return data>>(8*n);
329}
330
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200331#define insw insw
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100332static inline void insw(u32 io_addr, void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100333{
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100334 u16 *vaddr = p;
Russell Kinga09e64f2008-08-05 16:14:15 +0100335 while (count--)
336 *vaddr++ = le16_to_cpu(inw(io_addr));
337}
338
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200339#define inl inl
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100340static inline u32 inl(u32 addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100341{
342 u32 data;
343 if (ixp4xx_pci_read(addr, NP_CMD_IOREAD, &data))
344 return 0xffffffff;
345
346 return data;
347}
348
Thierry Reding2e0fa0c2014-10-01 14:15:34 +0200349#define insl insl
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100350static inline void insl(u32 io_addr, void *p, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100351{
Arnd Bergmann1aeb3c52015-01-26 13:19:23 +0100352 u32 *vaddr = p;
Russell Kinga09e64f2008-08-05 16:14:15 +0100353 while (count--)
Krzysztof Hałasa9f2c9492009-11-11 00:21:48 +0100354 *vaddr++ = le32_to_cpu(inl(io_addr));
Russell Kinga09e64f2008-08-05 16:14:15 +0100355}
356
357#define PIO_OFFSET 0x10000UL
358#define PIO_MASK 0x0ffffUL
359
360#define __is_io_address(p) (((unsigned long)p >= PIO_OFFSET) && \
361 ((unsigned long)p <= (PIO_MASK + PIO_OFFSET)))
Krzysztof Hałasa9f2c9492009-11-11 00:21:48 +0100362
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100363#define ioread8(p) ioread8(p)
Arnd Bergmannd66e5132015-11-20 23:20:28 +0100364static inline u8 ioread8(const void __iomem *addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100365{
366 unsigned long port = (unsigned long __force)addr;
367 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100368 return (unsigned int)inb(port & PIO_MASK);
Russell Kinga09e64f2008-08-05 16:14:15 +0100369 else
370#ifndef CONFIG_IXP4XX_INDIRECT_PCI
Krzysztof Hałasa59c29012010-01-10 13:55:11 +0100371 return (unsigned int)__raw_readb(addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100372#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100373 return (unsigned int)__indirect_readb(addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100374#endif
375}
376
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100377#define ioread8_rep(p, v, c) ioread8_rep(p, v, c)
378static inline void ioread8_rep(const void __iomem *addr, void *vaddr, u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100379{
380 unsigned long port = (unsigned long __force)addr;
381 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100382 insb(port & PIO_MASK, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100383 else
384#ifndef CONFIG_IXP4XX_INDIRECT_PCI
385 __raw_readsb(addr, vaddr, count);
386#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100387 __indirect_readsb(addr, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100388#endif
389}
390
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100391#define ioread16(p) ioread16(p)
Arnd Bergmannd66e5132015-11-20 23:20:28 +0100392static inline u16 ioread16(const void __iomem *addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100393{
394 unsigned long port = (unsigned long __force)addr;
395 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100396 return (unsigned int)inw(port & PIO_MASK);
Russell Kinga09e64f2008-08-05 16:14:15 +0100397 else
398#ifndef CONFIG_IXP4XX_INDIRECT_PCI
Krzysztof Hałasa59c29012010-01-10 13:55:11 +0100399 return le16_to_cpu((__force __le16)__raw_readw(addr));
Russell Kinga09e64f2008-08-05 16:14:15 +0100400#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100401 return (unsigned int)__indirect_readw(addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100402#endif
403}
404
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100405#define ioread16_rep(p, v, c) ioread16_rep(p, v, c)
406static inline void ioread16_rep(const void __iomem *addr, void *vaddr,
407 u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100408{
409 unsigned long port = (unsigned long __force)addr;
410 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100411 insw(port & PIO_MASK, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100412 else
413#ifndef CONFIG_IXP4XX_INDIRECT_PCI
414 __raw_readsw(addr, vaddr, count);
415#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100416 __indirect_readsw(addr, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100417#endif
418}
419
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100420#define ioread32(p) ioread32(p)
Arnd Bergmannd66e5132015-11-20 23:20:28 +0100421static inline u32 ioread32(const void __iomem *addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100422{
423 unsigned long port = (unsigned long __force)addr;
424 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100425 return (unsigned int)inl(port & PIO_MASK);
Russell Kinga09e64f2008-08-05 16:14:15 +0100426 else {
427#ifndef CONFIG_IXP4XX_INDIRECT_PCI
428 return le32_to_cpu((__force __le32)__raw_readl(addr));
429#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100430 return (unsigned int)__indirect_readl(addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100431#endif
432 }
433}
434
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100435#define ioread32_rep(p, v, c) ioread32_rep(p, v, c)
436static inline void ioread32_rep(const void __iomem *addr, void *vaddr,
437 u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100438{
439 unsigned long port = (unsigned long __force)addr;
440 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100441 insl(port & PIO_MASK, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100442 else
443#ifndef CONFIG_IXP4XX_INDIRECT_PCI
444 __raw_readsl(addr, vaddr, count);
445#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100446 __indirect_readsl(addr, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100447#endif
448}
449
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100450#define iowrite8(v, p) iowrite8(v, p)
451static inline void iowrite8(u8 value, void __iomem *addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100452{
453 unsigned long port = (unsigned long __force)addr;
454 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100455 outb(value, port & PIO_MASK);
Russell Kinga09e64f2008-08-05 16:14:15 +0100456 else
457#ifndef CONFIG_IXP4XX_INDIRECT_PCI
Krzysztof Hałasa59c29012010-01-10 13:55:11 +0100458 __raw_writeb(value, addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100459#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100460 __indirect_writeb(value, addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100461#endif
462}
463
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100464#define iowrite8_rep(p, v, c) iowrite8_rep(p, v, c)
465static inline void iowrite8_rep(void __iomem *addr, const void *vaddr,
466 u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100467{
468 unsigned long port = (unsigned long __force)addr;
469 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100470 outsb(port & PIO_MASK, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100471 else
472#ifndef CONFIG_IXP4XX_INDIRECT_PCI
473 __raw_writesb(addr, vaddr, count);
474#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100475 __indirect_writesb(addr, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100476#endif
477}
478
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100479#define iowrite16(v, p) iowrite16(v, p)
480static inline void iowrite16(u16 value, void __iomem *addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100481{
482 unsigned long port = (unsigned long __force)addr;
483 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100484 outw(value, port & PIO_MASK);
Russell Kinga09e64f2008-08-05 16:14:15 +0100485 else
486#ifndef CONFIG_IXP4XX_INDIRECT_PCI
487 __raw_writew(cpu_to_le16(value), addr);
488#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100489 __indirect_writew(value, addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100490#endif
491}
492
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100493#define iowrite16_rep(p, v, c) iowrite16_rep(p, v, c)
494static inline void iowrite16_rep(void __iomem *addr, const void *vaddr,
495 u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100496{
497 unsigned long port = (unsigned long __force)addr;
498 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100499 outsw(port & PIO_MASK, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100500 else
501#ifndef CONFIG_IXP4XX_INDIRECT_PCI
502 __raw_writesw(addr, vaddr, count);
503#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100504 __indirect_writesw(addr, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100505#endif
506}
507
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100508#define iowrite32(v, p) iowrite32(v, p)
509static inline void iowrite32(u32 value, void __iomem *addr)
Russell Kinga09e64f2008-08-05 16:14:15 +0100510{
511 unsigned long port = (unsigned long __force)addr;
512 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100513 outl(value, port & PIO_MASK);
Russell Kinga09e64f2008-08-05 16:14:15 +0100514 else
515#ifndef CONFIG_IXP4XX_INDIRECT_PCI
516 __raw_writel((u32 __force)cpu_to_le32(value), addr);
517#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100518 __indirect_writel(value, addr);
Russell Kinga09e64f2008-08-05 16:14:15 +0100519#endif
520}
521
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100522#define iowrite32_rep(p, v, c) iowrite32_rep(p, v, c)
523static inline void iowrite32_rep(void __iomem *addr, const void *vaddr,
524 u32 count)
Russell Kinga09e64f2008-08-05 16:14:15 +0100525{
526 unsigned long port = (unsigned long __force)addr;
527 if (__is_io_address(port))
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100528 outsl(port & PIO_MASK, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100529 else
530#ifndef CONFIG_IXP4XX_INDIRECT_PCI
531 __raw_writesl(addr, vaddr, count);
532#else
Krzysztof Hałasa28f85cd2009-11-14 19:44:44 +0100533 __indirect_writesl(addr, vaddr, count);
Russell Kinga09e64f2008-08-05 16:14:15 +0100534#endif
535}
536
Arnd Bergmannc4caa8d2016-06-10 10:51:04 +0200537#define ioport_map(port, nr) ioport_map(port, nr)
538static inline void __iomem *ioport_map(unsigned long port, unsigned int nr)
539{
540 return ((void __iomem*)((port) + PIO_OFFSET));
541}
542#define ioport_unmap(addr) ioport_unmap(addr)
543static inline void ioport_unmap(void __iomem *addr)
544{
545}
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100546#endif /* CONFIG_PCI */
Russell Kinga09e64f2008-08-05 16:14:15 +0100547
Krzysztof Hałasa58e570d2009-11-14 22:55:42 +0100548#endif /* __ASM_ARM_ARCH_IO_H */