Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 1 | /* |
| 2 | * An SPI driver for the Philips PCF2123 RTC |
| 3 | * Copyright 2009 Cyber Switching, Inc. |
| 4 | * |
| 5 | * Author: Chris Verges <chrisv@cyberswitching.com> |
| 6 | * Maintainers: http://www.cyberswitching.com |
| 7 | * |
| 8 | * based on the RS5C348 driver in this same directory. |
| 9 | * |
| 10 | * Thanks to Christian Pellegrin <chripell@fsfe.org> for |
| 11 | * the sysfs contributions to this driver. |
| 12 | * |
| 13 | * This program is free software; you can redistribute it and/or modify |
| 14 | * it under the terms of the GNU General Public License version 2 as |
| 15 | * published by the Free Software Foundation. |
| 16 | * |
| 17 | * Please note that the CS is active high, so platform data |
| 18 | * should look something like: |
| 19 | * |
| 20 | * static struct spi_board_info ek_spi_devices[] = { |
Sachin Kamat | 369015f | 2013-07-03 15:06:01 -0700 | [diff] [blame] | 21 | * ... |
| 22 | * { |
| 23 | * .modalias = "rtc-pcf2123", |
| 24 | * .chip_select = 1, |
| 25 | * .controller_data = (void *)AT91_PIN_PA10, |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 26 | * .max_speed_hz = 1000 * 1000, |
| 27 | * .mode = SPI_CS_HIGH, |
| 28 | * .bus_num = 0, |
| 29 | * }, |
| 30 | * ... |
| 31 | *}; |
| 32 | * |
| 33 | */ |
| 34 | |
| 35 | #include <linux/bcd.h> |
| 36 | #include <linux/delay.h> |
| 37 | #include <linux/device.h> |
| 38 | #include <linux/errno.h> |
| 39 | #include <linux/init.h> |
| 40 | #include <linux/kernel.h> |
Joshua Clayton | 3fc7007 | 2015-02-13 14:40:29 -0800 | [diff] [blame] | 41 | #include <linux/of.h> |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 42 | #include <linux/string.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 43 | #include <linux/slab.h> |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 44 | #include <linux/rtc.h> |
| 45 | #include <linux/spi/spi.h> |
Paul Gortmaker | 2113852 | 2011-05-27 09:57:25 -0400 | [diff] [blame] | 46 | #include <linux/module.h> |
Ilya Shchepetkov | 5ed12f1 | 2012-08-21 16:16:06 -0700 | [diff] [blame] | 47 | #include <linux/sysfs.h> |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 48 | |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 49 | #define DRV_VERSION "0.6" |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 50 | |
Joshua Clayton | 245cb74 | 2016-01-04 10:31:19 -0800 | [diff] [blame^] | 51 | /* REGISTERS */ |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 52 | #define PCF2123_REG_CTRL1 (0x00) /* Control Register 1 */ |
| 53 | #define PCF2123_REG_CTRL2 (0x01) /* Control Register 2 */ |
| 54 | #define PCF2123_REG_SC (0x02) /* datetime */ |
| 55 | #define PCF2123_REG_MN (0x03) |
| 56 | #define PCF2123_REG_HR (0x04) |
| 57 | #define PCF2123_REG_DM (0x05) |
| 58 | #define PCF2123_REG_DW (0x06) |
| 59 | #define PCF2123_REG_MO (0x07) |
| 60 | #define PCF2123_REG_YR (0x08) |
Joshua Clayton | 245cb74 | 2016-01-04 10:31:19 -0800 | [diff] [blame^] | 61 | #define PCF2123_REG_ALRM_MN (0x09) /* Alarm Registers */ |
| 62 | #define PCF2123_REG_ALRM_HR (0x0a) |
| 63 | #define PCF2123_REG_ALRM_DM (0x0b) |
| 64 | #define PCF2123_REG_ALRM_DW (0x0c) |
| 65 | #define PCF2123_REG_OFFSET (0x0d) /* Clock Rate Offset Register */ |
| 66 | #define PCF2123_REG_TMR_CLKOUT (0x0e) /* Timer Registers */ |
| 67 | #define PCF2123_REG_CTDWN_TMR (0x0f) |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 68 | |
Joshua Clayton | 245cb74 | 2016-01-04 10:31:19 -0800 | [diff] [blame^] | 69 | /* PCF2123_REG_CTRL1 BITS */ |
| 70 | #define CTRL1_CLEAR (0) /* Clear */ |
| 71 | #define CTRL1_CORR_INT BIT(1) /* Correction irq enable */ |
| 72 | #define CTRL1_12_HOUR BIT(2) /* 12 hour time */ |
| 73 | #define CTRL1_SW_RESET (BIT(3) | BIT(4) | BIT(6)) /* Software reset */ |
| 74 | #define CTRL1_STOP BIT(5) /* Stop the clock */ |
| 75 | #define CTRL1_EXT_TEST BIT(7) /* External clock test mode */ |
| 76 | |
| 77 | /* PCF2123_REG_CTRL2 BITS */ |
| 78 | #define CTRL2_TIE BIT(0) /* Countdown timer irq enable */ |
| 79 | #define CTRL2_AIE BIT(1) /* Alarm irq enable */ |
| 80 | #define CTRL2_TF BIT(2) /* Countdown timer flag */ |
| 81 | #define CTRL2_AF BIT(3) /* Alarm flag */ |
| 82 | #define CTRL2_TI_TP BIT(4) /* Irq pin generates pulse */ |
| 83 | #define CTRL2_MSF BIT(5) /* Minute or second irq flag */ |
| 84 | #define CTRL2_SI BIT(6) /* Second irq enable */ |
| 85 | #define CTRL2_MI BIT(7) /* Minute irq enable */ |
| 86 | |
| 87 | /* PCF2123_REG_SC BITS */ |
| 88 | #define OSC_HAS_STOPPED BIT(7) /* Clock has been stopped */ |
| 89 | |
| 90 | /* PCF2123_REG_ALRM_XX BITS */ |
| 91 | #define ALRM_ENABLE BIT(7) /* MN, HR, DM, or DW alarm enable */ |
| 92 | |
| 93 | /* PCF2123_REG_TMR_CLKOUT BITS */ |
| 94 | #define CD_TMR_4096KHZ (0) /* 4096 KHz countdown timer */ |
| 95 | #define CD_TMR_64HZ (1) /* 64 Hz countdown timer */ |
| 96 | #define CD_TMR_1HZ (2) /* 1 Hz countdown timer */ |
| 97 | #define CD_TMR_60th_HZ (3) /* 60th Hz countdown timer */ |
| 98 | #define CD_TMR_TE BIT(3) /* Countdown timer enable */ |
| 99 | |
| 100 | /* PCF2123_REG_OFFSET BITS */ |
| 101 | #define OFFSET_SIGN_BIT BIT(6) /* 2's complement sign bit */ |
| 102 | #define OFFSET_COARSE BIT(7) /* Coarse mode offset */ |
| 103 | |
| 104 | /* READ/WRITE ADDRESS BITS */ |
| 105 | #define PCF2123_WRITE BIT(4) |
| 106 | #define PCF2123_READ (BIT(4) | BIT(7)) |
| 107 | |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 108 | |
| 109 | static struct spi_driver pcf2123_driver; |
| 110 | |
| 111 | struct pcf2123_sysfs_reg { |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 112 | struct device_attribute attr; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 113 | char name[2]; |
| 114 | }; |
| 115 | |
| 116 | struct pcf2123_plat_data { |
| 117 | struct rtc_device *rtc; |
| 118 | struct pcf2123_sysfs_reg regs[16]; |
| 119 | }; |
| 120 | |
| 121 | /* |
| 122 | * Causes a 30 nanosecond delay to ensure that the PCF2123 chip select |
| 123 | * is released properly after an SPI write. This function should be |
| 124 | * called after EVERY read/write call over SPI. |
| 125 | */ |
| 126 | static inline void pcf2123_delay_trec(void) |
| 127 | { |
| 128 | ndelay(30); |
| 129 | } |
| 130 | |
| 131 | static ssize_t pcf2123_show(struct device *dev, struct device_attribute *attr, |
| 132 | char *buffer) |
| 133 | { |
| 134 | struct spi_device *spi = to_spi_device(dev); |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 135 | struct pcf2123_sysfs_reg *r; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 136 | u8 txbuf[1], rxbuf[1]; |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 137 | unsigned long reg; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 138 | int ret; |
| 139 | |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 140 | r = container_of(attr, struct pcf2123_sysfs_reg, attr); |
| 141 | |
Jingoo Han | 4c5591c | 2013-07-03 15:07:58 -0700 | [diff] [blame] | 142 | ret = kstrtoul(r->name, 16, ®); |
| 143 | if (ret) |
| 144 | return ret; |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 145 | |
| 146 | txbuf[0] = PCF2123_READ | reg; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 147 | ret = spi_write_then_read(spi, txbuf, 1, rxbuf, 1); |
| 148 | if (ret < 0) |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 149 | return -EIO; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 150 | pcf2123_delay_trec(); |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 151 | return sprintf(buffer, "0x%x\n", rxbuf[0]); |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 152 | } |
| 153 | |
| 154 | static ssize_t pcf2123_store(struct device *dev, struct device_attribute *attr, |
| 155 | const char *buffer, size_t count) { |
| 156 | struct spi_device *spi = to_spi_device(dev); |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 157 | struct pcf2123_sysfs_reg *r; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 158 | u8 txbuf[2]; |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 159 | unsigned long reg; |
| 160 | unsigned long val; |
| 161 | |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 162 | int ret; |
| 163 | |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 164 | r = container_of(attr, struct pcf2123_sysfs_reg, attr); |
| 165 | |
Jingoo Han | 4c5591c | 2013-07-03 15:07:58 -0700 | [diff] [blame] | 166 | ret = kstrtoul(r->name, 16, ®); |
| 167 | if (ret) |
| 168 | return ret; |
| 169 | |
| 170 | ret = kstrtoul(buffer, 10, &val); |
| 171 | if (ret) |
| 172 | return ret; |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 173 | |
| 174 | txbuf[0] = PCF2123_WRITE | reg; |
| 175 | txbuf[1] = val; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 176 | ret = spi_write(spi, txbuf, sizeof(txbuf)); |
| 177 | if (ret < 0) |
| 178 | return -EIO; |
| 179 | pcf2123_delay_trec(); |
| 180 | return count; |
| 181 | } |
| 182 | |
| 183 | static int pcf2123_rtc_read_time(struct device *dev, struct rtc_time *tm) |
| 184 | { |
| 185 | struct spi_device *spi = to_spi_device(dev); |
| 186 | u8 txbuf[1], rxbuf[7]; |
| 187 | int ret; |
| 188 | |
| 189 | txbuf[0] = PCF2123_READ | PCF2123_REG_SC; |
| 190 | ret = spi_write_then_read(spi, txbuf, sizeof(txbuf), |
| 191 | rxbuf, sizeof(rxbuf)); |
| 192 | if (ret < 0) |
| 193 | return ret; |
| 194 | pcf2123_delay_trec(); |
| 195 | |
| 196 | tm->tm_sec = bcd2bin(rxbuf[0] & 0x7F); |
| 197 | tm->tm_min = bcd2bin(rxbuf[1] & 0x7F); |
| 198 | tm->tm_hour = bcd2bin(rxbuf[2] & 0x3F); /* rtc hr 0-23 */ |
| 199 | tm->tm_mday = bcd2bin(rxbuf[3] & 0x3F); |
| 200 | tm->tm_wday = rxbuf[4] & 0x07; |
| 201 | tm->tm_mon = bcd2bin(rxbuf[5] & 0x1F) - 1; /* rtc mn 1-12 */ |
| 202 | tm->tm_year = bcd2bin(rxbuf[6]); |
| 203 | if (tm->tm_year < 70) |
| 204 | tm->tm_year += 100; /* assume we are in 1970...2069 */ |
| 205 | |
| 206 | dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, " |
| 207 | "mday=%d, mon=%d, year=%d, wday=%d\n", |
| 208 | __func__, |
| 209 | tm->tm_sec, tm->tm_min, tm->tm_hour, |
| 210 | tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday); |
| 211 | |
Andrea Scian | 821f51c | 2015-06-16 11:35:19 +0200 | [diff] [blame] | 212 | return rtc_valid_tm(tm); |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 213 | } |
| 214 | |
| 215 | static int pcf2123_rtc_set_time(struct device *dev, struct rtc_time *tm) |
| 216 | { |
| 217 | struct spi_device *spi = to_spi_device(dev); |
| 218 | u8 txbuf[8]; |
| 219 | int ret; |
| 220 | |
| 221 | dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, " |
| 222 | "mday=%d, mon=%d, year=%d, wday=%d\n", |
| 223 | __func__, |
| 224 | tm->tm_sec, tm->tm_min, tm->tm_hour, |
| 225 | tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday); |
| 226 | |
| 227 | /* Stop the counter first */ |
| 228 | txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1; |
| 229 | txbuf[1] = 0x20; |
| 230 | ret = spi_write(spi, txbuf, 2); |
| 231 | if (ret < 0) |
| 232 | return ret; |
| 233 | pcf2123_delay_trec(); |
| 234 | |
| 235 | /* Set the new time */ |
| 236 | txbuf[0] = PCF2123_WRITE | PCF2123_REG_SC; |
| 237 | txbuf[1] = bin2bcd(tm->tm_sec & 0x7F); |
| 238 | txbuf[2] = bin2bcd(tm->tm_min & 0x7F); |
| 239 | txbuf[3] = bin2bcd(tm->tm_hour & 0x3F); |
| 240 | txbuf[4] = bin2bcd(tm->tm_mday & 0x3F); |
| 241 | txbuf[5] = tm->tm_wday & 0x07; |
| 242 | txbuf[6] = bin2bcd((tm->tm_mon + 1) & 0x1F); /* rtc mn 1-12 */ |
| 243 | txbuf[7] = bin2bcd(tm->tm_year < 100 ? tm->tm_year : tm->tm_year - 100); |
| 244 | |
| 245 | ret = spi_write(spi, txbuf, sizeof(txbuf)); |
| 246 | if (ret < 0) |
| 247 | return ret; |
| 248 | pcf2123_delay_trec(); |
| 249 | |
| 250 | /* Start the counter */ |
| 251 | txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1; |
| 252 | txbuf[1] = 0x00; |
| 253 | ret = spi_write(spi, txbuf, 2); |
| 254 | if (ret < 0) |
| 255 | return ret; |
| 256 | pcf2123_delay_trec(); |
| 257 | |
| 258 | return 0; |
| 259 | } |
| 260 | |
| 261 | static const struct rtc_class_ops pcf2123_rtc_ops = { |
| 262 | .read_time = pcf2123_rtc_read_time, |
| 263 | .set_time = pcf2123_rtc_set_time, |
| 264 | }; |
| 265 | |
Greg Kroah-Hartman | 5a167f4 | 2012-12-21 13:09:38 -0800 | [diff] [blame] | 266 | static int pcf2123_probe(struct spi_device *spi) |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 267 | { |
| 268 | struct rtc_device *rtc; |
| 269 | struct pcf2123_plat_data *pdata; |
| 270 | u8 txbuf[2], rxbuf[2]; |
| 271 | int ret, i; |
| 272 | |
Jingoo Han | dd48ccc | 2013-04-29 16:20:47 -0700 | [diff] [blame] | 273 | pdata = devm_kzalloc(&spi->dev, sizeof(struct pcf2123_plat_data), |
| 274 | GFP_KERNEL); |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 275 | if (!pdata) |
| 276 | return -ENOMEM; |
| 277 | spi->dev.platform_data = pdata; |
| 278 | |
| 279 | /* Send a software reset command */ |
| 280 | txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1; |
| 281 | txbuf[1] = 0x58; |
| 282 | dev_dbg(&spi->dev, "resetting RTC (0x%02X 0x%02X)\n", |
| 283 | txbuf[0], txbuf[1]); |
| 284 | ret = spi_write(spi, txbuf, 2 * sizeof(u8)); |
| 285 | if (ret < 0) |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 286 | goto kfree_exit; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 287 | pcf2123_delay_trec(); |
| 288 | |
| 289 | /* Stop the counter */ |
| 290 | txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1; |
| 291 | txbuf[1] = 0x20; |
| 292 | dev_dbg(&spi->dev, "stopping RTC (0x%02X 0x%02X)\n", |
| 293 | txbuf[0], txbuf[1]); |
| 294 | ret = spi_write(spi, txbuf, 2 * sizeof(u8)); |
| 295 | if (ret < 0) |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 296 | goto kfree_exit; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 297 | pcf2123_delay_trec(); |
| 298 | |
| 299 | /* See if the counter was actually stopped */ |
| 300 | txbuf[0] = PCF2123_READ | PCF2123_REG_CTRL1; |
| 301 | dev_dbg(&spi->dev, "checking for presence of RTC (0x%02X)\n", |
| 302 | txbuf[0]); |
| 303 | ret = spi_write_then_read(spi, txbuf, 1 * sizeof(u8), |
| 304 | rxbuf, 2 * sizeof(u8)); |
| 305 | dev_dbg(&spi->dev, "received data from RTC (0x%02X 0x%02X)\n", |
| 306 | rxbuf[0], rxbuf[1]); |
| 307 | if (ret < 0) |
| 308 | goto kfree_exit; |
| 309 | pcf2123_delay_trec(); |
| 310 | |
| 311 | if (!(rxbuf[0] & 0x20)) { |
| 312 | dev_err(&spi->dev, "chip not found\n"); |
Wei Yongjun | 3562371 | 2013-04-29 16:21:07 -0700 | [diff] [blame] | 313 | ret = -ENODEV; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 314 | goto kfree_exit; |
| 315 | } |
| 316 | |
| 317 | dev_info(&spi->dev, "chip found, driver version " DRV_VERSION "\n"); |
| 318 | dev_info(&spi->dev, "spiclk %u KHz.\n", |
| 319 | (spi->max_speed_hz + 500) / 1000); |
| 320 | |
| 321 | /* Start the counter */ |
| 322 | txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1; |
| 323 | txbuf[1] = 0x00; |
| 324 | ret = spi_write(spi, txbuf, sizeof(txbuf)); |
| 325 | if (ret < 0) |
| 326 | goto kfree_exit; |
| 327 | pcf2123_delay_trec(); |
| 328 | |
| 329 | /* Finalize the initialization */ |
Jingoo Han | dd48ccc | 2013-04-29 16:20:47 -0700 | [diff] [blame] | 330 | rtc = devm_rtc_device_register(&spi->dev, pcf2123_driver.driver.name, |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 331 | &pcf2123_rtc_ops, THIS_MODULE); |
| 332 | |
| 333 | if (IS_ERR(rtc)) { |
| 334 | dev_err(&spi->dev, "failed to register.\n"); |
| 335 | ret = PTR_ERR(rtc); |
| 336 | goto kfree_exit; |
| 337 | } |
| 338 | |
| 339 | pdata->rtc = rtc; |
| 340 | |
| 341 | for (i = 0; i < 16; i++) { |
Ilya Shchepetkov | 5ed12f1 | 2012-08-21 16:16:06 -0700 | [diff] [blame] | 342 | sysfs_attr_init(&pdata->regs[i].attr.attr); |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 343 | sprintf(pdata->regs[i].name, "%1x", i); |
| 344 | pdata->regs[i].attr.attr.mode = S_IRUGO | S_IWUSR; |
| 345 | pdata->regs[i].attr.attr.name = pdata->regs[i].name; |
| 346 | pdata->regs[i].attr.show = pcf2123_show; |
| 347 | pdata->regs[i].attr.store = pcf2123_store; |
| 348 | ret = device_create_file(&spi->dev, &pdata->regs[i].attr); |
| 349 | if (ret) { |
| 350 | dev_err(&spi->dev, "Unable to create sysfs %s\n", |
| 351 | pdata->regs[i].name); |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 352 | goto sysfs_exit; |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 353 | } |
| 354 | } |
| 355 | |
| 356 | return 0; |
Chris Verges | f3d2570a | 2009-09-22 16:46:22 -0700 | [diff] [blame] | 357 | |
| 358 | sysfs_exit: |
| 359 | for (i--; i >= 0; i--) |
| 360 | device_remove_file(&spi->dev, &pdata->regs[i].attr); |
| 361 | |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 362 | kfree_exit: |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 363 | spi->dev.platform_data = NULL; |
| 364 | return ret; |
| 365 | } |
| 366 | |
Greg Kroah-Hartman | 5a167f4 | 2012-12-21 13:09:38 -0800 | [diff] [blame] | 367 | static int pcf2123_remove(struct spi_device *spi) |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 368 | { |
Jingoo Han | ffc75bb | 2013-11-12 15:10:50 -0800 | [diff] [blame] | 369 | struct pcf2123_plat_data *pdata = dev_get_platdata(&spi->dev); |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 370 | int i; |
| 371 | |
| 372 | if (pdata) { |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 373 | for (i = 0; i < 16; i++) |
| 374 | if (pdata->regs[i].name[0]) |
| 375 | device_remove_file(&spi->dev, |
| 376 | &pdata->regs[i].attr); |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 377 | } |
| 378 | |
| 379 | return 0; |
| 380 | } |
| 381 | |
Joshua Clayton | 3fc7007 | 2015-02-13 14:40:29 -0800 | [diff] [blame] | 382 | #ifdef CONFIG_OF |
| 383 | static const struct of_device_id pcf2123_dt_ids[] = { |
| 384 | { .compatible = "nxp,rtc-pcf2123", }, |
| 385 | { /* sentinel */ } |
| 386 | }; |
| 387 | MODULE_DEVICE_TABLE(of, pcf2123_dt_ids); |
| 388 | #endif |
| 389 | |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 390 | static struct spi_driver pcf2123_driver = { |
| 391 | .driver = { |
| 392 | .name = "rtc-pcf2123", |
Joshua Clayton | 3fc7007 | 2015-02-13 14:40:29 -0800 | [diff] [blame] | 393 | .of_match_table = of_match_ptr(pcf2123_dt_ids), |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 394 | }, |
| 395 | .probe = pcf2123_probe, |
Greg Kroah-Hartman | 5a167f4 | 2012-12-21 13:09:38 -0800 | [diff] [blame] | 396 | .remove = pcf2123_remove, |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 397 | }; |
| 398 | |
Axel Lin | 109e941 | 2012-03-23 15:02:30 -0700 | [diff] [blame] | 399 | module_spi_driver(pcf2123_driver); |
Chris Verges | 7f3923a | 2009-09-22 16:46:20 -0700 | [diff] [blame] | 400 | |
| 401 | MODULE_AUTHOR("Chris Verges <chrisv@cyberswitching.com>"); |
| 402 | MODULE_DESCRIPTION("NXP PCF2123 RTC driver"); |
| 403 | MODULE_LICENSE("GPL"); |
| 404 | MODULE_VERSION(DRV_VERSION); |