blob: 13b549a67a1e82f6060eaee9d1ecd81fb23cc829 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
Ralf Baechlea754f702007-11-03 01:01:37 +000010#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010012#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010014#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020015#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010017#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010019#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/bitops.h>
21
22#include <asm/bcache.h>
23#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000024#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/cacheops.h>
26#include <asm/cpu.h>
27#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020028#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/io.h>
30#include <asm/page.h>
31#include <asm/pgtable.h>
32#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010033#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/mmu_context.h>
35#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000036#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070037#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050038#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010039
40/*
41 * Special Variant of smp_call_function for use by cache functions:
42 *
43 * o No return value
44 * o collapses to normal function call on UP kernels
45 * o collapses to normal function call on systems with a single shared
46 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010047 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010048 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010049static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010050{
51 preempt_disable();
52
53#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010054 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010055#endif
56 func(info);
57 preempt_enable();
58}
59
Ralf Baechle39b8d522008-04-28 17:14:26 +010060#if defined(CONFIG_MIPS_CMP)
61#define cpu_has_safe_index_cacheops 0
62#else
63#define cpu_has_safe_index_cacheops 1
64#endif
65
Ralf Baechleec74e362005-07-13 11:48:45 +000066/*
67 * Must die.
68 */
69static unsigned long icache_size __read_mostly;
70static unsigned long dcache_size __read_mostly;
71static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73/*
74 * Dummy cache handling routines for machines without boardcaches
75 */
Chris Dearman73f40352006-06-20 18:06:52 +010076static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010079 .bc_enable = (void *)cache_noop,
80 .bc_disable = (void *)cache_noop,
81 .bc_wback_inv = (void *)cache_noop,
82 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070083};
84
85struct bcache_ops *bcops = &no_sc_ops;
86
Thiemo Seufer330cfe02005-09-01 18:33:58 +000087#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
88#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#define R4600_HIT_CACHEOP_WAR_IMPL \
91do { \
92 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
93 *(volatile unsigned long *)CKSEG1; \
94 if (R4600_V1_HIT_CACHEOP_WAR) \
95 __asm__ __volatile__("nop;nop;nop;nop"); \
96} while (0)
97
98static void (*r4k_blast_dcache_page)(unsigned long addr);
99
100static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
101{
102 R4600_HIT_CACHEOP_WAR_IMPL;
103 blast_dcache32_page(addr);
104}
105
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700106static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
107{
108 R4600_HIT_CACHEOP_WAR_IMPL;
109 blast_dcache64_page(addr);
110}
111
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000112static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113{
114 unsigned long dc_lsize = cpu_dcache_line_size();
115
Chris Dearman73f40352006-06-20 18:06:52 +0100116 if (dc_lsize == 0)
117 r4k_blast_dcache_page = (void *)cache_noop;
118 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 r4k_blast_dcache_page = blast_dcache16_page;
120 else if (dc_lsize == 32)
121 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700122 else if (dc_lsize == 64)
123 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124}
125
126static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
127
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000128static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
130 unsigned long dc_lsize = cpu_dcache_line_size();
131
Chris Dearman73f40352006-06-20 18:06:52 +0100132 if (dc_lsize == 0)
133 r4k_blast_dcache_page_indexed = (void *)cache_noop;
134 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
136 else if (dc_lsize == 32)
137 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700138 else if (dc_lsize == 64)
139 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
141
Sanjay Lalf2e36562012-11-21 18:34:10 -0800142void (* r4k_blast_dcache)(void);
143EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000145static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146{
147 unsigned long dc_lsize = cpu_dcache_line_size();
148
Chris Dearman73f40352006-06-20 18:06:52 +0100149 if (dc_lsize == 0)
150 r4k_blast_dcache = (void *)cache_noop;
151 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 r4k_blast_dcache = blast_dcache16;
153 else if (dc_lsize == 32)
154 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700155 else if (dc_lsize == 64)
156 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157}
158
159/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
160#define JUMP_TO_ALIGN(order) \
161 __asm__ __volatile__( \
162 "b\t1f\n\t" \
163 ".align\t" #order "\n\t" \
164 "1:\n\t" \
165 )
166#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100167#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169static inline void blast_r4600_v1_icache32(void)
170{
171 unsigned long flags;
172
173 local_irq_save(flags);
174 blast_icache32();
175 local_irq_restore(flags);
176}
177
178static inline void tx49_blast_icache32(void)
179{
180 unsigned long start = INDEX_BASE;
181 unsigned long end = start + current_cpu_data.icache.waysize;
182 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
183 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100184 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 unsigned long ws, addr;
186
187 CACHE32_UNROLL32_ALIGN2;
188 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700189 for (ws = 0; ws < ws_end; ws += ws_inc)
190 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100191 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 CACHE32_UNROLL32_ALIGN;
193 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700194 for (ws = 0; ws < ws_end; ws += ws_inc)
195 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100196 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
200{
201 unsigned long flags;
202
203 local_irq_save(flags);
204 blast_icache32_page_indexed(page);
205 local_irq_restore(flags);
206}
207
208static inline void tx49_blast_icache32_page_indexed(unsigned long page)
209{
Atsushi Nemoto67a3f6de2006-04-04 17:34:14 +0900210 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
211 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 unsigned long end = start + PAGE_SIZE;
213 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
214 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100215 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 unsigned long ws, addr;
217
218 CACHE32_UNROLL32_ALIGN2;
219 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700220 for (ws = 0; ws < ws_end; ws += ws_inc)
221 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100222 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 CACHE32_UNROLL32_ALIGN;
224 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700225 for (ws = 0; ws < ws_end; ws += ws_inc)
226 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100227 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228}
229
230static void (* r4k_blast_icache_page)(unsigned long addr);
231
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000232static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233{
234 unsigned long ic_lsize = cpu_icache_line_size();
235
Chris Dearman73f40352006-06-20 18:06:52 +0100236 if (ic_lsize == 0)
237 r4k_blast_icache_page = (void *)cache_noop;
238 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 r4k_blast_icache_page = blast_icache16_page;
240 else if (ic_lsize == 32)
241 r4k_blast_icache_page = blast_icache32_page;
242 else if (ic_lsize == 64)
243 r4k_blast_icache_page = blast_icache64_page;
244}
245
246
247static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
248
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000249static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250{
251 unsigned long ic_lsize = cpu_icache_line_size();
252
Chris Dearman73f40352006-06-20 18:06:52 +0100253 if (ic_lsize == 0)
254 r4k_blast_icache_page_indexed = (void *)cache_noop;
255 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
257 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000258 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 r4k_blast_icache_page_indexed =
260 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000261 else if (TX49XX_ICACHE_INDEX_INV_WAR)
262 r4k_blast_icache_page_indexed =
263 tx49_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 else
265 r4k_blast_icache_page_indexed =
266 blast_icache32_page_indexed;
267 } else if (ic_lsize == 64)
268 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
269}
270
Sanjay Lalf2e36562012-11-21 18:34:10 -0800271void (* r4k_blast_icache)(void);
272EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000274static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275{
276 unsigned long ic_lsize = cpu_icache_line_size();
277
Chris Dearman73f40352006-06-20 18:06:52 +0100278 if (ic_lsize == 0)
279 r4k_blast_icache = (void *)cache_noop;
280 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 r4k_blast_icache = blast_icache16;
282 else if (ic_lsize == 32) {
283 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
284 r4k_blast_icache = blast_r4600_v1_icache32;
285 else if (TX49XX_ICACHE_INDEX_INV_WAR)
286 r4k_blast_icache = tx49_blast_icache32;
287 else
288 r4k_blast_icache = blast_icache32;
289 } else if (ic_lsize == 64)
290 r4k_blast_icache = blast_icache64;
291}
292
293static void (* r4k_blast_scache_page)(unsigned long addr);
294
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000295static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296{
297 unsigned long sc_lsize = cpu_scache_line_size();
298
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000299 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100300 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000301 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 r4k_blast_scache_page = blast_scache16_page;
303 else if (sc_lsize == 32)
304 r4k_blast_scache_page = blast_scache32_page;
305 else if (sc_lsize == 64)
306 r4k_blast_scache_page = blast_scache64_page;
307 else if (sc_lsize == 128)
308 r4k_blast_scache_page = blast_scache128_page;
309}
310
311static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
312
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000313static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314{
315 unsigned long sc_lsize = cpu_scache_line_size();
316
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000317 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100318 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000319 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
321 else if (sc_lsize == 32)
322 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
323 else if (sc_lsize == 64)
324 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
325 else if (sc_lsize == 128)
326 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
327}
328
329static void (* r4k_blast_scache)(void);
330
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000331static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332{
333 unsigned long sc_lsize = cpu_scache_line_size();
334
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000335 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100336 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000337 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 r4k_blast_scache = blast_scache16;
339 else if (sc_lsize == 32)
340 r4k_blast_scache = blast_scache32;
341 else if (sc_lsize == 64)
342 r4k_blast_scache = blast_scache64;
343 else if (sc_lsize == 128)
344 r4k_blast_scache = blast_scache128;
345}
346
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347static inline void local_r4k___flush_cache_all(void * args)
348{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100349 switch (current_cpu_type()) {
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200350 case CPU_LOONGSON2:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 case CPU_R4000SC:
352 case CPU_R4000MC:
353 case CPU_R4400SC:
354 case CPU_R4400MC:
355 case CPU_R10000:
356 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400357 case CPU_R14000:
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200358 /*
359 * These caches are inclusive caches, that is, if something
360 * is not cached in the S-cache, we know it also won't be
361 * in one of the primary caches.
362 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 r4k_blast_scache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200364 break;
365
366 default:
367 r4k_blast_dcache();
368 r4k_blast_icache();
369 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 }
371}
372
373static void r4k___flush_cache_all(void)
374{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100375 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376}
377
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100378static inline int has_valid_asid(const struct mm_struct *mm)
379{
380#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
381 int i;
382
383 for_each_online_cpu(i)
384 if (cpu_context(i, mm))
385 return 1;
386
387 return 0;
388#else
389 return cpu_context(smp_processor_id(), mm);
390#endif
391}
392
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100393static void r4k__flush_cache_vmap(void)
394{
395 r4k_blast_dcache();
396}
397
398static void r4k__flush_cache_vunmap(void)
399{
400 r4k_blast_dcache();
401}
402
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403static inline void local_r4k_flush_cache_range(void * args)
404{
405 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000406 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100408 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 return;
410
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900411 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000412 if (exec)
413 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
416static void r4k_flush_cache_range(struct vm_area_struct *vma,
417 unsigned long start, unsigned long end)
418{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000419 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900420
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000421 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100422 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423}
424
425static inline void local_r4k_flush_cache_mm(void * args)
426{
427 struct mm_struct *mm = args;
428
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100429 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 return;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /*
433 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
434 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000435 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
436 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100438 if (current_cpu_type() == CPU_R4000SC ||
439 current_cpu_type() == CPU_R4000MC ||
440 current_cpu_type() == CPU_R4400SC ||
441 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000443 return;
444 }
445
446 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447}
448
449static void r4k_flush_cache_mm(struct mm_struct *mm)
450{
451 if (!cpu_has_dc_aliases)
452 return;
453
Ralf Baechle48a26e62010-10-29 19:08:25 +0100454 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
457struct flush_cache_page_args {
458 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100459 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900460 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461};
462
463static inline void local_r4k_flush_cache_page(void *args)
464{
465 struct flush_cache_page_args *fcp_args = args;
466 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100467 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100468 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 int exec = vma->vm_flags & VM_EXEC;
470 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100471 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000473 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 pmd_t *pmdp;
475 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100476 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Ralf Baechle79acf832005-02-10 13:54:37 +0000478 /*
479 * If ownes no valid ASID yet, cannot possibly have gotten
480 * this page into the cache.
481 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100482 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000483 return;
484
Ralf Baechle6ec25802005-10-12 00:02:34 +0100485 addr &= PAGE_MASK;
486 pgdp = pgd_offset(mm, addr);
487 pudp = pud_offset(pgdp, addr);
488 pmdp = pmd_offset(pudp, addr);
489 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
491 /*
492 * If the page isn't marked valid, the page cannot possibly be
493 * in the cache.
494 */
Ralf Baechle526af352008-01-29 10:14:55 +0000495 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 return;
497
Ralf Baechledb813fe2007-09-27 18:26:43 +0100498 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
499 vaddr = NULL;
500 else {
501 /*
502 * Use kmap_coherent or kmap_atomic to do flushes for
503 * another ASID than the current one.
504 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100505 map_coherent = (cpu_has_dc_aliases &&
506 page_mapped(page) && !Page_dcache_dirty(page));
507 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100508 vaddr = kmap_coherent(page, addr);
509 else
Cong Wang9c020482011-11-25 23:14:15 +0800510 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100511 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 }
513
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100515 r4k_blast_dcache_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100516 if (exec && !cpu_icache_snoops_remote_store)
517 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 }
519 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100520 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 int cpu = smp_processor_id();
522
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000523 if (cpu_context(cpu, mm) != 0)
524 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 } else
Ralf Baechledb813fe2007-09-27 18:26:43 +0100526 r4k_blast_icache_page(addr);
527 }
528
529 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100530 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100531 kunmap_coherent();
532 else
Cong Wang9c020482011-11-25 23:14:15 +0800533 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534 }
535}
536
Ralf Baechle6ec25802005-10-12 00:02:34 +0100537static void r4k_flush_cache_page(struct vm_area_struct *vma,
538 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539{
540 struct flush_cache_page_args args;
541
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100543 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900544 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545
Ralf Baechle48a26e62010-10-29 19:08:25 +0100546 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547}
548
549static inline void local_r4k_flush_data_cache_page(void * addr)
550{
551 r4k_blast_dcache_page((unsigned long) addr);
552}
553
554static void r4k_flush_data_cache_page(unsigned long addr)
555{
Ralf Baechlea754f702007-11-03 01:01:37 +0000556 if (in_atomic())
557 local_r4k_flush_data_cache_page((void *)addr);
558 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100559 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560}
561
562struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900563 unsigned long start;
564 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565};
566
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200567static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100570 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 r4k_blast_dcache();
572 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000573 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900574 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 }
577
578 if (end - start > icache_size)
579 r4k_blast_icache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200580 else {
581 switch (boot_cpu_type()) {
582 case CPU_LOONGSON2:
583 protected_blast_icache_range(start, end);
584 break;
585
586 default:
587 protected_loongson23_blast_icache_range(start, end);
588 break;
589 }
590 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591}
592
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200593static inline void local_r4k_flush_icache_range_ipi(void *args)
594{
595 struct flush_icache_range_args *fir_args = args;
596 unsigned long start = fir_args->start;
597 unsigned long end = fir_args->end;
598
599 local_r4k_flush_icache_range(start, end);
600}
601
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900602static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603{
604 struct flush_icache_range_args args;
605
606 args.start = start;
607 args.end = end;
608
Ralf Baechle48a26e62010-10-29 19:08:25 +0100609 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000610 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611}
612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613#ifdef CONFIG_DMA_NONCOHERENT
614
615static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
616{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 /* Catch bad driver code */
618 BUG_ON(size == 0);
619
Ralf Baechleff522052013-09-17 12:44:31 +0200620 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100621 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900622 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900624 else
625 blast_scache_range(addr, addr + size);
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900626 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700627 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 return;
629 }
630
631 /*
632 * Either no secondary cache or the available caches don't have the
633 * subset property so we have to flush the primary caches
634 * explicitly
635 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100636 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 r4k_blast_dcache();
638 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900640 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 }
Ralf Baechleff522052013-09-17 12:44:31 +0200642 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
644 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700645 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646}
647
648static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
649{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 /* Catch bad driver code */
651 BUG_ON(size == 0);
652
Ralf Baechleff522052013-09-17 12:44:31 +0200653 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100654 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900655 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000657 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000658 /*
659 * There is no clearly documented alignment requirement
660 * for the cache instruction on MIPS processors and
661 * some processors, among them the RM5200 and RM7000
662 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100663 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000664 * aligning the address to cache line size.
665 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100666 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000667 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900668 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700669 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 return;
671 }
672
Ralf Baechle39b8d522008-04-28 17:14:26 +0100673 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 r4k_blast_dcache();
675 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100677 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 }
Ralf Baechleff522052013-09-17 12:44:31 +0200679 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
681 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700682 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683}
684#endif /* CONFIG_DMA_NONCOHERENT */
685
686/*
687 * While we're protected against bad userland addresses we don't care
688 * very much about what happens in that case. Usually a segmentation
689 * fault will dump the process later on anyway ...
690 */
691static void local_r4k_flush_cache_sigtramp(void * arg)
692{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000693 unsigned long ic_lsize = cpu_icache_line_size();
694 unsigned long dc_lsize = cpu_dcache_line_size();
695 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696 unsigned long addr = (unsigned long) arg;
697
698 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100699 if (dc_lsize)
700 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000701 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100703 if (ic_lsize)
704 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 if (MIPS4K_ICACHE_REFILL_WAR) {
706 __asm__ __volatile__ (
707 ".set push\n\t"
708 ".set noat\n\t"
709 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700710#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 "la $at,1f\n\t"
712#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700713#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 "dla $at,1f\n\t"
715#endif
716 "cache %0,($at)\n\t"
717 "nop; nop; nop\n"
718 "1:\n\t"
719 ".set pop"
720 :
721 : "i" (Hit_Invalidate_I));
722 }
723 if (MIPS_CACHE_SYNC_WAR)
724 __asm__ __volatile__ ("sync");
725}
726
727static void r4k_flush_cache_sigtramp(unsigned long addr)
728{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100729 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730}
731
732static void r4k_flush_icache_all(void)
733{
734 if (cpu_has_vtag_icache)
735 r4k_blast_icache();
736}
737
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100738struct flush_kernel_vmap_range_args {
739 unsigned long vaddr;
740 int size;
741};
742
743static inline void local_r4k_flush_kernel_vmap_range(void *args)
744{
745 struct flush_kernel_vmap_range_args *vmra = args;
746 unsigned long vaddr = vmra->vaddr;
747 int size = vmra->size;
748
749 /*
750 * Aliases only affect the primary caches so don't bother with
751 * S-caches or T-caches.
752 */
753 if (cpu_has_safe_index_cacheops && size >= dcache_size)
754 r4k_blast_dcache();
755 else {
756 R4600_HIT_CACHEOP_WAR_IMPL;
757 blast_dcache_range(vaddr, vaddr + size);
758 }
759}
760
761static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
762{
763 struct flush_kernel_vmap_range_args args;
764
765 args.vaddr = (unsigned long) vaddr;
766 args.size = size;
767
768 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
769}
770
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771static inline void rm7k_erratum31(void)
772{
773 const unsigned long ic_lsize = 32;
774 unsigned long addr;
775
776 /* RM7000 erratum #31. The icache is screwed at startup. */
777 write_c0_taglo(0);
778 write_c0_taghi(0);
779
780 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
781 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000782 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 ".set noreorder\n\t"
784 ".set mips3\n\t"
785 "cache\t%1, 0(%0)\n\t"
786 "cache\t%1, 0x1000(%0)\n\t"
787 "cache\t%1, 0x2000(%0)\n\t"
788 "cache\t%1, 0x3000(%0)\n\t"
789 "cache\t%2, 0(%0)\n\t"
790 "cache\t%2, 0x1000(%0)\n\t"
791 "cache\t%2, 0x2000(%0)\n\t"
792 "cache\t%2, 0x3000(%0)\n\t"
793 "cache\t%1, 0(%0)\n\t"
794 "cache\t%1, 0x1000(%0)\n\t"
795 "cache\t%1, 0x2000(%0)\n\t"
796 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000797 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 :
799 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
800 }
801}
802
Steven J. Hill006a8512012-06-26 04:11:03 +0000803static inline void alias_74k_erratum(struct cpuinfo_mips *c)
804{
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100805 unsigned int imp = c->processor_id & PRID_IMP_MASK;
806 unsigned int rev = c->processor_id & PRID_REV_MASK;
807
Steven J. Hill006a8512012-06-26 04:11:03 +0000808 /*
809 * Early versions of the 74K do not update the cache tags on a
810 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
811 * aliases. In this case it is better to treat the cache as always
812 * having aliases.
813 */
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100814 switch (imp) {
815 case PRID_IMP_74K:
816 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
817 c->dcache.flags |= MIPS_CACHE_VTAG;
818 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
819 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
820 break;
821 case PRID_IMP_1074K:
822 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
823 c->dcache.flags |= MIPS_CACHE_VTAG;
824 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
825 }
826 break;
827 default:
828 BUG();
Steven J. Hill006a8512012-06-26 04:11:03 +0000829 }
830}
831
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000832static char *way_string[] = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
834};
835
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000836static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837{
838 struct cpuinfo_mips *c = &current_cpu_data;
839 unsigned int config = read_c0_config();
840 unsigned int prid = read_c0_prid();
841 unsigned long config1;
842 unsigned int lsize;
843
Ralf Baechle69f24d12013-09-17 10:25:47 +0200844 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 case CPU_R4600: /* QED style two way caches? */
846 case CPU_R4700:
847 case CPU_R5000:
848 case CPU_NEVADA:
849 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
850 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
851 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900852 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
854 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
855 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
856 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900857 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
859 c->options |= MIPS_CPU_CACHE_CDEX_P;
860 break;
861
862 case CPU_R5432:
863 case CPU_R5500:
864 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
865 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
866 c->icache.ways = 2;
867 c->icache.waybit= 0;
868
869 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
870 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
871 c->dcache.ways = 2;
872 c->dcache.waybit = 0;
873
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900874 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 break;
876
877 case CPU_TX49XX:
878 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
879 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
880 c->icache.ways = 4;
881 c->icache.waybit= 0;
882
883 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
884 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
885 c->dcache.ways = 4;
886 c->dcache.waybit = 0;
887
888 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900889 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 break;
891
892 case CPU_R4000PC:
893 case CPU_R4000SC:
894 case CPU_R4000MC:
895 case CPU_R4400PC:
896 case CPU_R4400SC:
897 case CPU_R4400MC:
898 case CPU_R4300:
899 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
900 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
901 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100902 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903
904 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
905 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
906 c->dcache.ways = 1;
907 c->dcache.waybit = 0; /* does not matter */
908
909 c->options |= MIPS_CPU_CACHE_CDEX_P;
910 break;
911
912 case CPU_R10000:
913 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400914 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
916 c->icache.linesz = 64;
917 c->icache.ways = 2;
918 c->icache.waybit = 0;
919
920 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
921 c->dcache.linesz = 32;
922 c->dcache.ways = 2;
923 c->dcache.waybit = 0;
924
925 c->options |= MIPS_CPU_PREFETCH;
926 break;
927
928 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900929 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 case CPU_VR4131:
931 /* Workaround for cache instruction bug of VR4131 */
932 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
933 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900934 config |= 0x00400000U;
935 if (c->processor_id == 0x0c80U)
936 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +0900938 } else
939 c->options |= MIPS_CPU_CACHE_CDEX_P;
940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
942 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
943 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900944 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945
946 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
947 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
948 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900949 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 break;
951
952 case CPU_VR41XX:
953 case CPU_VR4111:
954 case CPU_VR4121:
955 case CPU_VR4122:
956 case CPU_VR4181:
957 case CPU_VR4181A:
958 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
959 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
960 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100961 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
963 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
964 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
965 c->dcache.ways = 1;
966 c->dcache.waybit = 0; /* does not matter */
967
968 c->options |= MIPS_CPU_CACHE_CDEX_P;
969 break;
970
971 case CPU_RM7000:
972 rm7k_erratum31();
973
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
975 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
976 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900977 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978
979 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
980 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
981 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900982 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 c->options |= MIPS_CPU_PREFETCH;
986 break;
987
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800988 case CPU_LOONGSON2:
989 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
990 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
991 if (prid & 0x3)
992 c->icache.ways = 4;
993 else
994 c->icache.ways = 2;
995 c->icache.waybit = 0;
996
997 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
998 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
999 if (prid & 0x3)
1000 c->dcache.ways = 4;
1001 else
1002 c->dcache.ways = 2;
1003 c->dcache.waybit = 0;
1004 break;
1005
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 default:
1007 if (!(config & MIPS_CONF_M))
1008 panic("Don't know how to probe P-caches on this cpu.");
1009
1010 /*
1011 * So we seem to be a MIPS32 or MIPS64 CPU
1012 * So let's probe the I-cache ...
1013 */
1014 config1 = read_c0_config1();
1015
Markos Chandras175cba82013-09-19 18:18:41 +01001016 lsize = (config1 >> 19) & 7;
1017
1018 /* IL == 7 is reserved */
1019 if (lsize == 7)
1020 panic("Invalid icache line size");
1021
1022 c->icache.linesz = lsize ? 2 << lsize : 0;
1023
Douglas Leungdc34b052012-07-19 09:11:13 +02001024 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 c->icache.ways = 1 + ((config1 >> 16) & 7);
1026
1027 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001028 c->icache.ways *
1029 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001030 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
1032 if (config & 0x8) /* VI bit */
1033 c->icache.flags |= MIPS_CACHE_VTAG;
1034
1035 /*
1036 * Now probe the MIPS32 / MIPS64 data cache.
1037 */
1038 c->dcache.flags = 0;
1039
Markos Chandras175cba82013-09-19 18:18:41 +01001040 lsize = (config1 >> 10) & 7;
1041
1042 /* DL == 7 is reserved */
1043 if (lsize == 7)
1044 panic("Invalid dcache line size");
1045
1046 c->dcache.linesz = lsize ? 2 << lsize : 0;
1047
Douglas Leungdc34b052012-07-19 09:11:13 +02001048 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1050
1051 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001052 c->dcache.ways *
1053 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001054 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
1056 c->options |= MIPS_CPU_PREFETCH;
1057 break;
1058 }
1059
1060 /*
1061 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001062 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001063 * to get a VCE exception anymore so we don't care about this
1064 * misconfiguration. The case is rather theoretical anyway;
1065 * presumably no vendor is shipping his hardware in the "bad"
1066 * configuration.
1067 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001068 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1069 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 !(config & CONF_SC) && c->icache.linesz != 16 &&
1071 PAGE_SIZE <= 0x8000)
1072 panic("Improper R4000SC processor configuration detected");
1073
1074 /* compute a couple of other cache variables */
1075 c->icache.waysize = icache_size / c->icache.ways;
1076 c->dcache.waysize = dcache_size / c->dcache.ways;
1077
Chris Dearman73f40352006-06-20 18:06:52 +01001078 c->icache.sets = c->icache.linesz ?
1079 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1080 c->dcache.sets = c->dcache.linesz ?
1081 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
1083 /*
1084 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1085 * 2-way virtually indexed so normally would suffer from aliases. So
1086 * normally they'd suffer from aliases but magic in the hardware deals
1087 * with that for us so we don't need to take care ourselves.
1088 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001089 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001090 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001091 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001092 case CPU_SB1:
1093 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301094 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001095 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001096 break;
1097
Ralf Baechled1e344e2005-02-04 15:51:26 +00001098 case CPU_R10000:
1099 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001100 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001101 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001102
Steven J. Hill113c62d2012-07-06 23:56:00 +02001103 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001104 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001105 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001106 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001107 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001108 case CPU_1004K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001109 case CPU_INTERAPTIV:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001110 case CPU_PROAPTIV:
Ralf Baechle69f24d12013-09-17 10:25:47 +02001111 if (current_cpu_type() == CPU_74K)
Steven J. Hill006a8512012-06-26 04:11:03 +00001112 alias_74k_erratum(c);
Ralf Baechlebeab3752006-06-19 21:56:25 +01001113 if ((read_c0_config7() & (1 << 16))) {
1114 /* effectively physically indexed dcache,
1115 thus no virtual aliases. */
1116 c->dcache.flags |= MIPS_CACHE_PINDEX;
1117 break;
1118 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001119 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001120 if (c->dcache.waysize > PAGE_SIZE)
1121 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001122 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
Ralf Baechle69f24d12013-09-17 10:25:47 +02001124 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 case CPU_20KC:
1126 /*
1127 * Some older 20Kc chips doesn't have the 'VI' bit in
1128 * the config register.
1129 */
1130 c->icache.flags |= MIPS_CACHE_VTAG;
1131 break;
1132
Manuel Lauss270717a2009-03-25 17:49:28 +01001133 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1135 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001137 case CPU_LOONGSON2:
1138 /*
1139 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1140 * one op will act on all 4 ways
1141 */
1142 c->icache.ways = 1;
1143 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001144
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1146 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001147 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001148 way_string[c->icache.ways], c->icache.linesz);
1149
Ralf Baechle64bfca52007-10-15 16:35:45 +01001150 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1151 dcache_size >> 10, way_string[c->dcache.ways],
1152 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1153 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1154 "cache aliases" : "no aliases",
1155 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156}
1157
1158/*
1159 * If you even _breathe_ on this function, look at the gcc output and make sure
1160 * it does not pop things on and off the stack for the cache sizing loop that
1161 * executes in KSEG1 space or else you will crash and burn badly. You have
1162 * been warned.
1163 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001164static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 unsigned long flags, addr, begin, end, pow2;
1167 unsigned int config = read_c0_config();
1168 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
1170 if (config & CONF_SC)
1171 return 0;
1172
Ralf Baechlee001e522007-07-28 12:45:47 +01001173 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 begin &= ~((4 * 1024 * 1024) - 1);
1175 end = begin + (4 * 1024 * 1024);
1176
1177 /*
1178 * This is such a bitch, you'd think they would make it easy to do
1179 * this. Away you daemons of stupidity!
1180 */
1181 local_irq_save(flags);
1182
1183 /* Fill each size-multiple cache line with a valid tag. */
1184 pow2 = (64 * 1024);
1185 for (addr = begin; addr < end; addr = (begin + pow2)) {
1186 unsigned long *p = (unsigned long *) addr;
1187 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1188 pow2 <<= 1;
1189 }
1190
1191 /* Load first line with zero (therefore invalid) tag. */
1192 write_c0_taglo(0);
1193 write_c0_taghi(0);
1194 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1195 cache_op(Index_Store_Tag_I, begin);
1196 cache_op(Index_Store_Tag_D, begin);
1197 cache_op(Index_Store_Tag_SD, begin);
1198
1199 /* Now search for the wrap around point. */
1200 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1202 cache_op(Index_Load_Tag_SD, addr);
1203 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1204 if (!read_c0_taglo())
1205 break;
1206 pow2 <<= 1;
1207 }
1208 local_irq_restore(flags);
1209 addr -= begin;
1210
1211 scache_size = addr;
1212 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1213 c->scache.ways = 1;
1214 c->dcache.waybit = 0; /* does not matter */
1215
1216 return 1;
1217}
1218
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001219static void __init loongson2_sc_init(void)
1220{
1221 struct cpuinfo_mips *c = &current_cpu_data;
1222
1223 scache_size = 512*1024;
1224 c->scache.linesz = 32;
1225 c->scache.ways = 4;
1226 c->scache.waybit = 0;
1227 c->scache.waysize = scache_size / (c->scache.ways);
1228 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1229 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1230 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1231
1232 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1233}
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001234
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235extern int r5k_sc_init(void);
1236extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001237extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001239static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240{
1241 struct cpuinfo_mips *c = &current_cpu_data;
1242 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 int sc_present = 0;
1244
1245 /*
1246 * Do the probing thing on R4000SC and R4400SC processors. Other
1247 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001248 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001250 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 case CPU_R4000SC:
1252 case CPU_R4000MC:
1253 case CPU_R4400SC:
1254 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001255 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256 if (sc_present)
1257 c->options |= MIPS_CPU_CACHE_CDEX_S;
1258 break;
1259
1260 case CPU_R10000:
1261 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001262 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1264 c->scache.linesz = 64 << ((config >> 13) & 1);
1265 c->scache.ways = 2;
1266 c->scache.waybit= 0;
1267 sc_present = 1;
1268 break;
1269
1270 case CPU_R5000:
1271 case CPU_NEVADA:
1272#ifdef CONFIG_R5000_CPU_SCACHE
1273 r5k_sc_init();
1274#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001275 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
1277 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278#ifdef CONFIG_RM7000_CPU_SCACHE
1279 rm7k_sc_init();
1280#endif
1281 return;
1282
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001283 case CPU_LOONGSON2:
1284 loongson2_sc_init();
1285 return;
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001286
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001287 case CPU_XLP:
1288 /* don't need to worry about L2, fully coherent */
1289 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001290
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001292 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1293 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001294#ifdef CONFIG_MIPS_CPU_SCACHE
1295 if (mips_sc_init ()) {
1296 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1297 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1298 scache_size >> 10,
1299 way_string[c->scache.ways], c->scache.linesz);
1300 }
1301#else
1302 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1303 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1304#endif
1305 return;
1306 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307 sc_present = 0;
1308 }
1309
1310 if (!sc_present)
1311 return;
1312
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313 /* compute a couple of other cache variables */
1314 c->scache.waysize = scache_size / c->scache.ways;
1315
1316 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1317
1318 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1319 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1320
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001321 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322}
1323
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001324void au1x00_fixup_config_od(void)
1325{
1326 /*
1327 * c0_config.od (bit 19) was write only (and read as 0)
1328 * on the early revisions of Alchemy SOCs. It disables the bus
1329 * transaction overlapping and needs to be set to fix various errata.
1330 */
1331 switch (read_c0_prid()) {
1332 case 0x00030100: /* Au1000 DA */
1333 case 0x00030201: /* Au1000 HA */
1334 case 0x00030202: /* Au1000 HB */
1335 case 0x01030200: /* Au1500 AB */
1336 /*
1337 * Au1100 errata actually keeps silence about this bit, so we set it
1338 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001339 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001340 */
1341 case 0x02030200: /* Au1100 AB */
1342 case 0x02030201: /* Au1100 BA */
1343 case 0x02030202: /* Au1100 BC */
1344 set_c0_config(1 << 19);
1345 break;
1346 }
1347}
1348
Ralf Baechle89052bd2008-06-12 17:26:02 +01001349/* CP0 hazard avoidance. */
1350#define NXP_BARRIER() \
1351 __asm__ __volatile__( \
1352 ".set noreorder\n\t" \
1353 "nop; nop; nop; nop; nop; nop;\n\t" \
1354 ".set reorder\n\t")
1355
1356static void nxp_pr4450_fixup_config(void)
1357{
1358 unsigned long config0;
1359
1360 config0 = read_c0_config();
1361
1362 /* clear all three cache coherency fields */
1363 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1364 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1365 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1366 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1367 write_c0_config(config0);
1368 NXP_BARRIER();
1369}
1370
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001371static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001372
1373static int __init cca_setup(char *str)
1374{
1375 get_option(&str, &cca);
1376
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001377 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001378}
1379
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001380early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001381
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001382static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383{
Chris Dearman35133692007-09-19 00:58:24 +01001384 if (cca < 0 || cca > 7)
1385 cca = read_c0_config() & CONF_CM_CMASK;
1386 _page_cachable_default = cca << _CACHE_SHIFT;
1387
1388 pr_debug("Using cache attribute %d\n", cca);
1389 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
1391 /*
1392 * c0_status.cu=0 specifies that updates by the sc instruction use
1393 * the coherency mode specified by the TLB; 1 means cachable
1394 * coherent update on write will be used. Not all processors have
1395 * this bit and; some wire it to zero, others like Toshiba had the
1396 * silly idea of putting something else there ...
1397 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001398 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 case CPU_R4000PC:
1400 case CPU_R4000SC:
1401 case CPU_R4000MC:
1402 case CPU_R4400PC:
1403 case CPU_R4400SC:
1404 case CPU_R4400MC:
1405 clear_c0_config(CONF_CU);
1406 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001407 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001408 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001409 * the write-only co_config.od bit and set it back to one on:
1410 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001411 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001412 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001413 au1x00_fixup_config_od();
1414 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001415
1416 case PRID_IMP_PR4450:
1417 nxp_pr4450_fixup_config();
1418 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 }
1420}
1421
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001422static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001424 extern char __weak except_vec2_generic;
1425 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426
Ralf Baechle69f24d12013-09-17 10:25:47 +02001427 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001428 case CPU_SB1:
1429 case CPU_SB1A:
1430 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1431 break;
1432
1433 default:
1434 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1435 break;
1436 }
David Daney9cd9669b2012-05-15 00:04:49 -07001437}
1438
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001439void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001440{
1441 extern void build_clear_page(void);
1442 extern void build_copy_page(void);
1443 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444
1445 probe_pcache();
1446 setup_scache();
1447
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 r4k_blast_dcache_page_setup();
1449 r4k_blast_dcache_page_indexed_setup();
1450 r4k_blast_dcache_setup();
1451 r4k_blast_icache_page_setup();
1452 r4k_blast_icache_page_indexed_setup();
1453 r4k_blast_icache_setup();
1454 r4k_blast_scache_page_setup();
1455 r4k_blast_scache_page_indexed_setup();
1456 r4k_blast_scache_setup();
1457
1458 /*
1459 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1460 * This code supports virtually indexed processors and will be
1461 * unnecessarily inefficient on physically indexed processors.
1462 */
Chris Dearman73f40352006-06-20 18:06:52 +01001463 if (c->dcache.linesz)
1464 shm_align_mask = max_t( unsigned long,
1465 c->dcache.sets * c->dcache.linesz - 1,
1466 PAGE_SIZE - 1);
1467 else
1468 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001469
1470 __flush_cache_vmap = r4k__flush_cache_vmap;
1471 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1472
Ralf Baechledb813fe2007-09-27 18:26:43 +01001473 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474 __flush_cache_all = r4k___flush_cache_all;
1475 flush_cache_mm = r4k_flush_cache_mm;
1476 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 flush_cache_range = r4k_flush_cache_range;
1478
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001479 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1480
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1482 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001483 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 flush_data_cache_page = r4k_flush_data_cache_page;
1485 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001486 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
Ralf Baechle39b8d522008-04-28 17:14:26 +01001488#if defined(CONFIG_DMA_NONCOHERENT)
1489 if (coherentio) {
1490 _dma_cache_wback_inv = (void *)cache_noop;
1491 _dma_cache_wback = (void *)cache_noop;
1492 _dma_cache_inv = (void *)cache_noop;
1493 } else {
1494 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1495 _dma_cache_wback = r4k_dma_cache_wback_inv;
1496 _dma_cache_inv = r4k_dma_cache_inv;
1497 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498#endif
1499
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500 build_clear_page();
1501 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001502
1503 /*
1504 * We want to run CMP kernels on core with and without coherent
1505 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1506 * or not to flush caches.
1507 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001508 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001509
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001510 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001511 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512}