blob: 2cc6123b1df98a0c188d3a7626fa8f72424e4f22 [file] [log] [blame]
Will Newtonf95f3852011-01-02 01:11:59 -05001/*
2 * Synopsys DesignWare Multimedia Card Interface driver
3 * (Based on NXP driver for lpc 31xx)
4 *
5 * Copyright (C) 2009 NXP Semiconductors
6 * Copyright (C) 2009, 2010 Imagination Technologies Ltd.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#include <linux/blkdev.h>
15#include <linux/clk.h>
16#include <linux/debugfs.h>
17#include <linux/device.h>
18#include <linux/dma-mapping.h>
19#include <linux/err.h>
20#include <linux/init.h>
21#include <linux/interrupt.h>
22#include <linux/ioport.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
Will Newtonf95f3852011-01-02 01:11:59 -050025#include <linux/seq_file.h>
26#include <linux/slab.h>
27#include <linux/stat.h>
28#include <linux/delay.h>
29#include <linux/irq.h>
Doug Andersonb24c8b22014-12-02 15:42:46 -080030#include <linux/mmc/card.h>
Will Newtonf95f3852011-01-02 01:11:59 -050031#include <linux/mmc/host.h>
32#include <linux/mmc/mmc.h>
Doug Anderson01730552014-08-22 19:17:51 +053033#include <linux/mmc/sd.h>
Seungwon Jeon90c21432013-08-31 00:14:05 +090034#include <linux/mmc/sdio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050035#include <linux/mmc/dw_mmc.h>
36#include <linux/bitops.h>
Jaehoon Chungc07946a2011-02-25 11:08:14 +090037#include <linux/regulator/consumer.h>
Thomas Abrahamc91eab42012-09-17 18:16:40 +000038#include <linux/of.h>
Doug Anderson55a6ceb2013-01-11 17:03:53 +000039#include <linux/of_gpio.h>
Zhangfei Gaobf626e52014-01-09 22:35:10 +080040#include <linux/mmc/slot-gpio.h>
Will Newtonf95f3852011-01-02 01:11:59 -050041
42#include "dw_mmc.h"
43
44/* Common flag combinations */
Jaehoon Chung3f7eec62013-05-27 13:47:57 +090045#define DW_MCI_DATA_ERROR_FLAGS (SDMMC_INT_DRTO | SDMMC_INT_DCRC | \
Will Newtonf95f3852011-01-02 01:11:59 -050046 SDMMC_INT_HTO | SDMMC_INT_SBE | \
47 SDMMC_INT_EBE)
48#define DW_MCI_CMD_ERROR_FLAGS (SDMMC_INT_RTO | SDMMC_INT_RCRC | \
49 SDMMC_INT_RESP_ERR)
50#define DW_MCI_ERROR_FLAGS (DW_MCI_DATA_ERROR_FLAGS | \
51 DW_MCI_CMD_ERROR_FLAGS | SDMMC_INT_HLE)
52#define DW_MCI_SEND_STATUS 1
53#define DW_MCI_RECV_STATUS 2
54#define DW_MCI_DMA_THRESHOLD 16
55
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +090056#define DW_MCI_FREQ_MAX 200000000 /* unit: HZ */
57#define DW_MCI_FREQ_MIN 400000 /* unit: HZ */
58
Joonyoung Shimfc79a4d2013-04-26 15:35:22 +090059#define IDMAC_INT_CLR (SDMMC_IDMAC_INT_AI | SDMMC_IDMAC_INT_NI | \
60 SDMMC_IDMAC_INT_CES | SDMMC_IDMAC_INT_DU | \
61 SDMMC_IDMAC_INT_FBE | SDMMC_IDMAC_INT_RI | \
62 SDMMC_IDMAC_INT_TI)
63
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000064struct idmac_desc_64addr {
65 u32 des0; /* Control Descriptor */
66
67 u32 des1; /* Reserved */
68
69 u32 des2; /*Buffer sizes */
70#define IDMAC_64ADDR_SET_BUFFER1_SIZE(d, s) \
Ben Dooks6687c422015-03-25 11:27:51 +000071 ((d)->des2 = ((d)->des2 & cpu_to_le32(0x03ffe000)) | \
72 ((cpu_to_le32(s)) & cpu_to_le32(0x1fff)))
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +000073
74 u32 des3; /* Reserved */
75
76 u32 des4; /* Lower 32-bits of Buffer Address Pointer 1*/
77 u32 des5; /* Upper 32-bits of Buffer Address Pointer 1*/
78
79 u32 des6; /* Lower 32-bits of Next Descriptor Address */
80 u32 des7; /* Upper 32-bits of Next Descriptor Address */
81};
82
Will Newtonf95f3852011-01-02 01:11:59 -050083struct idmac_desc {
Ben Dooks6687c422015-03-25 11:27:51 +000084 __le32 des0; /* Control Descriptor */
Will Newtonf95f3852011-01-02 01:11:59 -050085#define IDMAC_DES0_DIC BIT(1)
86#define IDMAC_DES0_LD BIT(2)
87#define IDMAC_DES0_FD BIT(3)
88#define IDMAC_DES0_CH BIT(4)
89#define IDMAC_DES0_ER BIT(5)
90#define IDMAC_DES0_CES BIT(30)
91#define IDMAC_DES0_OWN BIT(31)
92
Ben Dooks6687c422015-03-25 11:27:51 +000093 __le32 des1; /* Buffer sizes */
Will Newtonf95f3852011-01-02 01:11:59 -050094#define IDMAC_SET_BUFFER1_SIZE(d, s) \
Shashidhar Hiremath9b7bbe12011-07-29 08:49:50 -040095 ((d)->des1 = ((d)->des1 & 0x03ffe000) | ((s) & 0x1fff))
Will Newtonf95f3852011-01-02 01:11:59 -050096
Ben Dooks6687c422015-03-25 11:27:51 +000097 __le32 des2; /* buffer 1 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -050098
Ben Dooks6687c422015-03-25 11:27:51 +000099 __le32 des3; /* buffer 2 physical address */
Will Newtonf95f3852011-01-02 01:11:59 -0500100};
Alexey Brodkin5959b322015-06-25 11:25:07 +0300101
102/* Each descriptor can transfer up to 4KB of data in chained mode */
103#define DW_MCI_DESC_DATA_LENGTH 0x1000
Will Newtonf95f3852011-01-02 01:11:59 -0500104
Sonny Rao3a33a942014-08-04 18:19:50 -0700105static bool dw_mci_reset(struct dw_mci *host);
Sonny Rao536f6b92014-10-16 09:58:05 -0700106static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset);
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800107static int dw_mci_card_busy(struct mmc_host *mmc);
Seungwon Jeon31bff452013-08-31 00:14:23 +0900108
Will Newtonf95f3852011-01-02 01:11:59 -0500109#if defined(CONFIG_DEBUG_FS)
110static int dw_mci_req_show(struct seq_file *s, void *v)
111{
112 struct dw_mci_slot *slot = s->private;
113 struct mmc_request *mrq;
114 struct mmc_command *cmd;
115 struct mmc_command *stop;
116 struct mmc_data *data;
117
118 /* Make sure we get a consistent snapshot */
119 spin_lock_bh(&slot->host->lock);
120 mrq = slot->mrq;
121
122 if (mrq) {
123 cmd = mrq->cmd;
124 data = mrq->data;
125 stop = mrq->stop;
126
127 if (cmd)
128 seq_printf(s,
129 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
130 cmd->opcode, cmd->arg, cmd->flags,
131 cmd->resp[0], cmd->resp[1], cmd->resp[2],
132 cmd->resp[2], cmd->error);
133 if (data)
134 seq_printf(s, "DATA %u / %u * %u flg %x err %d\n",
135 data->bytes_xfered, data->blocks,
136 data->blksz, data->flags, data->error);
137 if (stop)
138 seq_printf(s,
139 "CMD%u(0x%x) flg %x rsp %x %x %x %x err %d\n",
140 stop->opcode, stop->arg, stop->flags,
141 stop->resp[0], stop->resp[1], stop->resp[2],
142 stop->resp[2], stop->error);
143 }
144
145 spin_unlock_bh(&slot->host->lock);
146
147 return 0;
148}
149
150static int dw_mci_req_open(struct inode *inode, struct file *file)
151{
152 return single_open(file, dw_mci_req_show, inode->i_private);
153}
154
155static const struct file_operations dw_mci_req_fops = {
156 .owner = THIS_MODULE,
157 .open = dw_mci_req_open,
158 .read = seq_read,
159 .llseek = seq_lseek,
160 .release = single_release,
161};
162
163static int dw_mci_regs_show(struct seq_file *s, void *v)
164{
165 seq_printf(s, "STATUS:\t0x%08x\n", SDMMC_STATUS);
166 seq_printf(s, "RINTSTS:\t0x%08x\n", SDMMC_RINTSTS);
167 seq_printf(s, "CMD:\t0x%08x\n", SDMMC_CMD);
168 seq_printf(s, "CTRL:\t0x%08x\n", SDMMC_CTRL);
169 seq_printf(s, "INTMASK:\t0x%08x\n", SDMMC_INTMASK);
170 seq_printf(s, "CLKENA:\t0x%08x\n", SDMMC_CLKENA);
171
172 return 0;
173}
174
175static int dw_mci_regs_open(struct inode *inode, struct file *file)
176{
177 return single_open(file, dw_mci_regs_show, inode->i_private);
178}
179
180static const struct file_operations dw_mci_regs_fops = {
181 .owner = THIS_MODULE,
182 .open = dw_mci_regs_open,
183 .read = seq_read,
184 .llseek = seq_lseek,
185 .release = single_release,
186};
187
188static void dw_mci_init_debugfs(struct dw_mci_slot *slot)
189{
190 struct mmc_host *mmc = slot->mmc;
191 struct dw_mci *host = slot->host;
192 struct dentry *root;
193 struct dentry *node;
194
195 root = mmc->debugfs_root;
196 if (!root)
197 return;
198
199 node = debugfs_create_file("regs", S_IRUSR, root, host,
200 &dw_mci_regs_fops);
201 if (!node)
202 goto err;
203
204 node = debugfs_create_file("req", S_IRUSR, root, slot,
205 &dw_mci_req_fops);
206 if (!node)
207 goto err;
208
209 node = debugfs_create_u32("state", S_IRUSR, root, (u32 *)&host->state);
210 if (!node)
211 goto err;
212
213 node = debugfs_create_x32("pending_events", S_IRUSR, root,
214 (u32 *)&host->pending_events);
215 if (!node)
216 goto err;
217
218 node = debugfs_create_x32("completed_events", S_IRUSR, root,
219 (u32 *)&host->completed_events);
220 if (!node)
221 goto err;
222
223 return;
224
225err:
226 dev_err(&mmc->class_dev, "failed to initialize debugfs for slot\n");
227}
228#endif /* defined(CONFIG_DEBUG_FS) */
229
Doug Anderson01730552014-08-22 19:17:51 +0530230static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg);
231
Will Newtonf95f3852011-01-02 01:11:59 -0500232static u32 dw_mci_prepare_command(struct mmc_host *mmc, struct mmc_command *cmd)
233{
234 struct mmc_data *data;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000235 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson01730552014-08-22 19:17:51 +0530236 struct dw_mci *host = slot->host;
Will Newtonf95f3852011-01-02 01:11:59 -0500237 u32 cmdr;
Will Newtonf95f3852011-01-02 01:11:59 -0500238
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800239 cmd->error = -EINPROGRESS;
Will Newtonf95f3852011-01-02 01:11:59 -0500240 cmdr = cmd->opcode;
241
Seungwon Jeon90c21432013-08-31 00:14:05 +0900242 if (cmd->opcode == MMC_STOP_TRANSMISSION ||
243 cmd->opcode == MMC_GO_IDLE_STATE ||
244 cmd->opcode == MMC_GO_INACTIVE_STATE ||
245 (cmd->opcode == SD_IO_RW_DIRECT &&
246 ((cmd->arg >> 9) & 0x1FFFF) == SDIO_CCCR_ABORT))
Will Newtonf95f3852011-01-02 01:11:59 -0500247 cmdr |= SDMMC_CMD_STOP;
Jaehoon Chung4a1b27a2014-03-03 11:36:44 +0900248 else if (cmd->opcode != MMC_SEND_STATUS && cmd->data)
249 cmdr |= SDMMC_CMD_PRV_DAT_WAIT;
Will Newtonf95f3852011-01-02 01:11:59 -0500250
Doug Anderson01730552014-08-22 19:17:51 +0530251 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
252 u32 clk_en_a;
253
254 /* Special bit makes CMD11 not die */
255 cmdr |= SDMMC_CMD_VOLT_SWITCH;
256
257 /* Change state to continue to handle CMD11 weirdness */
258 WARN_ON(slot->host->state != STATE_SENDING_CMD);
259 slot->host->state = STATE_SENDING_CMD11;
260
261 /*
262 * We need to disable low power mode (automatic clock stop)
263 * while doing voltage switch so we don't confuse the card,
264 * since stopping the clock is a specific part of the UHS
265 * voltage change dance.
266 *
267 * Note that low power mode (SDMMC_CLKEN_LOW_PWR) will be
268 * unconditionally turned back on in dw_mci_setup_bus() if it's
269 * ever called with a non-zero clock. That shouldn't happen
270 * until the voltage change is all done.
271 */
272 clk_en_a = mci_readl(host, CLKENA);
273 clk_en_a &= ~(SDMMC_CLKEN_LOW_PWR << slot->id);
274 mci_writel(host, CLKENA, clk_en_a);
275 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
276 SDMMC_CMD_PRV_DAT_WAIT, 0);
277 }
278
Will Newtonf95f3852011-01-02 01:11:59 -0500279 if (cmd->flags & MMC_RSP_PRESENT) {
280 /* We expect a response, so set this bit */
281 cmdr |= SDMMC_CMD_RESP_EXP;
282 if (cmd->flags & MMC_RSP_136)
283 cmdr |= SDMMC_CMD_RESP_LONG;
284 }
285
286 if (cmd->flags & MMC_RSP_CRC)
287 cmdr |= SDMMC_CMD_RESP_CRC;
288
289 data = cmd->data;
290 if (data) {
291 cmdr |= SDMMC_CMD_DAT_EXP;
Will Newtonf95f3852011-01-02 01:11:59 -0500292 if (data->flags & MMC_DATA_WRITE)
293 cmdr |= SDMMC_CMD_DAT_WR;
294 }
295
Jaehoon Chungaaaaeb72016-01-21 11:01:06 +0900296 if (!test_bit(DW_MMC_CARD_NO_USE_HOLD, &slot->flags))
297 cmdr |= SDMMC_CMD_USE_HOLD_REG;
Thomas Abraham800d78b2012-09-17 18:16:42 +0000298
Will Newtonf95f3852011-01-02 01:11:59 -0500299 return cmdr;
300}
301
Seungwon Jeon90c21432013-08-31 00:14:05 +0900302static u32 dw_mci_prep_stop_abort(struct dw_mci *host, struct mmc_command *cmd)
303{
304 struct mmc_command *stop;
305 u32 cmdr;
306
307 if (!cmd->data)
308 return 0;
309
310 stop = &host->stop_abort;
311 cmdr = cmd->opcode;
312 memset(stop, 0, sizeof(struct mmc_command));
313
314 if (cmdr == MMC_READ_SINGLE_BLOCK ||
315 cmdr == MMC_READ_MULTIPLE_BLOCK ||
316 cmdr == MMC_WRITE_BLOCK ||
Ulf Hansson6c2c6502014-12-01 16:13:39 +0100317 cmdr == MMC_WRITE_MULTIPLE_BLOCK ||
318 cmdr == MMC_SEND_TUNING_BLOCK ||
319 cmdr == MMC_SEND_TUNING_BLOCK_HS200) {
Seungwon Jeon90c21432013-08-31 00:14:05 +0900320 stop->opcode = MMC_STOP_TRANSMISSION;
321 stop->arg = 0;
322 stop->flags = MMC_RSP_R1B | MMC_CMD_AC;
323 } else if (cmdr == SD_IO_RW_EXTENDED) {
324 stop->opcode = SD_IO_RW_DIRECT;
325 stop->arg |= (1 << 31) | (0 << 28) | (SDIO_CCCR_ABORT << 9) |
326 ((cmd->arg >> 28) & 0x7);
327 stop->flags = MMC_RSP_SPI_R5 | MMC_RSP_R5 | MMC_CMD_AC;
328 } else {
329 return 0;
330 }
331
332 cmdr = stop->opcode | SDMMC_CMD_STOP |
333 SDMMC_CMD_RESP_CRC | SDMMC_CMD_RESP_EXP;
334
335 return cmdr;
336}
337
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800338static void dw_mci_wait_while_busy(struct dw_mci *host, u32 cmd_flags)
339{
340 unsigned long timeout = jiffies + msecs_to_jiffies(500);
341
342 /*
343 * Databook says that before issuing a new data transfer command
344 * we need to check to see if the card is busy. Data transfer commands
345 * all have SDMMC_CMD_PRV_DAT_WAIT set, so we'll key off that.
346 *
347 * ...also allow sending for SDMMC_CMD_VOLT_SWITCH where busy is
348 * expected.
349 */
350 if ((cmd_flags & SDMMC_CMD_PRV_DAT_WAIT) &&
351 !(cmd_flags & SDMMC_CMD_VOLT_SWITCH)) {
352 while (mci_readl(host, STATUS) & SDMMC_STATUS_BUSY) {
353 if (time_after(jiffies, timeout)) {
354 /* Command will fail; we'll pass error then */
355 dev_err(host->dev, "Busy; trying anyway\n");
356 break;
357 }
358 udelay(10);
359 }
360 }
361}
362
Will Newtonf95f3852011-01-02 01:11:59 -0500363static void dw_mci_start_command(struct dw_mci *host,
364 struct mmc_command *cmd, u32 cmd_flags)
365{
366 host->cmd = cmd;
Thomas Abraham4a909202012-09-17 18:16:35 +0000367 dev_vdbg(host->dev,
Will Newtonf95f3852011-01-02 01:11:59 -0500368 "start command: ARGR=0x%08x CMDR=0x%08x\n",
369 cmd->arg, cmd_flags);
370
371 mci_writel(host, CMDARG, cmd->arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800372 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -0800373 dw_mci_wait_while_busy(host, cmd_flags);
Will Newtonf95f3852011-01-02 01:11:59 -0500374
375 mci_writel(host, CMD, cmd_flags | SDMMC_CMD_START);
376}
377
Seungwon Jeon90c21432013-08-31 00:14:05 +0900378static inline void send_stop_abort(struct dw_mci *host, struct mmc_data *data)
Will Newtonf95f3852011-01-02 01:11:59 -0500379{
Seungwon Jeon90c21432013-08-31 00:14:05 +0900380 struct mmc_command *stop = data->stop ? data->stop : &host->stop_abort;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800381
Seungwon Jeon90c21432013-08-31 00:14:05 +0900382 dw_mci_start_command(host, stop, host->stop_cmdr);
Will Newtonf95f3852011-01-02 01:11:59 -0500383}
384
385/* DMA interface functions */
386static void dw_mci_stop_dma(struct dw_mci *host)
387{
James Hogan03e8cb52011-06-29 09:28:43 +0100388 if (host->using_dma) {
Will Newtonf95f3852011-01-02 01:11:59 -0500389 host->dma_ops->stop(host);
390 host->dma_ops->cleanup(host);
Will Newtonf95f3852011-01-02 01:11:59 -0500391 }
Seungwon Jeonaa50f252013-08-31 00:14:38 +0900392
393 /* Data transfer was stopped by the interrupt handler */
394 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -0500395}
396
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900397static int dw_mci_get_dma_dir(struct mmc_data *data)
398{
399 if (data->flags & MMC_DATA_WRITE)
400 return DMA_TO_DEVICE;
401 else
402 return DMA_FROM_DEVICE;
403}
404
Will Newtonf95f3852011-01-02 01:11:59 -0500405static void dw_mci_dma_cleanup(struct dw_mci *host)
406{
407 struct mmc_data *data = host->data;
408
409 if (data)
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900410 if (!data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000411 dma_unmap_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900412 data->sg,
413 data->sg_len,
414 dw_mci_get_dma_dir(data));
Will Newtonf95f3852011-01-02 01:11:59 -0500415}
416
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900417static void dw_mci_idmac_reset(struct dw_mci *host)
418{
419 u32 bmod = mci_readl(host, BMOD);
420 /* Software reset of DMA */
421 bmod |= SDMMC_IDMAC_SWRESET;
422 mci_writel(host, BMOD, bmod);
423}
424
Will Newtonf95f3852011-01-02 01:11:59 -0500425static void dw_mci_idmac_stop_dma(struct dw_mci *host)
426{
427 u32 temp;
428
429 /* Disable and reset the IDMAC interface */
430 temp = mci_readl(host, CTRL);
431 temp &= ~SDMMC_CTRL_USE_IDMAC;
432 temp |= SDMMC_CTRL_DMA_RESET;
433 mci_writel(host, CTRL, temp);
434
435 /* Stop the IDMAC running */
436 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900437 temp &= ~(SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB);
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900438 temp |= SDMMC_IDMAC_SWRESET;
Will Newtonf95f3852011-01-02 01:11:59 -0500439 mci_writel(host, BMOD, temp);
440}
441
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800442static void dw_mci_dmac_complete_dma(void *arg)
Will Newtonf95f3852011-01-02 01:11:59 -0500443{
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800444 struct dw_mci *host = arg;
Will Newtonf95f3852011-01-02 01:11:59 -0500445 struct mmc_data *data = host->data;
446
Thomas Abraham4a909202012-09-17 18:16:35 +0000447 dev_vdbg(host->dev, "DMA complete\n");
Will Newtonf95f3852011-01-02 01:11:59 -0500448
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800449 if ((host->use_dma == TRANS_MODE_EDMAC) &&
450 data && (data->flags & MMC_DATA_READ))
451 /* Invalidate cache after read */
452 dma_sync_sg_for_cpu(mmc_dev(host->cur_slot->mmc),
453 data->sg,
454 data->sg_len,
455 DMA_FROM_DEVICE);
456
Will Newtonf95f3852011-01-02 01:11:59 -0500457 host->dma_ops->cleanup(host);
458
459 /*
460 * If the card was removed, data will be NULL. No point in trying to
461 * send the stop command or waiting for NBUSY in this case.
462 */
463 if (data) {
464 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
465 tasklet_schedule(&host->tasklet);
466 }
467}
468
469static void dw_mci_translate_sglist(struct dw_mci *host, struct mmc_data *data,
470 unsigned int sg_len)
471{
Alexey Brodkin5959b322015-06-25 11:25:07 +0300472 unsigned int desc_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500473 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800474
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000475 if (host->dma_64bit_address == 1) {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300476 struct idmac_desc_64addr *desc_first, *desc_last, *desc;
Will Newtonf95f3852011-01-02 01:11:59 -0500477
Alexey Brodkin5959b322015-06-25 11:25:07 +0300478 desc_first = desc_last = desc = host->sg_cpu;
479
480 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000481 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800482
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000483 u64 mem_addr = sg_dma_address(&data->sg[i]);
Will Newtonf95f3852011-01-02 01:11:59 -0500484
Alexey Brodkin5959b322015-06-25 11:25:07 +0300485 for ( ; length ; desc++) {
486 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
487 length : DW_MCI_DESC_DATA_LENGTH;
Will Newtonf95f3852011-01-02 01:11:59 -0500488
Alexey Brodkin5959b322015-06-25 11:25:07 +0300489 length -= desc_len;
490
491 /*
492 * Set the OWN bit and disable interrupts
493 * for this descriptor
494 */
495 desc->des0 = IDMAC_DES0_OWN | IDMAC_DES0_DIC |
496 IDMAC_DES0_CH;
497
498 /* Buffer length */
499 IDMAC_64ADDR_SET_BUFFER1_SIZE(desc, desc_len);
500
501 /* Physical address to DMA to/from */
502 desc->des4 = mem_addr & 0xffffffff;
503 desc->des5 = mem_addr >> 32;
504
505 /* Update physical address for the next desc */
506 mem_addr += desc_len;
507
508 /* Save pointer to the last descriptor */
509 desc_last = desc;
510 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000511 }
Will Newtonf95f3852011-01-02 01:11:59 -0500512
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000513 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300514 desc_first->des0 |= IDMAC_DES0_FD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000515
516 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300517 desc_last->des0 &= ~(IDMAC_DES0_CH | IDMAC_DES0_DIC);
518 desc_last->des0 |= IDMAC_DES0_LD;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000519
520 } else {
Alexey Brodkin5959b322015-06-25 11:25:07 +0300521 struct idmac_desc *desc_first, *desc_last, *desc;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000522
Alexey Brodkin5959b322015-06-25 11:25:07 +0300523 desc_first = desc_last = desc = host->sg_cpu;
524
525 for (i = 0; i < sg_len; i++) {
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000526 unsigned int length = sg_dma_len(&data->sg[i]);
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800527
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000528 u32 mem_addr = sg_dma_address(&data->sg[i]);
529
Alexey Brodkin5959b322015-06-25 11:25:07 +0300530 for ( ; length ; desc++) {
531 desc_len = (length <= DW_MCI_DESC_DATA_LENGTH) ?
532 length : DW_MCI_DESC_DATA_LENGTH;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000533
Alexey Brodkin5959b322015-06-25 11:25:07 +0300534 length -= desc_len;
535
536 /*
537 * Set the OWN bit and disable interrupts
538 * for this descriptor
539 */
540 desc->des0 = cpu_to_le32(IDMAC_DES0_OWN |
541 IDMAC_DES0_DIC |
542 IDMAC_DES0_CH);
543
544 /* Buffer length */
545 IDMAC_SET_BUFFER1_SIZE(desc, desc_len);
546
547 /* Physical address to DMA to/from */
548 desc->des2 = cpu_to_le32(mem_addr);
549
550 /* Update physical address for the next desc */
551 mem_addr += desc_len;
552
553 /* Save pointer to the last descriptor */
554 desc_last = desc;
555 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000556 }
557
558 /* Set first descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300559 desc_first->des0 |= cpu_to_le32(IDMAC_DES0_FD);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000560
561 /* Set last descriptor */
Alexey Brodkin5959b322015-06-25 11:25:07 +0300562 desc_last->des0 &= cpu_to_le32(~(IDMAC_DES0_CH |
563 IDMAC_DES0_DIC));
564 desc_last->des0 |= cpu_to_le32(IDMAC_DES0_LD);
Will Newtonf95f3852011-01-02 01:11:59 -0500565 }
566
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800567 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500568}
569
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800570static int dw_mci_idmac_start_dma(struct dw_mci *host, unsigned int sg_len)
Will Newtonf95f3852011-01-02 01:11:59 -0500571{
572 u32 temp;
573
574 dw_mci_translate_sglist(host, host->data, sg_len);
575
Sonny Rao536f6b92014-10-16 09:58:05 -0700576 /* Make sure to reset DMA in case we did PIO before this */
577 dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET);
578 dw_mci_idmac_reset(host);
579
Will Newtonf95f3852011-01-02 01:11:59 -0500580 /* Select IDMAC interface */
581 temp = mci_readl(host, CTRL);
582 temp |= SDMMC_CTRL_USE_IDMAC;
583 mci_writel(host, CTRL, temp);
584
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800585 /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -0500586 wmb();
587
588 /* Enable the IDMAC */
589 temp = mci_readl(host, BMOD);
Jaehoon Chunga5289a42011-02-25 11:08:13 +0900590 temp |= SDMMC_IDMAC_ENABLE | SDMMC_IDMAC_FB;
Will Newtonf95f3852011-01-02 01:11:59 -0500591 mci_writel(host, BMOD, temp);
592
593 /* Start it running */
594 mci_writel(host, PLDMND, 1);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800595
596 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -0500597}
598
599static int dw_mci_idmac_init(struct dw_mci *host)
600{
Seungwon Jeon897b69e2012-09-19 13:58:31 +0800601 int i;
Will Newtonf95f3852011-01-02 01:11:59 -0500602
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000603 if (host->dma_64bit_address == 1) {
604 struct idmac_desc_64addr *p;
605 /* Number of descriptors in the ring buffer */
606 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc_64addr);
Will Newtonf95f3852011-01-02 01:11:59 -0500607
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000608 /* Forward link the descriptor list */
609 for (i = 0, p = host->sg_cpu; i < host->ring_size - 1;
610 i++, p++) {
611 p->des6 = (host->sg_dma +
612 (sizeof(struct idmac_desc_64addr) *
613 (i + 1))) & 0xffffffff;
Will Newtonf95f3852011-01-02 01:11:59 -0500614
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000615 p->des7 = (u64)(host->sg_dma +
616 (sizeof(struct idmac_desc_64addr) *
617 (i + 1))) >> 32;
618 /* Initialize reserved and buffer size fields to "0" */
619 p->des1 = 0;
620 p->des2 = 0;
621 p->des3 = 0;
622 }
623
624 /* Set the last descriptor as the end-of-ring descriptor */
625 p->des6 = host->sg_dma & 0xffffffff;
626 p->des7 = (u64)host->sg_dma >> 32;
627 p->des0 = IDMAC_DES0_ER;
628
629 } else {
630 struct idmac_desc *p;
631 /* Number of descriptors in the ring buffer */
632 host->ring_size = PAGE_SIZE / sizeof(struct idmac_desc);
633
634 /* Forward link the descriptor list */
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800635 for (i = 0, p = host->sg_cpu;
636 i < host->ring_size - 1;
637 i++, p++) {
Ben Dooks6687c422015-03-25 11:27:51 +0000638 p->des3 = cpu_to_le32(host->sg_dma +
639 (sizeof(struct idmac_desc) * (i + 1)));
Zhangfei Gao4b244722015-04-30 22:16:28 +0800640 p->des1 = 0;
641 }
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000642
643 /* Set the last descriptor as the end-of-ring descriptor */
Ben Dooks6687c422015-03-25 11:27:51 +0000644 p->des3 = cpu_to_le32(host->sg_dma);
645 p->des0 = cpu_to_le32(IDMAC_DES0_ER);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000646 }
Will Newtonf95f3852011-01-02 01:11:59 -0500647
Seungwon Jeon5ce9d962013-08-31 00:14:33 +0900648 dw_mci_idmac_reset(host);
Seungwon Jeon141a7122012-05-22 13:01:03 +0900649
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000650 if (host->dma_64bit_address == 1) {
651 /* Mask out interrupts - get Tx & Rx complete only */
652 mci_writel(host, IDSTS64, IDMAC_INT_CLR);
653 mci_writel(host, IDINTEN64, SDMMC_IDMAC_INT_NI |
654 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
Will Newtonf95f3852011-01-02 01:11:59 -0500655
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +0000656 /* Set the descriptor base address */
657 mci_writel(host, DBADDRL, host->sg_dma & 0xffffffff);
658 mci_writel(host, DBADDRU, (u64)host->sg_dma >> 32);
659
660 } else {
661 /* Mask out interrupts - get Tx & Rx complete only */
662 mci_writel(host, IDSTS, IDMAC_INT_CLR);
663 mci_writel(host, IDINTEN, SDMMC_IDMAC_INT_NI |
664 SDMMC_IDMAC_INT_RI | SDMMC_IDMAC_INT_TI);
665
666 /* Set the descriptor base address */
667 mci_writel(host, DBADDR, host->sg_dma);
668 }
669
Will Newtonf95f3852011-01-02 01:11:59 -0500670 return 0;
671}
672
Arnd Bergmann8e2b36e2012-11-06 22:55:31 +0100673static const struct dw_mci_dma_ops dw_mci_idmac_ops = {
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900674 .init = dw_mci_idmac_init,
675 .start = dw_mci_idmac_start_dma,
676 .stop = dw_mci_idmac_stop_dma,
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800677 .complete = dw_mci_dmac_complete_dma,
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900678 .cleanup = dw_mci_dma_cleanup,
679};
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800680
681static void dw_mci_edmac_stop_dma(struct dw_mci *host)
682{
Shawn Linab925a32016-03-09 10:34:46 +0800683 dmaengine_terminate_async(host->dms->ch);
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800684}
685
686static int dw_mci_edmac_start_dma(struct dw_mci *host,
687 unsigned int sg_len)
688{
689 struct dma_slave_config cfg;
690 struct dma_async_tx_descriptor *desc = NULL;
691 struct scatterlist *sgl = host->data->sg;
692 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
693 u32 sg_elems = host->data->sg_len;
694 u32 fifoth_val;
695 u32 fifo_offset = host->fifo_reg - host->regs;
696 int ret = 0;
697
698 /* Set external dma config: burst size, burst width */
Arnd Bergmann260b3162015-11-12 15:14:23 +0100699 cfg.dst_addr = host->phy_regs + fifo_offset;
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800700 cfg.src_addr = cfg.dst_addr;
701 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
702 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
703
704 /* Match burst msize with external dma config */
705 fifoth_val = mci_readl(host, FIFOTH);
706 cfg.dst_maxburst = mszs[(fifoth_val >> 28) & 0x7];
707 cfg.src_maxburst = cfg.dst_maxburst;
708
709 if (host->data->flags & MMC_DATA_WRITE)
710 cfg.direction = DMA_MEM_TO_DEV;
711 else
712 cfg.direction = DMA_DEV_TO_MEM;
713
714 ret = dmaengine_slave_config(host->dms->ch, &cfg);
715 if (ret) {
716 dev_err(host->dev, "Failed to config edmac.\n");
717 return -EBUSY;
718 }
719
720 desc = dmaengine_prep_slave_sg(host->dms->ch, sgl,
721 sg_len, cfg.direction,
722 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
723 if (!desc) {
724 dev_err(host->dev, "Can't prepare slave sg.\n");
725 return -EBUSY;
726 }
727
728 /* Set dw_mci_dmac_complete_dma as callback */
729 desc->callback = dw_mci_dmac_complete_dma;
730 desc->callback_param = (void *)host;
731 dmaengine_submit(desc);
732
733 /* Flush cache before write */
734 if (host->data->flags & MMC_DATA_WRITE)
735 dma_sync_sg_for_device(mmc_dev(host->cur_slot->mmc), sgl,
736 sg_elems, DMA_TO_DEVICE);
737
738 dma_async_issue_pending(host->dms->ch);
739
740 return 0;
741}
742
743static int dw_mci_edmac_init(struct dw_mci *host)
744{
745 /* Request external dma channel */
746 host->dms = kzalloc(sizeof(struct dw_mci_dma_slave), GFP_KERNEL);
747 if (!host->dms)
748 return -ENOMEM;
749
750 host->dms->ch = dma_request_slave_channel(host->dev, "rx-tx");
751 if (!host->dms->ch) {
Dan Carpenter4539d362015-10-22 22:53:46 +0300752 dev_err(host->dev, "Failed to get external DMA channel.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800753 kfree(host->dms);
754 host->dms = NULL;
755 return -ENXIO;
756 }
757
758 return 0;
759}
760
761static void dw_mci_edmac_exit(struct dw_mci *host)
762{
763 if (host->dms) {
764 if (host->dms->ch) {
765 dma_release_channel(host->dms->ch);
766 host->dms->ch = NULL;
767 }
768 kfree(host->dms);
769 host->dms = NULL;
770 }
771}
772
773static const struct dw_mci_dma_ops dw_mci_edmac_ops = {
774 .init = dw_mci_edmac_init,
775 .exit = dw_mci_edmac_exit,
776 .start = dw_mci_edmac_start_dma,
777 .stop = dw_mci_edmac_stop_dma,
778 .complete = dw_mci_dmac_complete_dma,
779 .cleanup = dw_mci_dma_cleanup,
780};
Seungwon Jeon885c3e82012-02-20 11:01:43 +0900781
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900782static int dw_mci_pre_dma_transfer(struct dw_mci *host,
783 struct mmc_data *data,
784 bool next)
Will Newtonf95f3852011-01-02 01:11:59 -0500785{
786 struct scatterlist *sg;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900787 unsigned int i, sg_len;
Will Newtonf95f3852011-01-02 01:11:59 -0500788
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900789 if (!next && data->host_cookie)
790 return data->host_cookie;
Will Newtonf95f3852011-01-02 01:11:59 -0500791
792 /*
793 * We don't do DMA on "complex" transfers, i.e. with
794 * non-word-aligned buffers or lengths. Also, we don't bother
795 * with all the DMA setup overhead for short transfers.
796 */
797 if (data->blocks * data->blksz < DW_MCI_DMA_THRESHOLD)
798 return -EINVAL;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900799
Will Newtonf95f3852011-01-02 01:11:59 -0500800 if (data->blksz & 3)
801 return -EINVAL;
802
803 for_each_sg(data->sg, sg, data->sg_len, i) {
804 if (sg->offset & 3 || sg->length & 3)
805 return -EINVAL;
806 }
807
Thomas Abraham4a909202012-09-17 18:16:35 +0000808 sg_len = dma_map_sg(host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900809 data->sg,
810 data->sg_len,
811 dw_mci_get_dma_dir(data));
812 if (sg_len == 0)
813 return -EINVAL;
814
815 if (next)
816 data->host_cookie = sg_len;
817
818 return sg_len;
819}
820
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900821static void dw_mci_pre_req(struct mmc_host *mmc,
822 struct mmc_request *mrq,
823 bool is_first_req)
824{
825 struct dw_mci_slot *slot = mmc_priv(mmc);
826 struct mmc_data *data = mrq->data;
827
828 if (!slot->host->use_dma || !data)
829 return;
830
831 if (data->host_cookie) {
832 data->host_cookie = 0;
833 return;
834 }
835
836 if (dw_mci_pre_dma_transfer(slot->host, mrq->data, 1) < 0)
837 data->host_cookie = 0;
838}
839
840static void dw_mci_post_req(struct mmc_host *mmc,
841 struct mmc_request *mrq,
842 int err)
843{
844 struct dw_mci_slot *slot = mmc_priv(mmc);
845 struct mmc_data *data = mrq->data;
846
847 if (!slot->host->use_dma || !data)
848 return;
849
850 if (data->host_cookie)
Thomas Abraham4a909202012-09-17 18:16:35 +0000851 dma_unmap_sg(slot->host->dev,
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900852 data->sg,
853 data->sg_len,
854 dw_mci_get_dma_dir(data));
855 data->host_cookie = 0;
856}
857
Seungwon Jeon524268992013-08-31 00:13:42 +0900858static void dw_mci_adjust_fifoth(struct dw_mci *host, struct mmc_data *data)
859{
Seungwon Jeon524268992013-08-31 00:13:42 +0900860 unsigned int blksz = data->blksz;
861 const u32 mszs[] = {1, 4, 8, 16, 32, 64, 128, 256};
862 u32 fifo_width = 1 << host->data_shift;
863 u32 blksz_depth = blksz / fifo_width, fifoth_val;
864 u32 msize = 0, rx_wmark = 1, tx_wmark, tx_wmark_invers;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800865 int idx = ARRAY_SIZE(mszs) - 1;
Seungwon Jeon524268992013-08-31 00:13:42 +0900866
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800867 /* pio should ship this scenario */
868 if (!host->use_dma)
869 return;
870
Seungwon Jeon524268992013-08-31 00:13:42 +0900871 tx_wmark = (host->fifo_depth) / 2;
872 tx_wmark_invers = host->fifo_depth - tx_wmark;
873
874 /*
875 * MSIZE is '1',
876 * if blksz is not a multiple of the FIFO width
877 */
878 if (blksz % fifo_width) {
879 msize = 0;
880 rx_wmark = 1;
881 goto done;
882 }
883
884 do {
885 if (!((blksz_depth % mszs[idx]) ||
886 (tx_wmark_invers % mszs[idx]))) {
887 msize = idx;
888 rx_wmark = mszs[idx] - 1;
889 break;
890 }
891 } while (--idx > 0);
892 /*
893 * If idx is '0', it won't be tried
894 * Thus, initial values are uesed
895 */
896done:
897 fifoth_val = SDMMC_SET_FIFOTH(msize, rx_wmark, tx_wmark);
898 mci_writel(host, FIFOTH, fifoth_val);
Seungwon Jeon524268992013-08-31 00:13:42 +0900899}
900
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900901static void dw_mci_ctrl_rd_thld(struct dw_mci *host, struct mmc_data *data)
902{
903 unsigned int blksz = data->blksz;
904 u32 blksz_depth, fifo_depth;
905 u16 thld_size;
906
907 WARN_ON(!(data->flags & MMC_DATA_READ));
908
James Hogan66dfd102014-11-17 17:49:05 +0000909 /*
910 * CDTHRCTL doesn't exist prior to 240A (in fact that register offset is
911 * in the FIFO region, so we really shouldn't access it).
912 */
913 if (host->verid < DW_MMC_240A)
914 return;
915
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900916 if (host->timing != MMC_TIMING_MMC_HS200 &&
Jaehoon Chung488b8d62015-03-05 19:45:21 +0900917 host->timing != MMC_TIMING_MMC_HS400 &&
Seungwon Jeonf1d27362013-08-31 00:13:55 +0900918 host->timing != MMC_TIMING_UHS_SDR104)
919 goto disable;
920
921 blksz_depth = blksz / (1 << host->data_shift);
922 fifo_depth = host->fifo_depth;
923
924 if (blksz_depth > fifo_depth)
925 goto disable;
926
927 /*
928 * If (blksz_depth) >= (fifo_depth >> 1), should be 'thld_size <= blksz'
929 * If (blksz_depth) < (fifo_depth >> 1), should be thld_size = blksz
930 * Currently just choose blksz.
931 */
932 thld_size = blksz;
933 mci_writel(host, CDTHRCTL, SDMMC_SET_RD_THLD(thld_size, 1));
934 return;
935
936disable:
937 mci_writel(host, CDTHRCTL, SDMMC_SET_RD_THLD(0, 0));
938}
939
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900940static int dw_mci_submit_data_dma(struct dw_mci *host, struct mmc_data *data)
941{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800942 unsigned long irqflags;
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900943 int sg_len;
944 u32 temp;
945
946 host->using_dma = 0;
947
948 /* If we don't have a channel, we can't do DMA */
949 if (!host->use_dma)
950 return -ENODEV;
951
952 sg_len = dw_mci_pre_dma_transfer(host, data, 0);
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900953 if (sg_len < 0) {
954 host->dma_ops->stop(host);
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900955 return sg_len;
Seungwon Jeona99aa9b2012-04-10 09:53:32 +0900956 }
Seungwon Jeon9aa51402012-02-06 16:55:07 +0900957
James Hogan03e8cb52011-06-29 09:28:43 +0100958 host->using_dma = 1;
959
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800960 if (host->use_dma == TRANS_MODE_IDMAC)
961 dev_vdbg(host->dev,
962 "sd sg_cpu: %#lx sg_dma: %#lx sg_len: %d\n",
963 (unsigned long)host->sg_cpu,
964 (unsigned long)host->sg_dma,
965 sg_len);
Will Newtonf95f3852011-01-02 01:11:59 -0500966
Seungwon Jeon524268992013-08-31 00:13:42 +0900967 /*
968 * Decide the MSIZE and RX/TX Watermark.
969 * If current block size is same with previous size,
970 * no need to update fifoth.
971 */
972 if (host->prev_blksz != data->blksz)
973 dw_mci_adjust_fifoth(host, data);
974
Will Newtonf95f3852011-01-02 01:11:59 -0500975 /* Enable the DMA interface */
976 temp = mci_readl(host, CTRL);
977 temp |= SDMMC_CTRL_DMA_ENABLE;
978 mci_writel(host, CTRL, temp);
979
980 /* Disable RX/TX IRQs, let DMA handle it */
Doug Andersonf8c58c12014-12-02 15:42:47 -0800981 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500982 temp = mci_readl(host, INTMASK);
983 temp &= ~(SDMMC_INT_RXDR | SDMMC_INT_TXDR);
984 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -0800985 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -0500986
Shawn Lin3fc7eae2015-09-16 14:41:23 +0800987 if (host->dma_ops->start(host, sg_len)) {
988 /* We can't do DMA */
989 dev_err(host->dev, "%s: failed to start DMA.\n", __func__);
990 return -ENODEV;
991 }
Will Newtonf95f3852011-01-02 01:11:59 -0500992
993 return 0;
994}
995
996static void dw_mci_submit_data(struct dw_mci *host, struct mmc_data *data)
997{
Doug Andersonf8c58c12014-12-02 15:42:47 -0800998 unsigned long irqflags;
Shawn Lin0e3a22c2015-08-03 15:07:21 +0800999 int flags = SG_MITER_ATOMIC;
Will Newtonf95f3852011-01-02 01:11:59 -05001000 u32 temp;
1001
1002 data->error = -EINPROGRESS;
1003
1004 WARN_ON(host->data);
1005 host->sg = NULL;
1006 host->data = data;
1007
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001008 if (data->flags & MMC_DATA_READ) {
James Hogan55c5efbc2011-06-29 09:29:58 +01001009 host->dir_status = DW_MCI_RECV_STATUS;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001010 dw_mci_ctrl_rd_thld(host, data);
1011 } else {
James Hogan55c5efbc2011-06-29 09:29:58 +01001012 host->dir_status = DW_MCI_SEND_STATUS;
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001013 }
James Hogan55c5efbc2011-06-29 09:29:58 +01001014
Will Newtonf95f3852011-01-02 01:11:59 -05001015 if (dw_mci_submit_data_dma(host, data)) {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09001016 if (host->data->flags & MMC_DATA_READ)
1017 flags |= SG_MITER_TO_SG;
1018 else
1019 flags |= SG_MITER_FROM_SG;
1020
1021 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001022 host->sg = data->sg;
James Hogan34b664a2011-06-24 13:57:56 +01001023 host->part_buf_start = 0;
1024 host->part_buf_count = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001025
James Hoganb40af3a2011-06-24 13:54:06 +01001026 mci_writel(host, RINTSTS, SDMMC_INT_TXDR | SDMMC_INT_RXDR);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001027
1028 spin_lock_irqsave(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001029 temp = mci_readl(host, INTMASK);
1030 temp |= SDMMC_INT_TXDR | SDMMC_INT_RXDR;
1031 mci_writel(host, INTMASK, temp);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001032 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Will Newtonf95f3852011-01-02 01:11:59 -05001033
1034 temp = mci_readl(host, CTRL);
1035 temp &= ~SDMMC_CTRL_DMA_ENABLE;
1036 mci_writel(host, CTRL, temp);
Seungwon Jeon524268992013-08-31 00:13:42 +09001037
1038 /*
1039 * Use the initial fifoth_val for PIO mode.
1040 * If next issued data may be transfered by DMA mode,
1041 * prev_blksz should be invalidated.
1042 */
1043 mci_writel(host, FIFOTH, host->fifoth_val);
1044 host->prev_blksz = 0;
1045 } else {
1046 /*
1047 * Keep the current block size.
1048 * It will be used to decide whether to update
1049 * fifoth register next time.
1050 */
1051 host->prev_blksz = data->blksz;
Will Newtonf95f3852011-01-02 01:11:59 -05001052 }
1053}
1054
1055static void mci_send_cmd(struct dw_mci_slot *slot, u32 cmd, u32 arg)
1056{
1057 struct dw_mci *host = slot->host;
1058 unsigned long timeout = jiffies + msecs_to_jiffies(500);
1059 unsigned int cmd_status = 0;
1060
1061 mci_writel(host, CMDARG, arg);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001062 wmb(); /* drain writebuffer */
Doug Anderson0bdbd0e2015-02-20 12:31:56 -08001063 dw_mci_wait_while_busy(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001064 mci_writel(host, CMD, SDMMC_CMD_START | cmd);
1065
1066 while (time_before(jiffies, timeout)) {
1067 cmd_status = mci_readl(host, CMD);
1068 if (!(cmd_status & SDMMC_CMD_START))
1069 return;
1070 }
1071 dev_err(&slot->mmc->class_dev,
1072 "Timeout sending command (cmd %#x arg %#x status %#x)\n",
1073 cmd, arg, cmd_status);
1074}
1075
Abhilash Kesavanab269122012-11-19 10:26:21 +05301076static void dw_mci_setup_bus(struct dw_mci_slot *slot, bool force_clkinit)
Will Newtonf95f3852011-01-02 01:11:59 -05001077{
1078 struct dw_mci *host = slot->host;
Doug Andersonfdf492a2013-08-31 00:11:43 +09001079 unsigned int clock = slot->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001080 u32 div;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001081 u32 clk_en_a;
Doug Anderson01730552014-08-22 19:17:51 +05301082 u32 sdmmc_cmd_bits = SDMMC_CMD_UPD_CLK | SDMMC_CMD_PRV_DAT_WAIT;
1083
1084 /* We must continue to set bit 28 in CMD until the change is complete */
1085 if (host->state == STATE_WAITING_CMD11_DONE)
1086 sdmmc_cmd_bits |= SDMMC_CMD_VOLT_SWITCH;
Will Newtonf95f3852011-01-02 01:11:59 -05001087
Doug Andersonfdf492a2013-08-31 00:11:43 +09001088 if (!clock) {
1089 mci_writel(host, CLKENA, 0);
Doug Anderson01730552014-08-22 19:17:51 +05301090 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Doug Andersonfdf492a2013-08-31 00:11:43 +09001091 } else if (clock != host->current_speed || force_clkinit) {
1092 div = host->bus_hz / clock;
1093 if (host->bus_hz % clock && host->bus_hz > clock)
Will Newtonf95f3852011-01-02 01:11:59 -05001094 /*
1095 * move the + 1 after the divide to prevent
1096 * over-clocking the card.
1097 */
Seungwon Jeone4199902012-05-22 13:01:21 +09001098 div += 1;
1099
Doug Andersonfdf492a2013-08-31 00:11:43 +09001100 div = (host->bus_hz != clock) ? DIV_ROUND_UP(div, 2) : 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001101
Doug Andersonfdf492a2013-08-31 00:11:43 +09001102 if ((clock << div) != slot->__clk_old || force_clkinit)
1103 dev_info(&slot->mmc->class_dev,
1104 "Bus speed (slot %d) = %dHz (slot req %dHz, actual %dHZ div = %d)\n",
1105 slot->id, host->bus_hz, clock,
1106 div ? ((host->bus_hz / div) >> 1) :
1107 host->bus_hz, div);
Will Newtonf95f3852011-01-02 01:11:59 -05001108
1109 /* disable clock */
1110 mci_writel(host, CLKENA, 0);
1111 mci_writel(host, CLKSRC, 0);
1112
1113 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301114 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001115
1116 /* set clock to desired speed */
1117 mci_writel(host, CLKDIV, div);
1118
1119 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301120 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001121
Doug Anderson9623b5b2012-07-25 08:33:17 -07001122 /* enable clock; only low power if no SDIO */
1123 clk_en_a = SDMMC_CLKEN_ENABLE << slot->id;
Doug Andersonb24c8b22014-12-02 15:42:46 -08001124 if (!test_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags))
Doug Anderson9623b5b2012-07-25 08:33:17 -07001125 clk_en_a |= SDMMC_CLKEN_LOW_PWR << slot->id;
1126 mci_writel(host, CLKENA, clk_en_a);
Will Newtonf95f3852011-01-02 01:11:59 -05001127
1128 /* inform CIU */
Doug Anderson01730552014-08-22 19:17:51 +05301129 mci_send_cmd(slot, sdmmc_cmd_bits, 0);
Will Newtonf95f3852011-01-02 01:11:59 -05001130
Doug Andersonfdf492a2013-08-31 00:11:43 +09001131 /* keep the clock with reflecting clock dividor */
1132 slot->__clk_old = clock << div;
Will Newtonf95f3852011-01-02 01:11:59 -05001133 }
1134
Doug Andersonfdf492a2013-08-31 00:11:43 +09001135 host->current_speed = clock;
1136
Will Newtonf95f3852011-01-02 01:11:59 -05001137 /* Set the current slot bus width */
Seungwon Jeon1d56c452011-06-20 17:23:53 +09001138 mci_writel(host, CTYPE, (slot->ctype << slot->id));
Will Newtonf95f3852011-01-02 01:11:59 -05001139}
1140
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001141static void __dw_mci_start_request(struct dw_mci *host,
1142 struct dw_mci_slot *slot,
1143 struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001144{
1145 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001146 struct mmc_data *data;
1147 u32 cmdflags;
1148
1149 mrq = slot->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001150
Will Newtonf95f3852011-01-02 01:11:59 -05001151 host->cur_slot = slot;
1152 host->mrq = mrq;
1153
1154 host->pending_events = 0;
1155 host->completed_events = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001156 host->cmd_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001157 host->data_status = 0;
Seungwon Jeone352c812013-08-31 00:14:17 +09001158 host->dir_status = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05001159
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001160 data = cmd->data;
Will Newtonf95f3852011-01-02 01:11:59 -05001161 if (data) {
Jaehoon Chungf16afa82014-03-03 11:36:45 +09001162 mci_writel(host, TMOUT, 0xFFFFFFFF);
Will Newtonf95f3852011-01-02 01:11:59 -05001163 mci_writel(host, BYTCNT, data->blksz*data->blocks);
1164 mci_writel(host, BLKSIZ, data->blksz);
1165 }
1166
Will Newtonf95f3852011-01-02 01:11:59 -05001167 cmdflags = dw_mci_prepare_command(slot->mmc, cmd);
1168
1169 /* this is the first command, send the initialization clock */
1170 if (test_and_clear_bit(DW_MMC_CARD_NEED_INIT, &slot->flags))
1171 cmdflags |= SDMMC_CMD_INIT;
1172
1173 if (data) {
1174 dw_mci_submit_data(host, data);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001175 wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05001176 }
1177
1178 dw_mci_start_command(host, cmd, cmdflags);
1179
Doug Anderson5c935162015-03-09 16:18:21 -07001180 if (cmd->opcode == SD_SWITCH_VOLTAGE) {
Doug Anderson49ba0302015-04-03 11:13:07 -07001181 unsigned long irqflags;
1182
Doug Anderson5c935162015-03-09 16:18:21 -07001183 /*
Doug Anderson8886a6f2015-04-03 11:13:05 -07001184 * Databook says to fail after 2ms w/ no response, but evidence
1185 * shows that sometimes the cmd11 interrupt takes over 130ms.
1186 * We'll set to 500ms, plus an extra jiffy just in case jiffies
1187 * is just about to roll over.
Doug Anderson49ba0302015-04-03 11:13:07 -07001188 *
1189 * We do this whole thing under spinlock and only if the
1190 * command hasn't already completed (indicating the the irq
1191 * already ran so we don't want the timeout).
Doug Anderson5c935162015-03-09 16:18:21 -07001192 */
Doug Anderson49ba0302015-04-03 11:13:07 -07001193 spin_lock_irqsave(&host->irq_lock, irqflags);
1194 if (!test_bit(EVENT_CMD_COMPLETE, &host->pending_events))
1195 mod_timer(&host->cmd11_timer,
1196 jiffies + msecs_to_jiffies(500) + 1);
1197 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Doug Anderson5c935162015-03-09 16:18:21 -07001198 }
1199
Will Newtonf95f3852011-01-02 01:11:59 -05001200 if (mrq->stop)
1201 host->stop_cmdr = dw_mci_prepare_command(slot->mmc, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001202 else
1203 host->stop_cmdr = dw_mci_prep_stop_abort(host, cmd);
Will Newtonf95f3852011-01-02 01:11:59 -05001204}
1205
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001206static void dw_mci_start_request(struct dw_mci *host,
1207 struct dw_mci_slot *slot)
1208{
1209 struct mmc_request *mrq = slot->mrq;
1210 struct mmc_command *cmd;
1211
1212 cmd = mrq->sbc ? mrq->sbc : mrq->cmd;
1213 __dw_mci_start_request(host, slot, cmd);
1214}
1215
James Hogan7456caa2011-06-24 13:55:10 +01001216/* must be called with host->lock held */
Will Newtonf95f3852011-01-02 01:11:59 -05001217static void dw_mci_queue_request(struct dw_mci *host, struct dw_mci_slot *slot,
1218 struct mmc_request *mrq)
1219{
1220 dev_vdbg(&slot->mmc->class_dev, "queue request: state=%d\n",
1221 host->state);
1222
Will Newtonf95f3852011-01-02 01:11:59 -05001223 slot->mrq = mrq;
1224
Doug Anderson01730552014-08-22 19:17:51 +05301225 if (host->state == STATE_WAITING_CMD11_DONE) {
1226 dev_warn(&slot->mmc->class_dev,
1227 "Voltage change didn't complete\n");
1228 /*
1229 * this case isn't expected to happen, so we can
1230 * either crash here or just try to continue on
1231 * in the closest possible state
1232 */
1233 host->state = STATE_IDLE;
1234 }
1235
Will Newtonf95f3852011-01-02 01:11:59 -05001236 if (host->state == STATE_IDLE) {
1237 host->state = STATE_SENDING_CMD;
1238 dw_mci_start_request(host, slot);
1239 } else {
1240 list_add_tail(&slot->queue_node, &host->queue);
1241 }
Will Newtonf95f3852011-01-02 01:11:59 -05001242}
1243
1244static void dw_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1245{
1246 struct dw_mci_slot *slot = mmc_priv(mmc);
1247 struct dw_mci *host = slot->host;
1248
1249 WARN_ON(slot->mrq);
1250
James Hogan7456caa2011-06-24 13:55:10 +01001251 /*
1252 * The check for card presence and queueing of the request must be
1253 * atomic, otherwise the card could be removed in between and the
1254 * request wouldn't fail until another card was inserted.
1255 */
1256 spin_lock_bh(&host->lock);
1257
Will Newtonf95f3852011-01-02 01:11:59 -05001258 if (!test_bit(DW_MMC_CARD_PRESENT, &slot->flags)) {
James Hogan7456caa2011-06-24 13:55:10 +01001259 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001260 mrq->cmd->error = -ENOMEDIUM;
1261 mmc_request_done(mmc, mrq);
1262 return;
1263 }
1264
Will Newtonf95f3852011-01-02 01:11:59 -05001265 dw_mci_queue_request(host, slot, mrq);
James Hogan7456caa2011-06-24 13:55:10 +01001266
1267 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001268}
1269
1270static void dw_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1271{
1272 struct dw_mci_slot *slot = mmc_priv(mmc);
Arnd Bergmanne95baf12012-11-08 14:26:11 +00001273 const struct dw_mci_drv_data *drv_data = slot->host->drv_data;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001274 u32 regs;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301275 int ret;
Will Newtonf95f3852011-01-02 01:11:59 -05001276
Will Newtonf95f3852011-01-02 01:11:59 -05001277 switch (ios->bus_width) {
Will Newtonf95f3852011-01-02 01:11:59 -05001278 case MMC_BUS_WIDTH_4:
1279 slot->ctype = SDMMC_CTYPE_4BIT;
1280 break;
Jaehoon Chungc9b2a062011-02-17 16:12:38 +09001281 case MMC_BUS_WIDTH_8:
1282 slot->ctype = SDMMC_CTYPE_8BIT;
1283 break;
Jaehoon Chungb2f7cb42012-11-08 17:35:31 +09001284 default:
1285 /* set default 1 bit mode */
1286 slot->ctype = SDMMC_CTYPE_1BIT;
Will Newtonf95f3852011-01-02 01:11:59 -05001287 }
1288
Seungwon Jeon3f514292012-01-02 16:00:02 +09001289 regs = mci_readl(slot->host, UHS_REG);
1290
Jaehoon Chung41babf72011-02-24 13:46:11 +09001291 /* DDR mode set */
Seungwon Jeon80113132015-01-29 08:11:57 +05301292 if (ios->timing == MMC_TIMING_MMC_DDR52 ||
Jaehoon Chung7cc8d582015-10-21 19:49:42 +09001293 ios->timing == MMC_TIMING_UHS_DDR50 ||
Seungwon Jeon80113132015-01-29 08:11:57 +05301294 ios->timing == MMC_TIMING_MMC_HS400)
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001295 regs |= ((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001296 else
Hyeonsu Kimc69042a2013-02-22 09:32:46 +09001297 regs &= ~((0x1 << slot->id) << 16);
Seungwon Jeon3f514292012-01-02 16:00:02 +09001298
1299 mci_writel(slot->host, UHS_REG, regs);
Seungwon Jeonf1d27362013-08-31 00:13:55 +09001300 slot->host->timing = ios->timing;
Jaehoon Chung41babf72011-02-24 13:46:11 +09001301
Doug Andersonfdf492a2013-08-31 00:11:43 +09001302 /*
1303 * Use mirror of ios->clock to prevent race with mmc
1304 * core ios update when finding the minimum.
1305 */
1306 slot->clock = ios->clock;
Will Newtonf95f3852011-01-02 01:11:59 -05001307
James Hogancb27a842012-10-16 09:43:08 +01001308 if (drv_data && drv_data->set_ios)
1309 drv_data->set_ios(slot->host, ios);
Thomas Abraham800d78b2012-09-17 18:16:42 +00001310
Will Newtonf95f3852011-01-02 01:11:59 -05001311 switch (ios->power_mode) {
1312 case MMC_POWER_UP:
Yuvaraj CD51da2242014-08-22 19:17:50 +05301313 if (!IS_ERR(mmc->supply.vmmc)) {
1314 ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
1315 ios->vdd);
1316 if (ret) {
1317 dev_err(slot->host->dev,
1318 "failed to enable vmmc regulator\n");
1319 /*return, if failed turn on vmmc*/
1320 return;
1321 }
1322 }
Doug Anderson29d0d162015-01-13 15:58:44 -08001323 set_bit(DW_MMC_CARD_NEED_INIT, &slot->flags);
1324 regs = mci_readl(slot->host, PWREN);
1325 regs |= (1 << slot->id);
1326 mci_writel(slot->host, PWREN, regs);
1327 break;
1328 case MMC_POWER_ON:
Doug Andersond1f1dd82015-02-20 10:57:19 -08001329 if (!slot->host->vqmmc_enabled) {
1330 if (!IS_ERR(mmc->supply.vqmmc)) {
1331 ret = regulator_enable(mmc->supply.vqmmc);
1332 if (ret < 0)
1333 dev_err(slot->host->dev,
1334 "failed to enable vqmmc\n");
1335 else
1336 slot->host->vqmmc_enabled = true;
1337
1338 } else {
1339 /* Keep track so we don't reset again */
Yuvaraj CD51da2242014-08-22 19:17:50 +05301340 slot->host->vqmmc_enabled = true;
Doug Andersond1f1dd82015-02-20 10:57:19 -08001341 }
1342
1343 /* Reset our state machine after powering on */
1344 dw_mci_ctrl_reset(slot->host,
1345 SDMMC_CTRL_ALL_RESET_FLAGS);
Yuvaraj CD51da2242014-08-22 19:17:50 +05301346 }
Doug Anderson655babb2015-02-20 10:57:18 -08001347
1348 /* Adjust clock / bus width after power is up */
1349 dw_mci_setup_bus(slot, false);
1350
James Hogane6f34e22013-03-12 10:43:32 +00001351 break;
1352 case MMC_POWER_OFF:
Doug Anderson655babb2015-02-20 10:57:18 -08001353 /* Turn clock off before power goes down */
1354 dw_mci_setup_bus(slot, false);
1355
Yuvaraj CD51da2242014-08-22 19:17:50 +05301356 if (!IS_ERR(mmc->supply.vmmc))
1357 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
1358
Doug Andersond1f1dd82015-02-20 10:57:19 -08001359 if (!IS_ERR(mmc->supply.vqmmc) && slot->host->vqmmc_enabled)
Yuvaraj CD51da2242014-08-22 19:17:50 +05301360 regulator_disable(mmc->supply.vqmmc);
Doug Andersond1f1dd82015-02-20 10:57:19 -08001361 slot->host->vqmmc_enabled = false;
Yuvaraj CD51da2242014-08-22 19:17:50 +05301362
Jaehoon Chung4366dcc2013-03-26 21:36:14 +09001363 regs = mci_readl(slot->host, PWREN);
1364 regs &= ~(1 << slot->id);
1365 mci_writel(slot->host, PWREN, regs);
Will Newtonf95f3852011-01-02 01:11:59 -05001366 break;
1367 default:
1368 break;
1369 }
Doug Anderson655babb2015-02-20 10:57:18 -08001370
1371 if (slot->host->state == STATE_WAITING_CMD11_DONE && ios->clock != 0)
1372 slot->host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001373}
1374
Doug Anderson01730552014-08-22 19:17:51 +05301375static int dw_mci_card_busy(struct mmc_host *mmc)
1376{
1377 struct dw_mci_slot *slot = mmc_priv(mmc);
1378 u32 status;
1379
1380 /*
1381 * Check the busy bit which is low when DAT[3:0]
1382 * (the data lines) are 0000
1383 */
1384 status = mci_readl(slot->host, STATUS);
1385
1386 return !!(status & SDMMC_STATUS_BUSY);
1387}
1388
1389static int dw_mci_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
1390{
1391 struct dw_mci_slot *slot = mmc_priv(mmc);
1392 struct dw_mci *host = slot->host;
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001393 const struct dw_mci_drv_data *drv_data = host->drv_data;
Doug Anderson01730552014-08-22 19:17:51 +05301394 u32 uhs;
1395 u32 v18 = SDMMC_UHS_18V << slot->id;
Doug Anderson01730552014-08-22 19:17:51 +05301396 int ret;
1397
Zhangfei Gao8f7849c2015-05-14 16:45:18 +08001398 if (drv_data && drv_data->switch_voltage)
1399 return drv_data->switch_voltage(mmc, ios);
1400
Doug Anderson01730552014-08-22 19:17:51 +05301401 /*
1402 * Program the voltage. Note that some instances of dw_mmc may use
1403 * the UHS_REG for this. For other instances (like exynos) the UHS_REG
1404 * does no harm but you need to set the regulator directly. Try both.
1405 */
1406 uhs = mci_readl(host, UHS_REG);
Douglas Andersone0848f52015-10-12 14:48:26 +02001407 if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
Doug Anderson01730552014-08-22 19:17:51 +05301408 uhs &= ~v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001409 else
Doug Anderson01730552014-08-22 19:17:51 +05301410 uhs |= v18;
Douglas Andersone0848f52015-10-12 14:48:26 +02001411
Doug Anderson01730552014-08-22 19:17:51 +05301412 if (!IS_ERR(mmc->supply.vqmmc)) {
Douglas Andersone0848f52015-10-12 14:48:26 +02001413 ret = mmc_regulator_set_vqmmc(mmc, ios);
Doug Anderson01730552014-08-22 19:17:51 +05301414
1415 if (ret) {
Doug Andersonb19caf32014-10-10 21:16:16 -07001416 dev_dbg(&mmc->class_dev,
Douglas Andersone0848f52015-10-12 14:48:26 +02001417 "Regulator set error %d - %s V\n",
1418 ret, uhs & v18 ? "1.8" : "3.3");
Doug Anderson01730552014-08-22 19:17:51 +05301419 return ret;
1420 }
1421 }
1422 mci_writel(host, UHS_REG, uhs);
1423
1424 return 0;
1425}
1426
Will Newtonf95f3852011-01-02 01:11:59 -05001427static int dw_mci_get_ro(struct mmc_host *mmc)
1428{
1429 int read_only;
1430 struct dw_mci_slot *slot = mmc_priv(mmc);
Jaehoon Chung9795a842014-03-03 11:36:46 +09001431 int gpio_ro = mmc_gpio_get_ro(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001432
1433 /* Use platform get_ro function, else try on board write protect */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001434 if (gpio_ro >= 0)
Jaehoon Chung9795a842014-03-03 11:36:46 +09001435 read_only = gpio_ro;
Will Newtonf95f3852011-01-02 01:11:59 -05001436 else
1437 read_only =
1438 mci_readl(slot->host, WRTPRT) & (1 << slot->id) ? 1 : 0;
1439
1440 dev_dbg(&mmc->class_dev, "card is %s\n",
1441 read_only ? "read-only" : "read-write");
1442
1443 return read_only;
1444}
1445
1446static int dw_mci_get_cd(struct mmc_host *mmc)
1447{
1448 int present;
1449 struct dw_mci_slot *slot = mmc_priv(mmc);
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001450 struct dw_mci *host = slot->host;
1451 int gpio_cd = mmc_gpio_get_cd(mmc);
Will Newtonf95f3852011-01-02 01:11:59 -05001452
1453 /* Use platform get_cd function, else try onboard card detect */
Shawn Line8cc37b2016-01-21 14:52:52 +08001454 if ((mmc->caps & MMC_CAP_NEEDS_POLL) ||
Zhangfei Gao4de3bf62015-05-05 16:54:49 +08001455 (mmc->caps & MMC_CAP_NONREMOVABLE))
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09001456 present = 1;
Arnd Bergmann287980e2016-05-27 23:23:25 +02001457 else if (gpio_cd >= 0)
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001458 present = gpio_cd;
Will Newtonf95f3852011-01-02 01:11:59 -05001459 else
1460 present = (mci_readl(slot->host, CDETECT) & (1 << slot->id))
1461 == 0 ? 1 : 0;
1462
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001463 spin_lock_bh(&host->lock);
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001464 if (present) {
1465 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001466 dev_dbg(&mmc->class_dev, "card is present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001467 } else {
1468 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
Will Newtonf95f3852011-01-02 01:11:59 -05001469 dev_dbg(&mmc->class_dev, "card is not present\n");
Zhangfei Gaobf626e52014-01-09 22:35:10 +08001470 }
Zhangfei Gao7cf347b2014-01-16 20:48:47 +08001471 spin_unlock_bh(&host->lock);
Will Newtonf95f3852011-01-02 01:11:59 -05001472
1473 return present;
1474}
1475
Shawn Lin935a6652016-01-14 09:08:02 +08001476static void dw_mci_hw_reset(struct mmc_host *mmc)
1477{
1478 struct dw_mci_slot *slot = mmc_priv(mmc);
1479 struct dw_mci *host = slot->host;
1480 int reset;
1481
1482 if (host->use_dma == TRANS_MODE_IDMAC)
1483 dw_mci_idmac_reset(host);
1484
1485 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_DMA_RESET |
1486 SDMMC_CTRL_FIFO_RESET))
1487 return;
1488
1489 /*
1490 * According to eMMC spec, card reset procedure:
1491 * tRstW >= 1us: RST_n pulse width
1492 * tRSCA >= 200us: RST_n to Command time
1493 * tRSTH >= 1us: RST_n high period
1494 */
1495 reset = mci_readl(host, RST_N);
1496 reset &= ~(SDMMC_RST_HWACTIVE << slot->id);
1497 mci_writel(host, RST_N, reset);
1498 usleep_range(1, 2);
1499 reset |= SDMMC_RST_HWACTIVE << slot->id;
1500 mci_writel(host, RST_N, reset);
1501 usleep_range(200, 300);
1502}
1503
Doug Andersonb24c8b22014-12-02 15:42:46 -08001504static void dw_mci_init_card(struct mmc_host *mmc, struct mmc_card *card)
Doug Anderson9623b5b2012-07-25 08:33:17 -07001505{
Doug Andersonb24c8b22014-12-02 15:42:46 -08001506 struct dw_mci_slot *slot = mmc_priv(mmc);
Doug Anderson9623b5b2012-07-25 08:33:17 -07001507 struct dw_mci *host = slot->host;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001508
Doug Andersonb24c8b22014-12-02 15:42:46 -08001509 /*
1510 * Low power mode will stop the card clock when idle. According to the
1511 * description of the CLKENA register we should disable low power mode
1512 * for SDIO cards if we need SDIO interrupts to work.
1513 */
1514 if (mmc->caps & MMC_CAP_SDIO_IRQ) {
1515 const u32 clken_low_pwr = SDMMC_CLKEN_LOW_PWR << slot->id;
1516 u32 clk_en_a_old;
1517 u32 clk_en_a;
Doug Anderson9623b5b2012-07-25 08:33:17 -07001518
Doug Andersonb24c8b22014-12-02 15:42:46 -08001519 clk_en_a_old = mci_readl(host, CLKENA);
1520
1521 if (card->type == MMC_TYPE_SDIO ||
1522 card->type == MMC_TYPE_SD_COMBO) {
1523 set_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1524 clk_en_a = clk_en_a_old & ~clken_low_pwr;
1525 } else {
1526 clear_bit(DW_MMC_CARD_NO_LOW_PWR, &slot->flags);
1527 clk_en_a = clk_en_a_old | clken_low_pwr;
1528 }
1529
1530 if (clk_en_a != clk_en_a_old) {
1531 mci_writel(host, CLKENA, clk_en_a);
1532 mci_send_cmd(slot, SDMMC_CMD_UPD_CLK |
1533 SDMMC_CMD_PRV_DAT_WAIT, 0);
1534 }
Doug Anderson9623b5b2012-07-25 08:33:17 -07001535 }
1536}
1537
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301538static void dw_mci_enable_sdio_irq(struct mmc_host *mmc, int enb)
1539{
1540 struct dw_mci_slot *slot = mmc_priv(mmc);
1541 struct dw_mci *host = slot->host;
Doug Andersonf8c58c12014-12-02 15:42:47 -08001542 unsigned long irqflags;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301543 u32 int_mask;
1544
Doug Andersonf8c58c12014-12-02 15:42:47 -08001545 spin_lock_irqsave(&host->irq_lock, irqflags);
1546
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301547 /* Enable/disable Slot Specific SDIO interrupt */
1548 int_mask = mci_readl(host, INTMASK);
Doug Andersonb24c8b22014-12-02 15:42:46 -08001549 if (enb)
1550 int_mask |= SDMMC_INT_SDIO(slot->sdio_id);
1551 else
1552 int_mask &= ~SDMMC_INT_SDIO(slot->sdio_id);
1553 mci_writel(host, INTMASK, int_mask);
Doug Andersonf8c58c12014-12-02 15:42:47 -08001554
1555 spin_unlock_irqrestore(&host->irq_lock, irqflags);
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301556}
1557
Seungwon Jeon0976f162013-08-31 00:12:42 +09001558static int dw_mci_execute_tuning(struct mmc_host *mmc, u32 opcode)
1559{
1560 struct dw_mci_slot *slot = mmc_priv(mmc);
1561 struct dw_mci *host = slot->host;
1562 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001563 int err = -EINVAL;
Seungwon Jeon0976f162013-08-31 00:12:42 +09001564
Seungwon Jeon0976f162013-08-31 00:12:42 +09001565 if (drv_data && drv_data->execute_tuning)
Chaotian Jing9979dbe2015-10-27 14:24:28 +08001566 err = drv_data->execute_tuning(slot, opcode);
Seungwon Jeon0976f162013-08-31 00:12:42 +09001567 return err;
1568}
1569
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001570static int dw_mci_prepare_hs400_tuning(struct mmc_host *mmc,
1571 struct mmc_ios *ios)
Seungwon Jeon80113132015-01-29 08:11:57 +05301572{
1573 struct dw_mci_slot *slot = mmc_priv(mmc);
1574 struct dw_mci *host = slot->host;
1575 const struct dw_mci_drv_data *drv_data = host->drv_data;
1576
1577 if (drv_data && drv_data->prepare_hs400_tuning)
1578 return drv_data->prepare_hs400_tuning(host, ios);
1579
1580 return 0;
1581}
1582
Will Newtonf95f3852011-01-02 01:11:59 -05001583static const struct mmc_host_ops dw_mci_ops = {
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301584 .request = dw_mci_request,
Seungwon Jeon9aa51402012-02-06 16:55:07 +09001585 .pre_req = dw_mci_pre_req,
1586 .post_req = dw_mci_post_req,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301587 .set_ios = dw_mci_set_ios,
1588 .get_ro = dw_mci_get_ro,
1589 .get_cd = dw_mci_get_cd,
Shawn Lin935a6652016-01-14 09:08:02 +08001590 .hw_reset = dw_mci_hw_reset,
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05301591 .enable_sdio_irq = dw_mci_enable_sdio_irq,
Seungwon Jeon0976f162013-08-31 00:12:42 +09001592 .execute_tuning = dw_mci_execute_tuning,
Doug Anderson01730552014-08-22 19:17:51 +05301593 .card_busy = dw_mci_card_busy,
1594 .start_signal_voltage_switch = dw_mci_switch_voltage,
Doug Andersonb24c8b22014-12-02 15:42:46 -08001595 .init_card = dw_mci_init_card,
Seungwon Jeon80113132015-01-29 08:11:57 +05301596 .prepare_hs400_tuning = dw_mci_prepare_hs400_tuning,
Will Newtonf95f3852011-01-02 01:11:59 -05001597};
1598
1599static void dw_mci_request_end(struct dw_mci *host, struct mmc_request *mrq)
1600 __releases(&host->lock)
1601 __acquires(&host->lock)
1602{
1603 struct dw_mci_slot *slot;
1604 struct mmc_host *prev_mmc = host->cur_slot->mmc;
1605
1606 WARN_ON(host->cmd || host->data);
1607
1608 host->cur_slot->mrq = NULL;
1609 host->mrq = NULL;
1610 if (!list_empty(&host->queue)) {
1611 slot = list_entry(host->queue.next,
1612 struct dw_mci_slot, queue_node);
1613 list_del(&slot->queue_node);
Thomas Abraham4a909202012-09-17 18:16:35 +00001614 dev_vdbg(host->dev, "list not empty: %s is next\n",
Will Newtonf95f3852011-01-02 01:11:59 -05001615 mmc_hostname(slot->mmc));
1616 host->state = STATE_SENDING_CMD;
1617 dw_mci_start_request(host, slot);
1618 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00001619 dev_vdbg(host->dev, "list empty\n");
Doug Anderson01730552014-08-22 19:17:51 +05301620
1621 if (host->state == STATE_SENDING_CMD11)
1622 host->state = STATE_WAITING_CMD11_DONE;
1623 else
1624 host->state = STATE_IDLE;
Will Newtonf95f3852011-01-02 01:11:59 -05001625 }
1626
1627 spin_unlock(&host->lock);
1628 mmc_request_done(prev_mmc, mrq);
1629 spin_lock(&host->lock);
1630}
1631
Seungwon Jeone352c812013-08-31 00:14:17 +09001632static int dw_mci_command_complete(struct dw_mci *host, struct mmc_command *cmd)
Will Newtonf95f3852011-01-02 01:11:59 -05001633{
1634 u32 status = host->cmd_status;
1635
1636 host->cmd_status = 0;
1637
1638 /* Read the response from the card (up to 16 bytes) */
1639 if (cmd->flags & MMC_RSP_PRESENT) {
1640 if (cmd->flags & MMC_RSP_136) {
1641 cmd->resp[3] = mci_readl(host, RESP0);
1642 cmd->resp[2] = mci_readl(host, RESP1);
1643 cmd->resp[1] = mci_readl(host, RESP2);
1644 cmd->resp[0] = mci_readl(host, RESP3);
1645 } else {
1646 cmd->resp[0] = mci_readl(host, RESP0);
1647 cmd->resp[1] = 0;
1648 cmd->resp[2] = 0;
1649 cmd->resp[3] = 0;
1650 }
1651 }
1652
1653 if (status & SDMMC_INT_RTO)
1654 cmd->error = -ETIMEDOUT;
1655 else if ((cmd->flags & MMC_RSP_CRC) && (status & SDMMC_INT_RCRC))
1656 cmd->error = -EILSEQ;
1657 else if (status & SDMMC_INT_RESP_ERR)
1658 cmd->error = -EIO;
1659 else
1660 cmd->error = 0;
1661
Seungwon Jeone352c812013-08-31 00:14:17 +09001662 return cmd->error;
1663}
1664
1665static int dw_mci_data_complete(struct dw_mci *host, struct mmc_data *data)
1666{
Seungwon Jeon31bff452013-08-31 00:14:23 +09001667 u32 status = host->data_status;
Seungwon Jeone352c812013-08-31 00:14:17 +09001668
1669 if (status & DW_MCI_DATA_ERROR_FLAGS) {
1670 if (status & SDMMC_INT_DRTO) {
1671 data->error = -ETIMEDOUT;
1672 } else if (status & SDMMC_INT_DCRC) {
1673 data->error = -EILSEQ;
1674 } else if (status & SDMMC_INT_EBE) {
1675 if (host->dir_status ==
1676 DW_MCI_SEND_STATUS) {
1677 /*
1678 * No data CRC status was returned.
1679 * The number of bytes transferred
1680 * will be exaggerated in PIO mode.
1681 */
1682 data->bytes_xfered = 0;
1683 data->error = -ETIMEDOUT;
1684 } else if (host->dir_status ==
1685 DW_MCI_RECV_STATUS) {
1686 data->error = -EIO;
1687 }
1688 } else {
1689 /* SDMMC_INT_SBE is included */
1690 data->error = -EIO;
1691 }
1692
Doug Andersone6cc0122014-04-22 16:51:21 -07001693 dev_dbg(host->dev, "data error, status 0x%08x\n", status);
Seungwon Jeone352c812013-08-31 00:14:17 +09001694
1695 /*
1696 * After an error, there may be data lingering
Seungwon Jeon31bff452013-08-31 00:14:23 +09001697 * in the FIFO
Seungwon Jeone352c812013-08-31 00:14:17 +09001698 */
Sonny Rao3a33a942014-08-04 18:19:50 -07001699 dw_mci_reset(host);
Seungwon Jeone352c812013-08-31 00:14:17 +09001700 } else {
1701 data->bytes_xfered = data->blocks * data->blksz;
1702 data->error = 0;
1703 }
1704
1705 return data->error;
Will Newtonf95f3852011-01-02 01:11:59 -05001706}
1707
Addy Ke57e10482015-08-11 01:27:18 +09001708static void dw_mci_set_drto(struct dw_mci *host)
1709{
1710 unsigned int drto_clks;
1711 unsigned int drto_ms;
1712
1713 drto_clks = mci_readl(host, TMOUT) >> 8;
1714 drto_ms = DIV_ROUND_UP(drto_clks, host->bus_hz / 1000);
1715
1716 /* add a bit spare time */
1717 drto_ms += 10;
1718
1719 mod_timer(&host->dto_timer, jiffies + msecs_to_jiffies(drto_ms));
1720}
1721
Will Newtonf95f3852011-01-02 01:11:59 -05001722static void dw_mci_tasklet_func(unsigned long priv)
1723{
1724 struct dw_mci *host = (struct dw_mci *)priv;
1725 struct mmc_data *data;
1726 struct mmc_command *cmd;
Seungwon Jeone352c812013-08-31 00:14:17 +09001727 struct mmc_request *mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001728 enum dw_mci_state state;
1729 enum dw_mci_state prev_state;
Seungwon Jeone352c812013-08-31 00:14:17 +09001730 unsigned int err;
Will Newtonf95f3852011-01-02 01:11:59 -05001731
1732 spin_lock(&host->lock);
1733
1734 state = host->state;
1735 data = host->data;
Seungwon Jeone352c812013-08-31 00:14:17 +09001736 mrq = host->mrq;
Will Newtonf95f3852011-01-02 01:11:59 -05001737
1738 do {
1739 prev_state = state;
1740
1741 switch (state) {
1742 case STATE_IDLE:
Doug Anderson01730552014-08-22 19:17:51 +05301743 case STATE_WAITING_CMD11_DONE:
Will Newtonf95f3852011-01-02 01:11:59 -05001744 break;
1745
Doug Anderson01730552014-08-22 19:17:51 +05301746 case STATE_SENDING_CMD11:
Will Newtonf95f3852011-01-02 01:11:59 -05001747 case STATE_SENDING_CMD:
1748 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1749 &host->pending_events))
1750 break;
1751
1752 cmd = host->cmd;
1753 host->cmd = NULL;
1754 set_bit(EVENT_CMD_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001755 err = dw_mci_command_complete(host, cmd);
1756 if (cmd == mrq->sbc && !err) {
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001757 prev_state = state = STATE_SENDING_CMD;
1758 __dw_mci_start_request(host, host->cur_slot,
Seungwon Jeone352c812013-08-31 00:14:17 +09001759 mrq->cmd);
Seungwon Jeon053b3ce2011-12-22 18:01:29 +09001760 goto unlock;
1761 }
1762
Seungwon Jeone352c812013-08-31 00:14:17 +09001763 if (cmd->data && err) {
Seungwon Jeon71abb132013-08-31 00:13:59 +09001764 dw_mci_stop_dma(host);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001765 send_stop_abort(host, data);
1766 state = STATE_SENDING_STOP;
1767 break;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001768 }
1769
Seungwon Jeone352c812013-08-31 00:14:17 +09001770 if (!cmd->data || err) {
1771 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001772 goto unlock;
1773 }
1774
1775 prev_state = state = STATE_SENDING_DATA;
1776 /* fall through */
1777
1778 case STATE_SENDING_DATA:
Doug Anderson2aa35462014-08-13 08:13:43 -07001779 /*
1780 * We could get a data error and never a transfer
1781 * complete so we'd better check for it here.
1782 *
1783 * Note that we don't really care if we also got a
1784 * transfer complete; stopping the DMA and sending an
1785 * abort won't hurt.
1786 */
Will Newtonf95f3852011-01-02 01:11:59 -05001787 if (test_and_clear_bit(EVENT_DATA_ERROR,
1788 &host->pending_events)) {
1789 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001790 if (data->stop ||
1791 !(host->data_status & (SDMMC_INT_DRTO |
1792 SDMMC_INT_EBE)))
1793 send_stop_abort(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001794 state = STATE_DATA_ERROR;
1795 break;
1796 }
1797
1798 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001799 &host->pending_events)) {
1800 /*
1801 * If all data-related interrupts don't come
1802 * within the given time in reading data state.
1803 */
1804 if ((host->quirks & DW_MCI_QUIRK_BROKEN_DTO) &&
1805 (host->dir_status == DW_MCI_RECV_STATUS))
1806 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001807 break;
Addy Ke57e10482015-08-11 01:27:18 +09001808 }
Will Newtonf95f3852011-01-02 01:11:59 -05001809
1810 set_bit(EVENT_XFER_COMPLETE, &host->completed_events);
Doug Anderson2aa35462014-08-13 08:13:43 -07001811
1812 /*
1813 * Handle an EVENT_DATA_ERROR that might have shown up
1814 * before the transfer completed. This might not have
1815 * been caught by the check above because the interrupt
1816 * could have gone off between the previous check and
1817 * the check for transfer complete.
1818 *
1819 * Technically this ought not be needed assuming we
1820 * get a DATA_COMPLETE eventually (we'll notice the
1821 * error and end the request), but it shouldn't hurt.
1822 *
1823 * This has the advantage of sending the stop command.
1824 */
1825 if (test_and_clear_bit(EVENT_DATA_ERROR,
1826 &host->pending_events)) {
1827 dw_mci_stop_dma(host);
addy kebdb9a902015-02-20 10:55:25 +08001828 if (data->stop ||
1829 !(host->data_status & (SDMMC_INT_DRTO |
1830 SDMMC_INT_EBE)))
1831 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001832 state = STATE_DATA_ERROR;
1833 break;
1834 }
Will Newtonf95f3852011-01-02 01:11:59 -05001835 prev_state = state = STATE_DATA_BUSY;
Doug Anderson2aa35462014-08-13 08:13:43 -07001836
Will Newtonf95f3852011-01-02 01:11:59 -05001837 /* fall through */
1838
1839 case STATE_DATA_BUSY:
1840 if (!test_and_clear_bit(EVENT_DATA_COMPLETE,
Addy Ke57e10482015-08-11 01:27:18 +09001841 &host->pending_events)) {
1842 /*
1843 * If data error interrupt comes but data over
1844 * interrupt doesn't come within the given time.
1845 * in reading data state.
1846 */
1847 if ((host->quirks & DW_MCI_QUIRK_BROKEN_DTO) &&
1848 (host->dir_status == DW_MCI_RECV_STATUS))
1849 dw_mci_set_drto(host);
Will Newtonf95f3852011-01-02 01:11:59 -05001850 break;
Addy Ke57e10482015-08-11 01:27:18 +09001851 }
Will Newtonf95f3852011-01-02 01:11:59 -05001852
1853 host->data = NULL;
1854 set_bit(EVENT_DATA_COMPLETE, &host->completed_events);
Seungwon Jeone352c812013-08-31 00:14:17 +09001855 err = dw_mci_data_complete(host, data);
Will Newtonf95f3852011-01-02 01:11:59 -05001856
Seungwon Jeone352c812013-08-31 00:14:17 +09001857 if (!err) {
1858 if (!data->stop || mrq->sbc) {
Sachin Kamat17c8bc82014-02-25 15:18:28 +05301859 if (mrq->sbc && data->stop)
Seungwon Jeone352c812013-08-31 00:14:17 +09001860 data->stop->error = 0;
1861 dw_mci_request_end(host, mrq);
1862 goto unlock;
Will Newtonf95f3852011-01-02 01:11:59 -05001863 }
Will Newtonf95f3852011-01-02 01:11:59 -05001864
Seungwon Jeon90c21432013-08-31 00:14:05 +09001865 /* stop command for open-ended transfer*/
Seungwon Jeone352c812013-08-31 00:14:17 +09001866 if (data->stop)
1867 send_stop_abort(host, data);
Doug Anderson2aa35462014-08-13 08:13:43 -07001868 } else {
1869 /*
1870 * If we don't have a command complete now we'll
1871 * never get one since we just reset everything;
1872 * better end the request.
1873 *
1874 * If we do have a command complete we'll fall
1875 * through to the SENDING_STOP command and
1876 * everything will be peachy keen.
1877 */
1878 if (!test_bit(EVENT_CMD_COMPLETE,
1879 &host->pending_events)) {
1880 host->cmd = NULL;
1881 dw_mci_request_end(host, mrq);
1882 goto unlock;
1883 }
Seungwon Jeon90c21432013-08-31 00:14:05 +09001884 }
Seungwon Jeone352c812013-08-31 00:14:17 +09001885
1886 /*
1887 * If err has non-zero,
1888 * stop-abort command has been already issued.
1889 */
1890 prev_state = state = STATE_SENDING_STOP;
1891
Will Newtonf95f3852011-01-02 01:11:59 -05001892 /* fall through */
1893
1894 case STATE_SENDING_STOP:
1895 if (!test_and_clear_bit(EVENT_CMD_COMPLETE,
1896 &host->pending_events))
1897 break;
1898
Seungwon Jeon71abb132013-08-31 00:13:59 +09001899 /* CMD error in data command */
Seungwon Jeon31bff452013-08-31 00:14:23 +09001900 if (mrq->cmd->error && mrq->data)
Sonny Rao3a33a942014-08-04 18:19:50 -07001901 dw_mci_reset(host);
Seungwon Jeon71abb132013-08-31 00:13:59 +09001902
Will Newtonf95f3852011-01-02 01:11:59 -05001903 host->cmd = NULL;
Seungwon Jeon71abb132013-08-31 00:13:59 +09001904 host->data = NULL;
Seungwon Jeon90c21432013-08-31 00:14:05 +09001905
Seungwon Jeone352c812013-08-31 00:14:17 +09001906 if (mrq->stop)
1907 dw_mci_command_complete(host, mrq->stop);
Seungwon Jeon90c21432013-08-31 00:14:05 +09001908 else
1909 host->cmd_status = 0;
1910
Seungwon Jeone352c812013-08-31 00:14:17 +09001911 dw_mci_request_end(host, mrq);
Will Newtonf95f3852011-01-02 01:11:59 -05001912 goto unlock;
1913
1914 case STATE_DATA_ERROR:
1915 if (!test_and_clear_bit(EVENT_XFER_COMPLETE,
1916 &host->pending_events))
1917 break;
1918
1919 state = STATE_DATA_BUSY;
1920 break;
1921 }
1922 } while (state != prev_state);
1923
1924 host->state = state;
1925unlock:
1926 spin_unlock(&host->lock);
1927
1928}
1929
James Hogan34b664a2011-06-24 13:57:56 +01001930/* push final bytes to part_buf, only use during push */
1931static void dw_mci_set_part_bytes(struct dw_mci *host, void *buf, int cnt)
1932{
1933 memcpy((void *)&host->part_buf, buf, cnt);
1934 host->part_buf_count = cnt;
1935}
1936
1937/* append bytes to part_buf, only use during push */
1938static int dw_mci_push_part_bytes(struct dw_mci *host, void *buf, int cnt)
1939{
1940 cnt = min(cnt, (1 << host->data_shift) - host->part_buf_count);
1941 memcpy((void *)&host->part_buf + host->part_buf_count, buf, cnt);
1942 host->part_buf_count += cnt;
1943 return cnt;
1944}
1945
1946/* pull first bytes from part_buf, only use during pull */
1947static int dw_mci_pull_part_bytes(struct dw_mci *host, void *buf, int cnt)
1948{
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001949 cnt = min_t(int, cnt, host->part_buf_count);
James Hogan34b664a2011-06-24 13:57:56 +01001950 if (cnt) {
1951 memcpy(buf, (void *)&host->part_buf + host->part_buf_start,
1952 cnt);
1953 host->part_buf_count -= cnt;
1954 host->part_buf_start += cnt;
1955 }
1956 return cnt;
1957}
1958
1959/* pull final bytes from the part_buf, assuming it's just been filled */
1960static void dw_mci_pull_final_bytes(struct dw_mci *host, void *buf, int cnt)
1961{
1962 memcpy(buf, &host->part_buf, cnt);
1963 host->part_buf_start = cnt;
1964 host->part_buf_count = (1 << host->data_shift) - cnt;
1965}
1966
Will Newtonf95f3852011-01-02 01:11:59 -05001967static void dw_mci_push_data16(struct dw_mci *host, void *buf, int cnt)
1968{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00001969 struct mmc_data *data = host->data;
1970 int init_cnt = cnt;
1971
James Hogan34b664a2011-06-24 13:57:56 +01001972 /* try and push anything in the part_buf */
1973 if (unlikely(host->part_buf_count)) {
1974 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08001975
James Hogan34b664a2011-06-24 13:57:56 +01001976 buf += len;
1977 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00001978 if (host->part_buf_count == 2) {
Ben Dooks76184ac2015-03-25 11:27:52 +00001979 mci_fifo_writew(host->fifo_reg, host->part_buf16);
James Hogan34b664a2011-06-24 13:57:56 +01001980 host->part_buf_count = 0;
1981 }
1982 }
1983#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
1984 if (unlikely((unsigned long)buf & 0x1)) {
1985 while (cnt >= 2) {
1986 u16 aligned_buf[64];
1987 int len = min(cnt & -2, (int)sizeof(aligned_buf));
1988 int items = len >> 1;
1989 int i;
1990 /* memcpy from input buffer into aligned buffer */
1991 memcpy(aligned_buf, buf, len);
1992 buf += len;
1993 cnt -= len;
1994 /* push data from aligned buffer into fifo */
1995 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00001996 mci_fifo_writew(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01001997 }
1998 } else
1999#endif
2000 {
2001 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002002
James Hogan34b664a2011-06-24 13:57:56 +01002003 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002004 mci_fifo_writew(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002005 buf = pdata;
2006 }
2007 /* put anything remaining in the part_buf */
2008 if (cnt) {
2009 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002010 /* Push data if we have reached the expected data length */
2011 if ((data->bytes_xfered + init_cnt) ==
2012 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002013 mci_fifo_writew(host->fifo_reg, host->part_buf16);
Will Newtonf95f3852011-01-02 01:11:59 -05002014 }
2015}
2016
2017static void dw_mci_pull_data16(struct dw_mci *host, void *buf, int cnt)
2018{
James Hogan34b664a2011-06-24 13:57:56 +01002019#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2020 if (unlikely((unsigned long)buf & 0x1)) {
2021 while (cnt >= 2) {
2022 /* pull data from fifo into aligned buffer */
2023 u16 aligned_buf[64];
2024 int len = min(cnt & -2, (int)sizeof(aligned_buf));
2025 int items = len >> 1;
2026 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002027
James Hogan34b664a2011-06-24 13:57:56 +01002028 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002029 aligned_buf[i] = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002030 /* memcpy from aligned buffer into output buffer */
2031 memcpy(buf, aligned_buf, len);
2032 buf += len;
2033 cnt -= len;
2034 }
2035 } else
2036#endif
2037 {
2038 u16 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002039
James Hogan34b664a2011-06-24 13:57:56 +01002040 for (; cnt >= 2; cnt -= 2)
Ben Dooks76184ac2015-03-25 11:27:52 +00002041 *pdata++ = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002042 buf = pdata;
2043 }
2044 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002045 host->part_buf16 = mci_fifo_readw(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002046 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002047 }
2048}
2049
2050static void dw_mci_push_data32(struct dw_mci *host, void *buf, int cnt)
2051{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002052 struct mmc_data *data = host->data;
2053 int init_cnt = cnt;
2054
James Hogan34b664a2011-06-24 13:57:56 +01002055 /* try and push anything in the part_buf */
2056 if (unlikely(host->part_buf_count)) {
2057 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002058
James Hogan34b664a2011-06-24 13:57:56 +01002059 buf += len;
2060 cnt -= len;
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002061 if (host->part_buf_count == 4) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002062 mci_fifo_writel(host->fifo_reg, host->part_buf32);
James Hogan34b664a2011-06-24 13:57:56 +01002063 host->part_buf_count = 0;
2064 }
2065 }
2066#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2067 if (unlikely((unsigned long)buf & 0x3)) {
2068 while (cnt >= 4) {
2069 u32 aligned_buf[32];
2070 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2071 int items = len >> 2;
2072 int i;
2073 /* memcpy from input buffer into aligned buffer */
2074 memcpy(aligned_buf, buf, len);
2075 buf += len;
2076 cnt -= len;
2077 /* push data from aligned buffer into fifo */
2078 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002079 mci_fifo_writel(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002080 }
2081 } else
2082#endif
2083 {
2084 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002085
James Hogan34b664a2011-06-24 13:57:56 +01002086 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002087 mci_fifo_writel(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002088 buf = pdata;
2089 }
2090 /* put anything remaining in the part_buf */
2091 if (cnt) {
2092 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002093 /* Push data if we have reached the expected data length */
2094 if ((data->bytes_xfered + init_cnt) ==
2095 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002096 mci_fifo_writel(host->fifo_reg, host->part_buf32);
Will Newtonf95f3852011-01-02 01:11:59 -05002097 }
2098}
2099
2100static void dw_mci_pull_data32(struct dw_mci *host, void *buf, int cnt)
2101{
James Hogan34b664a2011-06-24 13:57:56 +01002102#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2103 if (unlikely((unsigned long)buf & 0x3)) {
2104 while (cnt >= 4) {
2105 /* pull data from fifo into aligned buffer */
2106 u32 aligned_buf[32];
2107 int len = min(cnt & -4, (int)sizeof(aligned_buf));
2108 int items = len >> 2;
2109 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002110
James Hogan34b664a2011-06-24 13:57:56 +01002111 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002112 aligned_buf[i] = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002113 /* memcpy from aligned buffer into output buffer */
2114 memcpy(buf, aligned_buf, len);
2115 buf += len;
2116 cnt -= len;
2117 }
2118 } else
2119#endif
2120 {
2121 u32 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002122
James Hogan34b664a2011-06-24 13:57:56 +01002123 for (; cnt >= 4; cnt -= 4)
Ben Dooks76184ac2015-03-25 11:27:52 +00002124 *pdata++ = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002125 buf = pdata;
2126 }
2127 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002128 host->part_buf32 = mci_fifo_readl(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002129 dw_mci_pull_final_bytes(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002130 }
2131}
2132
2133static void dw_mci_push_data64(struct dw_mci *host, void *buf, int cnt)
2134{
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002135 struct mmc_data *data = host->data;
2136 int init_cnt = cnt;
2137
James Hogan34b664a2011-06-24 13:57:56 +01002138 /* try and push anything in the part_buf */
2139 if (unlikely(host->part_buf_count)) {
2140 int len = dw_mci_push_part_bytes(host, buf, cnt);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002141
James Hogan34b664a2011-06-24 13:57:56 +01002142 buf += len;
2143 cnt -= len;
Seungwon Jeonc09fbd72013-03-25 16:28:22 +09002144
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002145 if (host->part_buf_count == 8) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002146 mci_fifo_writeq(host->fifo_reg, host->part_buf);
James Hogan34b664a2011-06-24 13:57:56 +01002147 host->part_buf_count = 0;
2148 }
2149 }
2150#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2151 if (unlikely((unsigned long)buf & 0x7)) {
2152 while (cnt >= 8) {
2153 u64 aligned_buf[16];
2154 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2155 int items = len >> 3;
2156 int i;
2157 /* memcpy from input buffer into aligned buffer */
2158 memcpy(aligned_buf, buf, len);
2159 buf += len;
2160 cnt -= len;
2161 /* push data from aligned buffer into fifo */
2162 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002163 mci_fifo_writeq(host->fifo_reg, aligned_buf[i]);
James Hogan34b664a2011-06-24 13:57:56 +01002164 }
2165 } else
2166#endif
2167 {
2168 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002169
James Hogan34b664a2011-06-24 13:57:56 +01002170 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002171 mci_fifo_writeq(host->fifo_reg, *pdata++);
James Hogan34b664a2011-06-24 13:57:56 +01002172 buf = pdata;
2173 }
2174 /* put anything remaining in the part_buf */
2175 if (cnt) {
2176 dw_mci_set_part_bytes(host, buf, cnt);
Markos Chandrascfbeb59c2013-03-12 10:53:13 +00002177 /* Push data if we have reached the expected data length */
2178 if ((data->bytes_xfered + init_cnt) ==
2179 (data->blksz * data->blocks))
Ben Dooks76184ac2015-03-25 11:27:52 +00002180 mci_fifo_writeq(host->fifo_reg, host->part_buf);
Will Newtonf95f3852011-01-02 01:11:59 -05002181 }
2182}
2183
2184static void dw_mci_pull_data64(struct dw_mci *host, void *buf, int cnt)
2185{
James Hogan34b664a2011-06-24 13:57:56 +01002186#ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
2187 if (unlikely((unsigned long)buf & 0x7)) {
2188 while (cnt >= 8) {
2189 /* pull data from fifo into aligned buffer */
2190 u64 aligned_buf[16];
2191 int len = min(cnt & -8, (int)sizeof(aligned_buf));
2192 int items = len >> 3;
2193 int i;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002194
James Hogan34b664a2011-06-24 13:57:56 +01002195 for (i = 0; i < items; ++i)
Ben Dooks76184ac2015-03-25 11:27:52 +00002196 aligned_buf[i] = mci_fifo_readq(host->fifo_reg);
2197
James Hogan34b664a2011-06-24 13:57:56 +01002198 /* memcpy from aligned buffer into output buffer */
2199 memcpy(buf, aligned_buf, len);
2200 buf += len;
2201 cnt -= len;
2202 }
2203 } else
2204#endif
2205 {
2206 u64 *pdata = buf;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002207
James Hogan34b664a2011-06-24 13:57:56 +01002208 for (; cnt >= 8; cnt -= 8)
Ben Dooks76184ac2015-03-25 11:27:52 +00002209 *pdata++ = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002210 buf = pdata;
Will Newtonf95f3852011-01-02 01:11:59 -05002211 }
James Hogan34b664a2011-06-24 13:57:56 +01002212 if (cnt) {
Ben Dooks76184ac2015-03-25 11:27:52 +00002213 host->part_buf = mci_fifo_readq(host->fifo_reg);
James Hogan34b664a2011-06-24 13:57:56 +01002214 dw_mci_pull_final_bytes(host, buf, cnt);
2215 }
2216}
2217
2218static void dw_mci_pull_data(struct dw_mci *host, void *buf, int cnt)
2219{
2220 int len;
2221
2222 /* get remaining partial bytes */
2223 len = dw_mci_pull_part_bytes(host, buf, cnt);
2224 if (unlikely(len == cnt))
2225 return;
2226 buf += len;
2227 cnt -= len;
2228
2229 /* get the rest of the data */
2230 host->pull_data(host, buf, cnt);
Will Newtonf95f3852011-01-02 01:11:59 -05002231}
2232
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002233static void dw_mci_read_data_pio(struct dw_mci *host, bool dto)
Will Newtonf95f3852011-01-02 01:11:59 -05002234{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002235 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2236 void *buf;
2237 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002238 struct mmc_data *data = host->data;
2239 int shift = host->data_shift;
2240 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002241 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002242 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002243
2244 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002245 if (!sg_miter_next(sg_miter))
2246 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002247
Imre Deak4225fc82013-02-27 17:02:57 -08002248 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002249 buf = sg_miter->addr;
2250 remain = sg_miter->length;
2251 offset = 0;
2252
2253 do {
2254 fcnt = (SDMMC_GET_FCNT(mci_readl(host, STATUS))
2255 << shift) + host->part_buf_count;
2256 len = min(remain, fcnt);
2257 if (!len)
2258 break;
2259 dw_mci_pull_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002260 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002261 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002262 remain -= len;
2263 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002264
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002265 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002266 status = mci_readl(host, MINTSTS);
2267 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002268 /* if the RXDR is ready read again */
2269 } while ((status & SDMMC_INT_RXDR) ||
2270 (dto && SDMMC_GET_FCNT(mci_readl(host, STATUS))));
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002271
2272 if (!remain) {
2273 if (!sg_miter_next(sg_miter))
2274 goto done;
2275 sg_miter->consumed = 0;
2276 }
2277 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002278 return;
2279
2280done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002281 sg_miter_stop(sg_miter);
2282 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002283 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002284 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2285}
2286
2287static void dw_mci_write_data_pio(struct dw_mci *host)
2288{
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002289 struct sg_mapping_iter *sg_miter = &host->sg_miter;
2290 void *buf;
2291 unsigned int offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002292 struct mmc_data *data = host->data;
2293 int shift = host->data_shift;
2294 u32 status;
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002295 unsigned int len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002296 unsigned int fifo_depth = host->fifo_depth;
2297 unsigned int remain, fcnt;
Will Newtonf95f3852011-01-02 01:11:59 -05002298
2299 do {
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002300 if (!sg_miter_next(sg_miter))
2301 goto done;
Will Newtonf95f3852011-01-02 01:11:59 -05002302
Imre Deak4225fc82013-02-27 17:02:57 -08002303 host->sg = sg_miter->piter.sg;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002304 buf = sg_miter->addr;
2305 remain = sg_miter->length;
2306 offset = 0;
2307
2308 do {
2309 fcnt = ((fifo_depth -
2310 SDMMC_GET_FCNT(mci_readl(host, STATUS)))
2311 << shift) - host->part_buf_count;
2312 len = min(remain, fcnt);
2313 if (!len)
2314 break;
2315 host->push_data(host, (void *)(buf + offset), len);
Markos Chandras3e4b0d82013-03-22 12:50:05 -04002316 data->bytes_xfered += len;
Will Newtonf95f3852011-01-02 01:11:59 -05002317 offset += len;
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002318 remain -= len;
2319 } while (remain);
Will Newtonf95f3852011-01-02 01:11:59 -05002320
Seungwon Jeone74f3a92012-08-01 09:30:46 +09002321 sg_miter->consumed = offset;
Will Newtonf95f3852011-01-02 01:11:59 -05002322 status = mci_readl(host, MINTSTS);
2323 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
Will Newtonf95f3852011-01-02 01:11:59 -05002324 } while (status & SDMMC_INT_TXDR); /* if TXDR write again */
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002325
2326 if (!remain) {
2327 if (!sg_miter_next(sg_miter))
2328 goto done;
2329 sg_miter->consumed = 0;
2330 }
2331 sg_miter_stop(sg_miter);
Will Newtonf95f3852011-01-02 01:11:59 -05002332 return;
2333
2334done:
Seungwon Jeonf9c2a0d2012-02-09 14:32:43 +09002335 sg_miter_stop(sg_miter);
2336 host->sg = NULL;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002337 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002338 set_bit(EVENT_XFER_COMPLETE, &host->pending_events);
2339}
2340
2341static void dw_mci_cmd_interrupt(struct dw_mci *host, u32 status)
2342{
2343 if (!host->cmd_status)
2344 host->cmd_status = status;
2345
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002346 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002347
2348 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2349 tasklet_schedule(&host->tasklet);
2350}
2351
Doug Anderson6130e7a2014-10-14 09:33:09 -07002352static void dw_mci_handle_cd(struct dw_mci *host)
2353{
2354 int i;
2355
2356 for (i = 0; i < host->num_slots; i++) {
2357 struct dw_mci_slot *slot = host->slot[i];
2358
2359 if (!slot)
2360 continue;
2361
2362 if (slot->mmc->ops->card_event)
2363 slot->mmc->ops->card_event(slot->mmc);
2364 mmc_detect_change(slot->mmc,
2365 msecs_to_jiffies(host->pdata->detect_delay_ms));
2366 }
2367}
2368
Will Newtonf95f3852011-01-02 01:11:59 -05002369static irqreturn_t dw_mci_interrupt(int irq, void *dev_id)
2370{
2371 struct dw_mci *host = dev_id;
Seungwon Jeon182c9082012-08-01 09:30:30 +09002372 u32 pending;
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302373 int i;
Will Newtonf95f3852011-01-02 01:11:59 -05002374
Markos Chandras1fb5f682013-03-12 10:53:11 +00002375 pending = mci_readl(host, MINTSTS); /* read-only mask reg */
2376
2377 if (pending) {
Doug Anderson01730552014-08-22 19:17:51 +05302378 /* Check volt switch first, since it can look like an error */
2379 if ((host->state == STATE_SENDING_CMD11) &&
2380 (pending & SDMMC_INT_VOLT_SWITCH)) {
Doug Anderson49ba0302015-04-03 11:13:07 -07002381 unsigned long irqflags;
Doug Anderson5c935162015-03-09 16:18:21 -07002382
Doug Anderson01730552014-08-22 19:17:51 +05302383 mci_writel(host, RINTSTS, SDMMC_INT_VOLT_SWITCH);
2384 pending &= ~SDMMC_INT_VOLT_SWITCH;
Doug Anderson49ba0302015-04-03 11:13:07 -07002385
2386 /*
2387 * Hold the lock; we know cmd11_timer can't be kicked
2388 * off after the lock is released, so safe to delete.
2389 */
2390 spin_lock_irqsave(&host->irq_lock, irqflags);
Doug Anderson01730552014-08-22 19:17:51 +05302391 dw_mci_cmd_interrupt(host, pending);
Doug Anderson49ba0302015-04-03 11:13:07 -07002392 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2393
2394 del_timer(&host->cmd11_timer);
Doug Anderson01730552014-08-22 19:17:51 +05302395 }
2396
Will Newtonf95f3852011-01-02 01:11:59 -05002397 if (pending & DW_MCI_CMD_ERROR_FLAGS) {
2398 mci_writel(host, RINTSTS, DW_MCI_CMD_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002399 host->cmd_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002400 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002401 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
Will Newtonf95f3852011-01-02 01:11:59 -05002402 }
2403
2404 if (pending & DW_MCI_DATA_ERROR_FLAGS) {
2405 /* if there is an error report DATA_ERROR */
2406 mci_writel(host, RINTSTS, DW_MCI_DATA_ERROR_FLAGS);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002407 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002408 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002409 set_bit(EVENT_DATA_ERROR, &host->pending_events);
Seungwon Jeon9b2026a2012-08-01 09:30:40 +09002410 tasklet_schedule(&host->tasklet);
Will Newtonf95f3852011-01-02 01:11:59 -05002411 }
2412
2413 if (pending & SDMMC_INT_DATA_OVER) {
Addy Ke57e10482015-08-11 01:27:18 +09002414 if (host->quirks & DW_MCI_QUIRK_BROKEN_DTO)
2415 del_timer(&host->dto_timer);
2416
Will Newtonf95f3852011-01-02 01:11:59 -05002417 mci_writel(host, RINTSTS, SDMMC_INT_DATA_OVER);
2418 if (!host->data_status)
Seungwon Jeon182c9082012-08-01 09:30:30 +09002419 host->data_status = pending;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002420 smp_wmb(); /* drain writebuffer */
Will Newtonf95f3852011-01-02 01:11:59 -05002421 if (host->dir_status == DW_MCI_RECV_STATUS) {
2422 if (host->sg != NULL)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002423 dw_mci_read_data_pio(host, true);
Will Newtonf95f3852011-01-02 01:11:59 -05002424 }
2425 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2426 tasklet_schedule(&host->tasklet);
2427 }
2428
2429 if (pending & SDMMC_INT_RXDR) {
2430 mci_writel(host, RINTSTS, SDMMC_INT_RXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002431 if (host->dir_status == DW_MCI_RECV_STATUS && host->sg)
Kyoungil Kim87a74d32013-01-22 16:46:30 +09002432 dw_mci_read_data_pio(host, false);
Will Newtonf95f3852011-01-02 01:11:59 -05002433 }
2434
2435 if (pending & SDMMC_INT_TXDR) {
2436 mci_writel(host, RINTSTS, SDMMC_INT_TXDR);
James Hoganb40af3a2011-06-24 13:54:06 +01002437 if (host->dir_status == DW_MCI_SEND_STATUS && host->sg)
Will Newtonf95f3852011-01-02 01:11:59 -05002438 dw_mci_write_data_pio(host);
2439 }
2440
2441 if (pending & SDMMC_INT_CMD_DONE) {
2442 mci_writel(host, RINTSTS, SDMMC_INT_CMD_DONE);
Seungwon Jeon182c9082012-08-01 09:30:30 +09002443 dw_mci_cmd_interrupt(host, pending);
Will Newtonf95f3852011-01-02 01:11:59 -05002444 }
2445
2446 if (pending & SDMMC_INT_CD) {
2447 mci_writel(host, RINTSTS, SDMMC_INT_CD);
Doug Anderson6130e7a2014-10-14 09:33:09 -07002448 dw_mci_handle_cd(host);
Will Newtonf95f3852011-01-02 01:11:59 -05002449 }
2450
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302451 /* Handle SDIO Interrupts */
2452 for (i = 0; i < host->num_slots; i++) {
2453 struct dw_mci_slot *slot = host->slot[i];
Doug Andersoned2540e2015-02-25 10:11:52 -08002454
2455 if (!slot)
2456 continue;
2457
Addy Ke76756232014-11-04 22:03:09 +08002458 if (pending & SDMMC_INT_SDIO(slot->sdio_id)) {
2459 mci_writel(host, RINTSTS,
2460 SDMMC_INT_SDIO(slot->sdio_id));
Shashidhar Hiremath1a5c8e12011-08-29 13:11:46 +05302461 mmc_signal_sdio_irq(slot->mmc);
2462 }
2463 }
2464
Markos Chandras1fb5f682013-03-12 10:53:11 +00002465 }
Will Newtonf95f3852011-01-02 01:11:59 -05002466
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002467 if (host->use_dma != TRANS_MODE_IDMAC)
2468 return IRQ_HANDLED;
2469
2470 /* Handle IDMA interrupts */
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002471 if (host->dma_64bit_address == 1) {
2472 pending = mci_readl(host, IDSTS64);
2473 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2474 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_TI |
2475 SDMMC_IDMAC_INT_RI);
2476 mci_writel(host, IDSTS64, SDMMC_IDMAC_INT_NI);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002477 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002478 }
2479 } else {
2480 pending = mci_readl(host, IDSTS);
2481 if (pending & (SDMMC_IDMAC_INT_TI | SDMMC_IDMAC_INT_RI)) {
2482 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_TI |
2483 SDMMC_IDMAC_INT_RI);
2484 mci_writel(host, IDSTS, SDMMC_IDMAC_INT_NI);
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002485 host->dma_ops->complete((void *)host);
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002486 }
Will Newtonf95f3852011-01-02 01:11:59 -05002487 }
Will Newtonf95f3852011-01-02 01:11:59 -05002488
2489 return IRQ_HANDLED;
2490}
2491
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002492#ifdef CONFIG_OF
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002493/* given a slot, find out the device node representing that slot */
2494static struct device_node *dw_mci_of_find_slot_node(struct dw_mci_slot *slot)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002495{
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002496 struct device *dev = slot->mmc->parent;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002497 struct device_node *np;
2498 const __be32 *addr;
2499 int len;
2500
2501 if (!dev || !dev->of_node)
2502 return NULL;
2503
2504 for_each_child_of_node(dev->of_node, np) {
2505 addr = of_get_property(np, "reg", &len);
2506 if (!addr || (len < sizeof(int)))
2507 continue;
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002508 if (be32_to_cpup(addr) == slot->id)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002509 return np;
2510 }
2511 return NULL;
2512}
2513
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002514static void dw_mci_slot_of_parse(struct dw_mci_slot *slot)
Doug Andersona70aaa62013-01-11 17:03:50 +00002515{
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002516 struct device_node *np = dw_mci_of_find_slot_node(slot);
Doug Andersona70aaa62013-01-11 17:03:50 +00002517
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002518 if (!np)
2519 return;
Doug Andersona70aaa62013-01-11 17:03:50 +00002520
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002521 if (of_property_read_bool(np, "disable-wp")) {
2522 slot->mmc->caps2 |= MMC_CAP2_NO_WRITE_PROTECT;
2523 dev_warn(slot->mmc->parent,
2524 "Slot quirk 'disable-wp' is deprecated\n");
2525 }
Doug Andersona70aaa62013-01-11 17:03:50 +00002526}
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002527#else /* CONFIG_OF */
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002528static void dw_mci_slot_of_parse(struct dw_mci_slot *slot)
Doug Andersona70aaa62013-01-11 17:03:50 +00002529{
Doug Andersona70aaa62013-01-11 17:03:50 +00002530}
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002531#endif /* CONFIG_OF */
2532
Jaehoon Chung36c179a2012-08-23 20:31:48 +09002533static int dw_mci_init_slot(struct dw_mci *host, unsigned int id)
Will Newtonf95f3852011-01-02 01:11:59 -05002534{
2535 struct mmc_host *mmc;
2536 struct dw_mci_slot *slot;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002537 const struct dw_mci_drv_data *drv_data = host->drv_data;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002538 int ctrl_id, ret;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002539 u32 freq[2];
Will Newtonf95f3852011-01-02 01:11:59 -05002540
Thomas Abraham4a909202012-09-17 18:16:35 +00002541 mmc = mmc_alloc_host(sizeof(struct dw_mci_slot), host->dev);
Will Newtonf95f3852011-01-02 01:11:59 -05002542 if (!mmc)
2543 return -ENOMEM;
2544
2545 slot = mmc_priv(mmc);
2546 slot->id = id;
Addy Ke76756232014-11-04 22:03:09 +08002547 slot->sdio_id = host->sdio_id0 + id;
Will Newtonf95f3852011-01-02 01:11:59 -05002548 slot->mmc = mmc;
2549 slot->host = host;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002550 host->slot[id] = slot;
Will Newtonf95f3852011-01-02 01:11:59 -05002551
2552 mmc->ops = &dw_mci_ops;
Seungwon Jeon1f44a2a2013-08-31 00:13:31 +09002553 if (of_property_read_u32_array(host->dev->of_node,
2554 "clock-freq-min-max", freq, 2)) {
2555 mmc->f_min = DW_MCI_FREQ_MIN;
2556 mmc->f_max = DW_MCI_FREQ_MAX;
2557 } else {
2558 mmc->f_min = freq[0];
2559 mmc->f_max = freq[1];
2560 }
Will Newtonf95f3852011-01-02 01:11:59 -05002561
Yuvaraj CD51da2242014-08-22 19:17:50 +05302562 /*if there are external regulators, get them*/
2563 ret = mmc_regulator_get_supply(mmc);
2564 if (ret == -EPROBE_DEFER)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002565 goto err_host_allocated;
Yuvaraj CD51da2242014-08-22 19:17:50 +05302566
2567 if (!mmc->ocr_avail)
2568 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Will Newtonf95f3852011-01-02 01:11:59 -05002569
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002570 if (host->pdata->caps)
2571 mmc->caps = host->pdata->caps;
Jaehoon Chungfc3d7722011-02-25 11:08:15 +09002572
Abhilash Kesavanab269122012-11-19 10:26:21 +05302573 if (host->pdata->pm_caps)
2574 mmc->pm_caps = host->pdata->pm_caps;
2575
Thomas Abraham800d78b2012-09-17 18:16:42 +00002576 if (host->dev->of_node) {
2577 ctrl_id = of_alias_get_id(host->dev->of_node, "mshc");
2578 if (ctrl_id < 0)
2579 ctrl_id = 0;
2580 } else {
2581 ctrl_id = to_platform_device(host->dev)->id;
2582 }
James Hogancb27a842012-10-16 09:43:08 +01002583 if (drv_data && drv_data->caps)
2584 mmc->caps |= drv_data->caps[ctrl_id];
Thomas Abraham800d78b2012-09-17 18:16:42 +00002585
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002586 if (host->pdata->caps2)
2587 mmc->caps2 = host->pdata->caps2;
Seungwon Jeon4f408cc2011-12-09 14:55:52 +09002588
Lars-Peter Clauseneff8f2f2015-05-06 20:31:22 +02002589 dw_mci_slot_of_parse(slot);
2590
Doug Anderson3cf890f2014-08-25 11:19:04 -07002591 ret = mmc_of_parse(mmc);
2592 if (ret)
2593 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002594
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002595 /* Useful defaults if platform data is unset. */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002596 if (host->use_dma == TRANS_MODE_IDMAC) {
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002597 mmc->max_segs = host->ring_size;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002598 mmc->max_blk_size = 65535;
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002599 mmc->max_seg_size = 0x1000;
2600 mmc->max_req_size = mmc->max_seg_size * host->ring_size;
2601 mmc->max_blk_count = mmc->max_req_size / 512;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002602 } else if (host->use_dma == TRANS_MODE_EDMAC) {
2603 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002604 mmc->max_blk_size = 65535;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002605 mmc->max_blk_count = 65535;
2606 mmc->max_req_size =
2607 mmc->max_blk_size * mmc->max_blk_count;
2608 mmc->max_seg_size = mmc->max_req_size;
Will Newtonf95f3852011-01-02 01:11:59 -05002609 } else {
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002610 /* TRANS_MODE_PIO */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002611 mmc->max_segs = 64;
Jaehoon Chung225faf82016-05-04 11:24:14 +09002612 mmc->max_blk_size = 65535; /* BLKSIZ is 16 bits */
Jaehoon Chung2b708df2015-08-06 16:23:25 +09002613 mmc->max_blk_count = 512;
2614 mmc->max_req_size = mmc->max_blk_size *
2615 mmc->max_blk_count;
2616 mmc->max_seg_size = mmc->max_req_size;
Jaehoon Chunga39e5742012-02-04 17:00:27 -05002617 }
Will Newtonf95f3852011-01-02 01:11:59 -05002618
Jaehoon Chungae0eb342014-03-03 11:36:48 +09002619 if (dw_mci_get_cd(mmc))
2620 set_bit(DW_MMC_CARD_PRESENT, &slot->flags);
2621 else
2622 clear_bit(DW_MMC_CARD_PRESENT, &slot->flags);
2623
Jaehoon Chung0cea5292013-02-15 23:45:45 +09002624 ret = mmc_add_host(mmc);
2625 if (ret)
Doug Anderson3cf890f2014-08-25 11:19:04 -07002626 goto err_host_allocated;
Will Newtonf95f3852011-01-02 01:11:59 -05002627
2628#if defined(CONFIG_DEBUG_FS)
2629 dw_mci_init_debugfs(slot);
2630#endif
2631
Will Newtonf95f3852011-01-02 01:11:59 -05002632 return 0;
Thomas Abraham800d78b2012-09-17 18:16:42 +00002633
Doug Anderson3cf890f2014-08-25 11:19:04 -07002634err_host_allocated:
Thomas Abraham800d78b2012-09-17 18:16:42 +00002635 mmc_free_host(mmc);
Yuvaraj CD51da2242014-08-22 19:17:50 +05302636 return ret;
Will Newtonf95f3852011-01-02 01:11:59 -05002637}
2638
2639static void dw_mci_cleanup_slot(struct dw_mci_slot *slot, unsigned int id)
2640{
Will Newtonf95f3852011-01-02 01:11:59 -05002641 /* Debugfs stuff is cleaned up by mmc core */
2642 mmc_remove_host(slot->mmc);
2643 slot->host->slot[id] = NULL;
2644 mmc_free_host(slot->mmc);
2645}
2646
2647static void dw_mci_init_dma(struct dw_mci *host)
2648{
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002649 int addr_config;
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002650 struct device *dev = host->dev;
2651 struct device_node *np = dev->of_node;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002652
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002653 /*
2654 * Check tansfer mode from HCON[17:16]
2655 * Clear the ambiguous description of dw_mmc databook:
2656 * 2b'00: No DMA Interface -> Actually means using Internal DMA block
2657 * 2b'01: DesignWare DMA Interface -> Synopsys DW-DMA block
2658 * 2b'10: Generic DMA Interface -> non-Synopsys generic DMA block
2659 * 2b'11: Non DW DMA Interface -> pio only
2660 * Compared to DesignWare DMA Interface, Generic DMA Interface has a
2661 * simpler request/acknowledge handshake mechanism and both of them
2662 * are regarded as external dma master for dw_mmc.
2663 */
2664 host->use_dma = SDMMC_GET_TRANS_MODE(mci_readl(host, HCON));
2665 if (host->use_dma == DMA_INTERFACE_IDMA) {
2666 host->use_dma = TRANS_MODE_IDMAC;
2667 } else if (host->use_dma == DMA_INTERFACE_DWDMA ||
2668 host->use_dma == DMA_INTERFACE_GDMA) {
2669 host->use_dma = TRANS_MODE_EDMAC;
Prabu Thangamuthu69d99fd2014-10-20 07:12:33 +00002670 } else {
Will Newtonf95f3852011-01-02 01:11:59 -05002671 goto no_dma;
2672 }
2673
2674 /* Determine which DMA interface to use */
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002675 if (host->use_dma == TRANS_MODE_IDMAC) {
2676 /*
2677 * Check ADDR_CONFIG bit in HCON to find
2678 * IDMAC address bus width
2679 */
Shawn Lin70692752015-09-16 14:41:37 +08002680 addr_config = SDMMC_GET_ADDR_CONFIG(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05002681
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002682 if (addr_config == 1) {
2683 /* host supports IDMAC in 64-bit address mode */
2684 host->dma_64bit_address = 1;
2685 dev_info(host->dev,
2686 "IDMAC supports 64-bit address mode.\n");
2687 if (!dma_set_mask(host->dev, DMA_BIT_MASK(64)))
2688 dma_set_coherent_mask(host->dev,
2689 DMA_BIT_MASK(64));
2690 } else {
2691 /* host supports IDMAC in 32-bit address mode */
2692 host->dma_64bit_address = 0;
2693 dev_info(host->dev,
2694 "IDMAC supports 32-bit address mode.\n");
2695 }
2696
2697 /* Alloc memory for sg translation */
2698 host->sg_cpu = dmam_alloc_coherent(host->dev, PAGE_SIZE,
2699 &host->sg_dma, GFP_KERNEL);
2700 if (!host->sg_cpu) {
2701 dev_err(host->dev,
2702 "%s: could not alloc DMA memory\n",
2703 __func__);
2704 goto no_dma;
2705 }
2706
2707 host->dma_ops = &dw_mci_idmac_ops;
2708 dev_info(host->dev, "Using internal DMA controller.\n");
2709 } else {
2710 /* TRANS_MODE_EDMAC: check dma bindings again */
2711 if ((of_property_count_strings(np, "dma-names") < 0) ||
2712 (!of_find_property(np, "dmas", NULL))) {
2713 goto no_dma;
2714 }
2715 host->dma_ops = &dw_mci_edmac_ops;
2716 dev_info(host->dev, "Using external DMA controller.\n");
2717 }
Will Newtonf95f3852011-01-02 01:11:59 -05002718
Jaehoon Chunge1631f92012-04-18 15:42:31 +09002719 if (host->dma_ops->init && host->dma_ops->start &&
2720 host->dma_ops->stop && host->dma_ops->cleanup) {
Will Newtonf95f3852011-01-02 01:11:59 -05002721 if (host->dma_ops->init(host)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002722 dev_err(host->dev, "%s: Unable to initialize DMA Controller.\n",
2723 __func__);
Will Newtonf95f3852011-01-02 01:11:59 -05002724 goto no_dma;
2725 }
2726 } else {
Thomas Abraham4a909202012-09-17 18:16:35 +00002727 dev_err(host->dev, "DMA initialization not found.\n");
Will Newtonf95f3852011-01-02 01:11:59 -05002728 goto no_dma;
2729 }
2730
Will Newtonf95f3852011-01-02 01:11:59 -05002731 return;
2732
2733no_dma:
Thomas Abraham4a909202012-09-17 18:16:35 +00002734 dev_info(host->dev, "Using PIO mode.\n");
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002735 host->use_dma = TRANS_MODE_PIO;
Will Newtonf95f3852011-01-02 01:11:59 -05002736}
2737
Seungwon Jeon31bff452013-08-31 00:14:23 +09002738static bool dw_mci_ctrl_reset(struct dw_mci *host, u32 reset)
Will Newtonf95f3852011-01-02 01:11:59 -05002739{
2740 unsigned long timeout = jiffies + msecs_to_jiffies(500);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002741 u32 ctrl;
Will Newtonf95f3852011-01-02 01:11:59 -05002742
Seungwon Jeon31bff452013-08-31 00:14:23 +09002743 ctrl = mci_readl(host, CTRL);
2744 ctrl |= reset;
2745 mci_writel(host, CTRL, ctrl);
Will Newtonf95f3852011-01-02 01:11:59 -05002746
2747 /* wait till resets clear */
2748 do {
2749 ctrl = mci_readl(host, CTRL);
Seungwon Jeon31bff452013-08-31 00:14:23 +09002750 if (!(ctrl & reset))
Will Newtonf95f3852011-01-02 01:11:59 -05002751 return true;
2752 } while (time_before(jiffies, timeout));
2753
Seungwon Jeon31bff452013-08-31 00:14:23 +09002754 dev_err(host->dev,
2755 "Timeout resetting block (ctrl reset %#x)\n",
2756 ctrl & reset);
Will Newtonf95f3852011-01-02 01:11:59 -05002757
2758 return false;
2759}
2760
Sonny Rao3a33a942014-08-04 18:19:50 -07002761static bool dw_mci_reset(struct dw_mci *host)
Seungwon Jeon31bff452013-08-31 00:14:23 +09002762{
Sonny Rao3a33a942014-08-04 18:19:50 -07002763 u32 flags = SDMMC_CTRL_RESET | SDMMC_CTRL_FIFO_RESET;
2764 bool ret = false;
2765
Seungwon Jeon31bff452013-08-31 00:14:23 +09002766 /*
2767 * Reseting generates a block interrupt, hence setting
2768 * the scatter-gather pointer to NULL.
2769 */
2770 if (host->sg) {
2771 sg_miter_stop(&host->sg_miter);
2772 host->sg = NULL;
2773 }
2774
Sonny Rao3a33a942014-08-04 18:19:50 -07002775 if (host->use_dma)
2776 flags |= SDMMC_CTRL_DMA_RESET;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002777
Sonny Rao3a33a942014-08-04 18:19:50 -07002778 if (dw_mci_ctrl_reset(host, flags)) {
2779 /*
2780 * In all cases we clear the RAWINTS register to clear any
2781 * interrupts.
2782 */
2783 mci_writel(host, RINTSTS, 0xFFFFFFFF);
2784
2785 /* if using dma we wait for dma_req to clear */
2786 if (host->use_dma) {
2787 unsigned long timeout = jiffies + msecs_to_jiffies(500);
2788 u32 status;
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002789
Sonny Rao3a33a942014-08-04 18:19:50 -07002790 do {
2791 status = mci_readl(host, STATUS);
2792 if (!(status & SDMMC_STATUS_DMA_REQ))
2793 break;
2794 cpu_relax();
2795 } while (time_before(jiffies, timeout));
2796
2797 if (status & SDMMC_STATUS_DMA_REQ) {
2798 dev_err(host->dev,
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002799 "%s: Timeout waiting for dma_req to clear during reset\n",
2800 __func__);
Sonny Rao3a33a942014-08-04 18:19:50 -07002801 goto ciu_out;
2802 }
2803
2804 /* when using DMA next we reset the fifo again */
2805 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_FIFO_RESET))
2806 goto ciu_out;
2807 }
2808 } else {
2809 /* if the controller reset bit did clear, then set clock regs */
2810 if (!(mci_readl(host, CTRL) & SDMMC_CTRL_RESET)) {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002811 dev_err(host->dev,
2812 "%s: fifo/dma reset bits didn't clear but ciu was reset, doing clock update\n",
Sonny Rao3a33a942014-08-04 18:19:50 -07002813 __func__);
2814 goto ciu_out;
2815 }
2816 }
2817
Shawn Lin3fc7eae2015-09-16 14:41:23 +08002818 if (host->use_dma == TRANS_MODE_IDMAC)
2819 /* It is also recommended that we reset and reprogram idmac */
2820 dw_mci_idmac_reset(host);
Sonny Rao3a33a942014-08-04 18:19:50 -07002821
2822 ret = true;
2823
2824ciu_out:
2825 /* After a CTRL reset we need to have CIU set clock registers */
2826 mci_send_cmd(host->cur_slot, SDMMC_CMD_UPD_CLK, 0);
2827
2828 return ret;
Seungwon Jeon31bff452013-08-31 00:14:23 +09002829}
2830
Doug Anderson5c935162015-03-09 16:18:21 -07002831static void dw_mci_cmd11_timer(unsigned long arg)
2832{
2833 struct dw_mci *host = (struct dw_mci *)arg;
2834
Doug Andersonfd674192015-04-03 11:13:06 -07002835 if (host->state != STATE_SENDING_CMD11) {
2836 dev_warn(host->dev, "Unexpected CMD11 timeout\n");
2837 return;
2838 }
Doug Anderson5c935162015-03-09 16:18:21 -07002839
2840 host->cmd_status = SDMMC_INT_RTO;
2841 set_bit(EVENT_CMD_COMPLETE, &host->pending_events);
2842 tasklet_schedule(&host->tasklet);
2843}
2844
Addy Ke57e10482015-08-11 01:27:18 +09002845static void dw_mci_dto_timer(unsigned long arg)
2846{
2847 struct dw_mci *host = (struct dw_mci *)arg;
2848
2849 switch (host->state) {
2850 case STATE_SENDING_DATA:
2851 case STATE_DATA_BUSY:
2852 /*
2853 * If DTO interrupt does NOT come in sending data state,
2854 * we should notify the driver to terminate current transfer
2855 * and report a data timeout to the core.
2856 */
2857 host->data_status = SDMMC_INT_DRTO;
2858 set_bit(EVENT_DATA_ERROR, &host->pending_events);
2859 set_bit(EVENT_DATA_COMPLETE, &host->pending_events);
2860 tasklet_schedule(&host->tasklet);
2861 break;
2862 default:
2863 break;
2864 }
2865}
2866
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002867#ifdef CONFIG_OF
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002868static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2869{
2870 struct dw_mci_board *pdata;
2871 struct device *dev = host->dev;
2872 struct device_node *np = dev->of_node;
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002873 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shawn Line8cc37b2016-01-21 14:52:52 +08002874 int ret;
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002875 u32 clock_frequency;
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002876
2877 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
Beomho Seobf3707e2014-12-23 21:07:33 +09002878 if (!pdata)
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002879 return ERR_PTR(-ENOMEM);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002880
2881 /* find out number of slots supported */
Shawn Lin8a629d22016-02-02 14:11:25 +08002882 of_property_read_u32(np, "num-slots", &pdata->num_slots);
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002883
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002884 if (of_property_read_u32(np, "fifo-depth", &pdata->fifo_depth))
Shawn Lin0e3a22c2015-08-03 15:07:21 +08002885 dev_info(dev,
2886 "fifo-depth property not found, using value of FIFOTH register as default\n");
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002887
2888 of_property_read_u32(np, "card-detect-delay", &pdata->detect_delay_ms);
2889
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002890 if (!of_property_read_u32(np, "clock-frequency", &clock_frequency))
2891 pdata->bus_hz = clock_frequency;
2892
James Hogancb27a842012-10-16 09:43:08 +01002893 if (drv_data && drv_data->parse_dt) {
2894 ret = drv_data->parse_dt(host);
Thomas Abraham800d78b2012-09-17 18:16:42 +00002895 if (ret)
2896 return ERR_PTR(ret);
2897 }
2898
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002899 if (of_find_property(np, "supports-highspeed", NULL)) {
2900 dev_info(dev, "supports-highspeed property is deprecated.\n");
Seungwon Jeon10b49842013-08-31 00:13:22 +09002901 pdata->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Jaehoon Chung40a7a462015-08-06 16:23:26 +09002902 }
Seungwon Jeon10b49842013-08-31 00:13:22 +09002903
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002904 return pdata;
2905}
2906
2907#else /* CONFIG_OF */
2908static struct dw_mci_board *dw_mci_parse_dt(struct dw_mci *host)
2909{
2910 return ERR_PTR(-EINVAL);
2911}
2912#endif /* CONFIG_OF */
2913
Doug Andersonfa0c3282015-02-25 10:11:51 -08002914static void dw_mci_enable_cd(struct dw_mci *host)
2915{
Doug Andersonfa0c3282015-02-25 10:11:51 -08002916 unsigned long irqflags;
2917 u32 temp;
2918 int i;
Shawn Line8cc37b2016-01-21 14:52:52 +08002919 struct dw_mci_slot *slot;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002920
Shawn Line8cc37b2016-01-21 14:52:52 +08002921 /*
2922 * No need for CD if all slots have a non-error GPIO
2923 * as well as broken card detection is found.
2924 */
Doug Andersonfa0c3282015-02-25 10:11:51 -08002925 for (i = 0; i < host->num_slots; i++) {
Shawn Line8cc37b2016-01-21 14:52:52 +08002926 slot = host->slot[i];
2927 if (slot->mmc->caps & MMC_CAP_NEEDS_POLL)
2928 return;
Doug Andersonfa0c3282015-02-25 10:11:51 -08002929
Arnd Bergmann287980e2016-05-27 23:23:25 +02002930 if (mmc_gpio_get_cd(slot->mmc) < 0)
Doug Andersonfa0c3282015-02-25 10:11:51 -08002931 break;
2932 }
2933 if (i == host->num_slots)
2934 return;
2935
2936 spin_lock_irqsave(&host->irq_lock, irqflags);
2937 temp = mci_readl(host, INTMASK);
2938 temp |= SDMMC_INT_CD;
2939 mci_writel(host, INTMASK, temp);
2940 spin_unlock_irqrestore(&host->irq_lock, irqflags);
2941}
2942
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302943int dw_mci_probe(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05002944{
Arnd Bergmanne95baf12012-11-08 14:26:11 +00002945 const struct dw_mci_drv_data *drv_data = host->drv_data;
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05302946 int width, i, ret = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002947 u32 fifo_size;
Thomas Abraham1c2215b2012-09-17 18:16:37 +00002948 int init_slots = 0;
Will Newtonf95f3852011-01-02 01:11:59 -05002949
Thomas Abrahamc91eab42012-09-17 18:16:40 +00002950 if (!host->pdata) {
2951 host->pdata = dw_mci_parse_dt(host);
2952 if (IS_ERR(host->pdata)) {
2953 dev_err(host->dev, "platform data not available\n");
2954 return -EINVAL;
2955 }
Will Newtonf95f3852011-01-02 01:11:59 -05002956 }
2957
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002958 host->biu_clk = devm_clk_get(host->dev, "biu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002959 if (IS_ERR(host->biu_clk)) {
2960 dev_dbg(host->dev, "biu clock not available\n");
2961 } else {
2962 ret = clk_prepare_enable(host->biu_clk);
2963 if (ret) {
2964 dev_err(host->dev, "failed to enable biu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002965 return ret;
2966 }
Will Newtonf95f3852011-01-02 01:11:59 -05002967 }
2968
Seungwon Jeon780f22a2012-11-28 19:26:03 +09002969 host->ciu_clk = devm_clk_get(host->dev, "ciu");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002970 if (IS_ERR(host->ciu_clk)) {
2971 dev_dbg(host->dev, "ciu clock not available\n");
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002972 host->bus_hz = host->pdata->bus_hz;
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002973 } else {
2974 ret = clk_prepare_enable(host->ciu_clk);
2975 if (ret) {
2976 dev_err(host->dev, "failed to enable ciu clock\n");
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002977 goto err_clk_biu;
2978 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002979
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002980 if (host->pdata->bus_hz) {
2981 ret = clk_set_rate(host->ciu_clk, host->pdata->bus_hz);
2982 if (ret)
2983 dev_warn(host->dev,
Jaehoon Chung612de4c2014-03-03 11:36:42 +09002984 "Unable to set bus rate to %uHz\n",
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002985 host->pdata->bus_hz);
2986 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002987 host->bus_hz = clk_get_rate(host->ciu_clk);
Doug Anderson3c6d89e2013-06-07 10:28:30 -07002988 }
Thomas Abrahamf90a0612012-09-17 18:16:38 +00002989
Jaehoon Chung612de4c2014-03-03 11:36:42 +09002990 if (!host->bus_hz) {
2991 dev_err(host->dev,
2992 "Platform data must supply bus speed\n");
2993 ret = -ENODEV;
2994 goto err_clk_ciu;
2995 }
2996
Yuvaraj Kumar C D002f0d52013-08-31 00:12:19 +09002997 if (drv_data && drv_data->init) {
2998 ret = drv_data->init(host);
2999 if (ret) {
3000 dev_err(host->dev,
3001 "implementation specific init failed\n");
3002 goto err_clk_ciu;
3003 }
3004 }
3005
Doug Anderson5c935162015-03-09 16:18:21 -07003006 setup_timer(&host->cmd11_timer,
3007 dw_mci_cmd11_timer, (unsigned long)host);
3008
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303009 host->quirks = host->pdata->quirks;
Will Newtonf95f3852011-01-02 01:11:59 -05003010
Addy Ke57e10482015-08-11 01:27:18 +09003011 if (host->quirks & DW_MCI_QUIRK_BROKEN_DTO)
3012 setup_timer(&host->dto_timer,
3013 dw_mci_dto_timer, (unsigned long)host);
3014
Will Newtonf95f3852011-01-02 01:11:59 -05003015 spin_lock_init(&host->lock);
Doug Andersonf8c58c12014-12-02 15:42:47 -08003016 spin_lock_init(&host->irq_lock);
Will Newtonf95f3852011-01-02 01:11:59 -05003017 INIT_LIST_HEAD(&host->queue);
3018
Will Newtonf95f3852011-01-02 01:11:59 -05003019 /*
3020 * Get the host data width - this assumes that HCON has been set with
3021 * the correct values.
3022 */
Shawn Lin70692752015-09-16 14:41:37 +08003023 i = SDMMC_GET_HDATA_WIDTH(mci_readl(host, HCON));
Will Newtonf95f3852011-01-02 01:11:59 -05003024 if (!i) {
3025 host->push_data = dw_mci_push_data16;
3026 host->pull_data = dw_mci_pull_data16;
3027 width = 16;
3028 host->data_shift = 1;
3029 } else if (i == 2) {
3030 host->push_data = dw_mci_push_data64;
3031 host->pull_data = dw_mci_pull_data64;
3032 width = 64;
3033 host->data_shift = 3;
3034 } else {
3035 /* Check for a reserved value, and warn if it is */
3036 WARN((i != 1),
3037 "HCON reports a reserved host data width!\n"
3038 "Defaulting to 32-bit access.\n");
3039 host->push_data = dw_mci_push_data32;
3040 host->pull_data = dw_mci_pull_data32;
3041 width = 32;
3042 host->data_shift = 2;
3043 }
3044
3045 /* Reset all blocks */
Shawn Lin37444152016-01-22 15:43:12 +08003046 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
3047 ret = -ENODEV;
3048 goto err_clk_ciu;
3049 }
Seungwon Jeon141a7122012-05-22 13:01:03 +09003050
3051 host->dma_ops = host->pdata->dma_ops;
3052 dw_mci_init_dma(host);
Will Newtonf95f3852011-01-02 01:11:59 -05003053
3054 /* Clear the interrupts for the host controller */
3055 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3056 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3057
3058 /* Put in max timeout */
3059 mci_writel(host, TMOUT, 0xFFFFFFFF);
3060
3061 /*
3062 * FIFO threshold settings RxMark = fifo_size / 2 - 1,
3063 * Tx Mark = fifo_size / 2 DMA Size = 8
3064 */
James Hoganb86d8252011-06-24 13:57:18 +01003065 if (!host->pdata->fifo_depth) {
3066 /*
3067 * Power-on value of RX_WMark is FIFO_DEPTH-1, but this may
3068 * have been overwritten by the bootloader, just like we're
3069 * about to do, so if you know the value for your hardware, you
3070 * should put it in the platform data.
3071 */
3072 fifo_size = mci_readl(host, FIFOTH);
Jaehoon Chung8234e862012-01-11 09:28:21 +00003073 fifo_size = 1 + ((fifo_size >> 16) & 0xfff);
James Hoganb86d8252011-06-24 13:57:18 +01003074 } else {
3075 fifo_size = host->pdata->fifo_depth;
3076 }
3077 host->fifo_depth = fifo_size;
Seungwon Jeon524268992013-08-31 00:13:42 +09003078 host->fifoth_val =
3079 SDMMC_SET_FIFOTH(0x2, fifo_size / 2 - 1, fifo_size / 2);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003080 mci_writel(host, FIFOTH, host->fifoth_val);
Will Newtonf95f3852011-01-02 01:11:59 -05003081
3082 /* disable clock to CIU */
3083 mci_writel(host, CLKENA, 0);
3084 mci_writel(host, CLKSRC, 0);
3085
James Hogan63008762013-03-12 10:43:54 +00003086 /*
3087 * In 2.40a spec, Data offset is changed.
3088 * Need to check the version-id and set data-offset for DATA register.
3089 */
3090 host->verid = SDMMC_GET_VERID(mci_readl(host, VERID));
3091 dev_info(host->dev, "Version ID is %04x\n", host->verid);
3092
3093 if (host->verid < DW_MMC_240A)
Ben Dooks76184ac2015-03-25 11:27:52 +00003094 host->fifo_reg = host->regs + DATA_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003095 else
Ben Dooks76184ac2015-03-25 11:27:52 +00003096 host->fifo_reg = host->regs + DATA_240A_OFFSET;
James Hogan63008762013-03-12 10:43:54 +00003097
Will Newtonf95f3852011-01-02 01:11:59 -05003098 tasklet_init(&host->tasklet, dw_mci_tasklet_func, (unsigned long)host);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003099 ret = devm_request_irq(host->dev, host->irq, dw_mci_interrupt,
3100 host->irq_flags, "dw-mci", host);
Will Newtonf95f3852011-01-02 01:11:59 -05003101 if (ret)
Doug Anderson6130e7a2014-10-14 09:33:09 -07003102 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003103
Will Newtonf95f3852011-01-02 01:11:59 -05003104 if (host->pdata->num_slots)
3105 host->num_slots = host->pdata->num_slots;
3106 else
Shawn Lin8a629d22016-02-02 14:11:25 +08003107 host->num_slots = 1;
3108
3109 if (host->num_slots < 1 ||
3110 host->num_slots > SDMMC_GET_SLOT_NUM(mci_readl(host, HCON))) {
3111 dev_err(host->dev,
3112 "Platform data must supply correct num_slots.\n");
3113 ret = -ENODEV;
3114 goto err_clk_ciu;
3115 }
Will Newtonf95f3852011-01-02 01:11:59 -05003116
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303117 /*
Doug Andersonfa0c3282015-02-25 10:11:51 -08003118 * Enable interrupts for command done, data over, data empty,
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303119 * receive ready and error such as transmit, receive timeout, crc error
3120 */
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303121 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3122 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003123 DW_MCI_ERROR_FLAGS);
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003124 /* Enable mci interrupt */
3125 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303126
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003127 dev_info(host->dev,
3128 "DW MMC controller at irq %d,%d bit host data width,%u deep fifo\n",
Yuvaraj CD2da1d7f2012-10-08 14:29:51 +05303129 host->irq, width, fifo_size);
3130
Will Newtonf95f3852011-01-02 01:11:59 -05003131 /* We need at least one slot to succeed */
3132 for (i = 0; i < host->num_slots; i++) {
3133 ret = dw_mci_init_slot(host, i);
Thomas Abraham1c2215b2012-09-17 18:16:37 +00003134 if (ret)
3135 dev_dbg(host->dev, "slot %d init failed\n", i);
3136 else
3137 init_slots++;
3138 }
3139
3140 if (init_slots) {
3141 dev_info(host->dev, "%d slots initialized\n", init_slots);
3142 } else {
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003143 dev_dbg(host->dev,
3144 "attempted to initialize %d slots, but failed on all\n",
3145 host->num_slots);
Doug Anderson6130e7a2014-10-14 09:33:09 -07003146 goto err_dmaunmap;
Will Newtonf95f3852011-01-02 01:11:59 -05003147 }
3148
Doug Andersonb793f652015-03-11 15:15:14 -07003149 /* Now that slots are all setup, we can enable card detect */
3150 dw_mci_enable_cd(host);
3151
Will Newtonf95f3852011-01-02 01:11:59 -05003152 return 0;
3153
Will Newtonf95f3852011-01-02 01:11:59 -05003154err_dmaunmap:
3155 if (host->use_dma && host->dma_ops->exit)
3156 host->dma_ops->exit(host);
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003157
3158err_clk_ciu:
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003159 if (!IS_ERR(host->ciu_clk))
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003160 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003161
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003162err_clk_biu:
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003163 if (!IS_ERR(host->biu_clk))
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003164 clk_disable_unprepare(host->biu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003165
Will Newtonf95f3852011-01-02 01:11:59 -05003166 return ret;
3167}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303168EXPORT_SYMBOL(dw_mci_probe);
Will Newtonf95f3852011-01-02 01:11:59 -05003169
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303170void dw_mci_remove(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003171{
Will Newtonf95f3852011-01-02 01:11:59 -05003172 int i;
3173
Will Newtonf95f3852011-01-02 01:11:59 -05003174 for (i = 0; i < host->num_slots; i++) {
Thomas Abraham4a909202012-09-17 18:16:35 +00003175 dev_dbg(host->dev, "remove slot %d\n", i);
Will Newtonf95f3852011-01-02 01:11:59 -05003176 if (host->slot[i])
3177 dw_mci_cleanup_slot(host->slot[i], i);
3178 }
3179
Prabu Thangamuthu048fd7e2015-05-28 12:21:06 +00003180 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3181 mci_writel(host, INTMASK, 0); /* disable all mmc interrupt first */
3182
Will Newtonf95f3852011-01-02 01:11:59 -05003183 /* disable clock to CIU */
3184 mci_writel(host, CLKENA, 0);
3185 mci_writel(host, CLKSRC, 0);
3186
Will Newtonf95f3852011-01-02 01:11:59 -05003187 if (host->use_dma && host->dma_ops->exit)
3188 host->dma_ops->exit(host);
3189
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003190 if (!IS_ERR(host->ciu_clk))
3191 clk_disable_unprepare(host->ciu_clk);
Seungwon Jeon780f22a2012-11-28 19:26:03 +09003192
Thomas Abrahamf90a0612012-09-17 18:16:38 +00003193 if (!IS_ERR(host->biu_clk))
3194 clk_disable_unprepare(host->biu_clk);
Will Newtonf95f3852011-01-02 01:11:59 -05003195}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303196EXPORT_SYMBOL(dw_mci_remove);
3197
3198
Will Newtonf95f3852011-01-02 01:11:59 -05003199
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003200#ifdef CONFIG_PM_SLEEP
Will Newtonf95f3852011-01-02 01:11:59 -05003201/*
3202 * TODO: we should probably disable the clock to the card in the suspend path.
3203 */
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303204int dw_mci_suspend(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003205{
Shawn Lin3fc7eae2015-09-16 14:41:23 +08003206 if (host->use_dma && host->dma_ops->exit)
3207 host->dma_ops->exit(host);
3208
Will Newtonf95f3852011-01-02 01:11:59 -05003209 return 0;
3210}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303211EXPORT_SYMBOL(dw_mci_suspend);
Will Newtonf95f3852011-01-02 01:11:59 -05003212
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303213int dw_mci_resume(struct dw_mci *host)
Will Newtonf95f3852011-01-02 01:11:59 -05003214{
3215 int i, ret;
Will Newtonf95f3852011-01-02 01:11:59 -05003216
Sonny Rao3a33a942014-08-04 18:19:50 -07003217 if (!dw_mci_ctrl_reset(host, SDMMC_CTRL_ALL_RESET_FLAGS)) {
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003218 ret = -ENODEV;
3219 return ret;
3220 }
3221
Jonathan Kliegman3bfe6192012-06-14 13:31:55 -04003222 if (host->use_dma && host->dma_ops->init)
Seungwon Jeon141a7122012-05-22 13:01:03 +09003223 host->dma_ops->init(host);
3224
Seungwon Jeon524268992013-08-31 00:13:42 +09003225 /*
3226 * Restore the initial value at FIFOTH register
3227 * And Invalidate the prev_blksz with zero
3228 */
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003229 mci_writel(host, FIFOTH, host->fifoth_val);
Seungwon Jeon524268992013-08-31 00:13:42 +09003230 host->prev_blksz = 0;
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003231
Doug Anderson2eb29442013-08-31 00:11:49 +09003232 /* Put in max timeout */
3233 mci_writel(host, TMOUT, 0xFFFFFFFF);
3234
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003235 mci_writel(host, RINTSTS, 0xFFFFFFFF);
3236 mci_writel(host, INTMASK, SDMMC_INT_CMD_DONE | SDMMC_INT_DATA_OVER |
3237 SDMMC_INT_TXDR | SDMMC_INT_RXDR |
Doug Andersonfa0c3282015-02-25 10:11:51 -08003238 DW_MCI_ERROR_FLAGS);
Jaehoon Chunge61cf112011-03-17 20:32:33 +09003239 mci_writel(host, CTRL, SDMMC_CTRL_INT_ENABLE);
3240
Will Newtonf95f3852011-01-02 01:11:59 -05003241 for (i = 0; i < host->num_slots; i++) {
3242 struct dw_mci_slot *slot = host->slot[i];
Shawn Lin0e3a22c2015-08-03 15:07:21 +08003243
Will Newtonf95f3852011-01-02 01:11:59 -05003244 if (!slot)
3245 continue;
Abhilash Kesavanab269122012-11-19 10:26:21 +05303246 if (slot->mmc->pm_flags & MMC_PM_KEEP_POWER) {
3247 dw_mci_set_ios(slot->mmc, &slot->mmc->ios);
3248 dw_mci_setup_bus(slot, true);
3249 }
Will Newtonf95f3852011-01-02 01:11:59 -05003250 }
Doug Andersonfa0c3282015-02-25 10:11:51 -08003251
3252 /* Now that slots are all setup, we can enable card detect */
3253 dw_mci_enable_cd(host);
3254
Will Newtonf95f3852011-01-02 01:11:59 -05003255 return 0;
3256}
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303257EXPORT_SYMBOL(dw_mci_resume);
Jaehoon Chung6fe88902011-12-08 19:23:03 +09003258#endif /* CONFIG_PM_SLEEP */
3259
Will Newtonf95f3852011-01-02 01:11:59 -05003260static int __init dw_mci_init(void)
3261{
Sachin Kamat8e1c4e42013-04-04 11:25:11 +05303262 pr_info("Synopsys Designware Multimedia Card Interface Driver\n");
Shashidhar Hiremath62ca8032012-01-13 16:04:57 +05303263 return 0;
Will Newtonf95f3852011-01-02 01:11:59 -05003264}
3265
3266static void __exit dw_mci_exit(void)
3267{
Will Newtonf95f3852011-01-02 01:11:59 -05003268}
3269
3270module_init(dw_mci_init);
3271module_exit(dw_mci_exit);
3272
3273MODULE_DESCRIPTION("DW Multimedia Card Interface driver");
3274MODULE_AUTHOR("NXP Semiconductor VietNam");
3275MODULE_AUTHOR("Imagination Technologies Ltd");
3276MODULE_LICENSE("GPL v2");