blob: 46facd30e6727f5a1e4ab17a2aaa58fce0924a88 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Christoph Hellwigadec6402015-08-28 09:27:19 +020033#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030034#include <linux/module.h>
35#include <linux/init.h>
36#include <linux/errno.h>
37#include <linux/pci.h>
38#include <linux/dma-mapping.h>
39#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030040#if defined(CONFIG_X86)
41#include <asm/pat.h>
42#endif
Eli Cohene126ba92013-07-07 17:25:49 +030043#include <linux/sched.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030044#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030045#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020046#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020047#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020048#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030049#include <linux/mlx5/vport.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030050#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030051#include <rdma/ib_smi.h>
52#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020053#include <linux/in.h>
54#include <linux/etherdevice.h>
55#include <linux/mlx5/fs.h>
Eli Cohene126ba92013-07-07 17:25:49 +030056#include "mlx5_ib.h"
57
58#define DRIVER_NAME "mlx5_ib"
Amir Vadai169a1d82014-02-19 17:47:31 +020059#define DRIVER_VERSION "2.2-1"
60#define DRIVER_RELDATE "Feb 2014"
Eli Cohene126ba92013-07-07 17:25:49 +030061
62MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
63MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
64MODULE_LICENSE("Dual BSD/GPL");
65MODULE_VERSION(DRIVER_VERSION);
66
Jack Morgenstein9603b612014-07-28 23:30:22 +030067static int deprecated_prof_sel = 2;
68module_param_named(prof_sel, deprecated_prof_sel, int, 0444);
69MODULE_PARM_DESC(prof_sel, "profile selector. Deprecated here. Moved to module mlx5_core");
Eli Cohene126ba92013-07-07 17:25:49 +030070
71static char mlx5_version[] =
72 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
73 DRIVER_VERSION " (" DRIVER_RELDATE ")\n";
74
Eran Ben Elishada7525d2015-12-14 16:34:10 +020075enum {
76 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
77};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030078
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030079static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +020080mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030081{
Achiad Shochatebd61f62015-12-23 18:47:16 +020082 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030083 case MLX5_CAP_PORT_TYPE_IB:
84 return IB_LINK_LAYER_INFINIBAND;
85 case MLX5_CAP_PORT_TYPE_ETH:
86 return IB_LINK_LAYER_ETHERNET;
87 default:
88 return IB_LINK_LAYER_UNSPECIFIED;
89 }
90}
91
Achiad Shochatebd61f62015-12-23 18:47:16 +020092static enum rdma_link_layer
93mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
94{
95 struct mlx5_ib_dev *dev = to_mdev(device);
96 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
97
98 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
99}
100
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200101static int mlx5_netdev_event(struct notifier_block *this,
102 unsigned long event, void *ptr)
103{
104 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
105 struct mlx5_ib_dev *ibdev = container_of(this, struct mlx5_ib_dev,
106 roce.nb);
107
Aviv Heller5ec8c832016-09-18 20:48:00 +0300108 switch (event) {
109 case NETDEV_REGISTER:
110 case NETDEV_UNREGISTER:
111 write_lock(&ibdev->roce.netdev_lock);
112 if (ndev->dev.parent == &ibdev->mdev->pdev->dev)
113 ibdev->roce.netdev = (event == NETDEV_UNREGISTER) ?
114 NULL : ndev;
115 write_unlock(&ibdev->roce.netdev_lock);
116 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200117
Aviv Heller5ec8c832016-09-18 20:48:00 +0300118 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300119 case NETDEV_DOWN: {
120 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
121 struct net_device *upper = NULL;
122
123 if (lag_ndev) {
124 upper = netdev_master_upper_dev_get(lag_ndev);
125 dev_put(lag_ndev);
126 }
127
128 if ((upper == ndev || (!upper && ndev == ibdev->roce.netdev))
129 && ibdev->ib_active) {
Aviv Heller5ec8c832016-09-18 20:48:00 +0300130 struct ib_event ibev = {0};
131
132 ibev.device = &ibdev->ib_dev;
133 ibev.event = (event == NETDEV_UP) ?
134 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
135 ibev.element.port_num = 1;
136 ib_dispatch_event(&ibev);
137 }
138 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300139 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300140
141 default:
142 break;
143 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200144
145 return NOTIFY_DONE;
146}
147
148static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
149 u8 port_num)
150{
151 struct mlx5_ib_dev *ibdev = to_mdev(device);
152 struct net_device *ndev;
153
Aviv Heller88621df2016-09-18 20:48:02 +0300154 ndev = mlx5_lag_get_roce_netdev(ibdev->mdev);
155 if (ndev)
156 return ndev;
157
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200158 /* Ensure ndev does not disappear before we invoke dev_hold()
159 */
160 read_lock(&ibdev->roce.netdev_lock);
161 ndev = ibdev->roce.netdev;
162 if (ndev)
163 dev_hold(ndev);
164 read_unlock(&ibdev->roce.netdev_lock);
165
166 return ndev;
167}
168
Achiad Shochat3f89a642015-12-23 18:47:21 +0200169static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
170 struct ib_port_attr *props)
171{
172 struct mlx5_ib_dev *dev = to_mdev(device);
Aviv Heller88621df2016-09-18 20:48:02 +0300173 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200174 enum ib_mtu ndev_ib_mtu;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200175 u16 qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200176
177 memset(props, 0, sizeof(*props));
178
179 props->port_cap_flags |= IB_PORT_CM_SUP;
180 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
181
182 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
183 roce_address_table_size);
184 props->max_mtu = IB_MTU_4096;
185 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
186 props->pkey_tbl_len = 1;
187 props->state = IB_PORT_DOWN;
188 props->phys_state = 3;
189
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200190 mlx5_query_nic_vport_qkey_viol_cntr(dev->mdev, &qkey_viol_cntr);
191 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200192
193 ndev = mlx5_ib_get_netdev(device, port_num);
194 if (!ndev)
195 return 0;
196
Aviv Heller88621df2016-09-18 20:48:02 +0300197 if (mlx5_lag_is_active(dev->mdev)) {
198 rcu_read_lock();
199 upper = netdev_master_upper_dev_get_rcu(ndev);
200 if (upper) {
201 dev_put(ndev);
202 ndev = upper;
203 dev_hold(ndev);
204 }
205 rcu_read_unlock();
206 }
207
Achiad Shochat3f89a642015-12-23 18:47:21 +0200208 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
209 props->state = IB_PORT_ACTIVE;
210 props->phys_state = 5;
211 }
212
213 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
214
215 dev_put(ndev);
216
217 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
218
219 props->active_width = IB_WIDTH_4X; /* TODO */
220 props->active_speed = IB_SPEED_QDR; /* TODO */
221
222 return 0;
223}
224
Achiad Shochat3cca2602015-12-23 18:47:23 +0200225static void ib_gid_to_mlx5_roce_addr(const union ib_gid *gid,
226 const struct ib_gid_attr *attr,
227 void *mlx5_addr)
228{
229#define MLX5_SET_RA(p, f, v) MLX5_SET(roce_addr_layout, p, f, v)
230 char *mlx5_addr_l3_addr = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
231 source_l3_address);
232 void *mlx5_addr_mac = MLX5_ADDR_OF(roce_addr_layout, mlx5_addr,
233 source_mac_47_32);
234
235 if (!gid)
236 return;
237
238 ether_addr_copy(mlx5_addr_mac, attr->ndev->dev_addr);
239
240 if (is_vlan_dev(attr->ndev)) {
241 MLX5_SET_RA(mlx5_addr, vlan_valid, 1);
242 MLX5_SET_RA(mlx5_addr, vlan_id, vlan_dev_vlan_id(attr->ndev));
243 }
244
245 switch (attr->gid_type) {
246 case IB_GID_TYPE_IB:
247 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_1);
248 break;
249 case IB_GID_TYPE_ROCE_UDP_ENCAP:
250 MLX5_SET_RA(mlx5_addr, roce_version, MLX5_ROCE_VERSION_2);
251 break;
252
253 default:
254 WARN_ON(true);
255 }
256
257 if (attr->gid_type != IB_GID_TYPE_IB) {
258 if (ipv6_addr_v4mapped((void *)gid))
259 MLX5_SET_RA(mlx5_addr, roce_l3_type,
260 MLX5_ROCE_L3_TYPE_IPV4);
261 else
262 MLX5_SET_RA(mlx5_addr, roce_l3_type,
263 MLX5_ROCE_L3_TYPE_IPV6);
264 }
265
266 if ((attr->gid_type == IB_GID_TYPE_IB) ||
267 !ipv6_addr_v4mapped((void *)gid))
268 memcpy(mlx5_addr_l3_addr, gid, sizeof(*gid));
269 else
270 memcpy(&mlx5_addr_l3_addr[12], &gid->raw[12], 4);
271}
272
273static int set_roce_addr(struct ib_device *device, u8 port_num,
274 unsigned int index,
275 const union ib_gid *gid,
276 const struct ib_gid_attr *attr)
277{
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300278 struct mlx5_ib_dev *dev = to_mdev(device);
279 u32 in[MLX5_ST_SZ_DW(set_roce_address_in)] = {0};
280 u32 out[MLX5_ST_SZ_DW(set_roce_address_out)] = {0};
Achiad Shochat3cca2602015-12-23 18:47:23 +0200281 void *in_addr = MLX5_ADDR_OF(set_roce_address_in, in, roce_address);
282 enum rdma_link_layer ll = mlx5_ib_port_link_layer(device, port_num);
283
284 if (ll != IB_LINK_LAYER_ETHERNET)
285 return -EINVAL;
286
Achiad Shochat3cca2602015-12-23 18:47:23 +0200287 ib_gid_to_mlx5_roce_addr(gid, attr, in_addr);
288
289 MLX5_SET(set_roce_address_in, in, roce_address_index, index);
290 MLX5_SET(set_roce_address_in, in, opcode, MLX5_CMD_OP_SET_ROCE_ADDRESS);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200291 return mlx5_cmd_exec(dev->mdev, in, sizeof(in), out, sizeof(out));
292}
293
294static int mlx5_ib_add_gid(struct ib_device *device, u8 port_num,
295 unsigned int index, const union ib_gid *gid,
296 const struct ib_gid_attr *attr,
297 __always_unused void **context)
298{
299 return set_roce_addr(device, port_num, index, gid, attr);
300}
301
302static int mlx5_ib_del_gid(struct ib_device *device, u8 port_num,
303 unsigned int index, __always_unused void **context)
304{
305 return set_roce_addr(device, port_num, index, NULL, NULL);
306}
307
Achiad Shochat2811ba52015-12-23 18:47:24 +0200308__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
309 int index)
310{
311 struct ib_gid_attr attr;
312 union ib_gid gid;
313
314 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
315 return 0;
316
317 if (!attr.ndev)
318 return 0;
319
320 dev_put(attr.ndev);
321
322 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
323 return 0;
324
325 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
326}
327
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300328static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
329{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300330 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
331 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
332 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300333}
334
335enum {
336 MLX5_VPORT_ACCESS_METHOD_MAD,
337 MLX5_VPORT_ACCESS_METHOD_HCA,
338 MLX5_VPORT_ACCESS_METHOD_NIC,
339};
340
341static int mlx5_get_vport_access_method(struct ib_device *ibdev)
342{
343 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
344 return MLX5_VPORT_ACCESS_METHOD_MAD;
345
Achiad Shochatebd61f62015-12-23 18:47:16 +0200346 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300347 IB_LINK_LAYER_ETHERNET)
348 return MLX5_VPORT_ACCESS_METHOD_NIC;
349
350 return MLX5_VPORT_ACCESS_METHOD_HCA;
351}
352
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200353static void get_atomic_caps(struct mlx5_ib_dev *dev,
354 struct ib_device_attr *props)
355{
356 u8 tmp;
357 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
358 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
359 u8 atomic_req_8B_endianness_mode =
360 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianess_mode);
361
362 /* Check if HW supports 8 bytes standard atomic operations and capable
363 * of host endianness respond
364 */
365 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
366 if (((atomic_operations & tmp) == tmp) &&
367 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
368 (atomic_req_8B_endianness_mode)) {
369 props->atomic_cap = IB_ATOMIC_HCA;
370 } else {
371 props->atomic_cap = IB_ATOMIC_NONE;
372 }
373}
374
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300375static int mlx5_query_system_image_guid(struct ib_device *ibdev,
376 __be64 *sys_image_guid)
377{
378 struct mlx5_ib_dev *dev = to_mdev(ibdev);
379 struct mlx5_core_dev *mdev = dev->mdev;
380 u64 tmp;
381 int err;
382
383 switch (mlx5_get_vport_access_method(ibdev)) {
384 case MLX5_VPORT_ACCESS_METHOD_MAD:
385 return mlx5_query_mad_ifc_system_image_guid(ibdev,
386 sys_image_guid);
387
388 case MLX5_VPORT_ACCESS_METHOD_HCA:
389 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200390 break;
391
392 case MLX5_VPORT_ACCESS_METHOD_NIC:
393 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
394 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300395
396 default:
397 return -EINVAL;
398 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200399
400 if (!err)
401 *sys_image_guid = cpu_to_be64(tmp);
402
403 return err;
404
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300405}
406
407static int mlx5_query_max_pkeys(struct ib_device *ibdev,
408 u16 *max_pkeys)
409{
410 struct mlx5_ib_dev *dev = to_mdev(ibdev);
411 struct mlx5_core_dev *mdev = dev->mdev;
412
413 switch (mlx5_get_vport_access_method(ibdev)) {
414 case MLX5_VPORT_ACCESS_METHOD_MAD:
415 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
416
417 case MLX5_VPORT_ACCESS_METHOD_HCA:
418 case MLX5_VPORT_ACCESS_METHOD_NIC:
419 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
420 pkey_table_size));
421 return 0;
422
423 default:
424 return -EINVAL;
425 }
426}
427
428static int mlx5_query_vendor_id(struct ib_device *ibdev,
429 u32 *vendor_id)
430{
431 struct mlx5_ib_dev *dev = to_mdev(ibdev);
432
433 switch (mlx5_get_vport_access_method(ibdev)) {
434 case MLX5_VPORT_ACCESS_METHOD_MAD:
435 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
436
437 case MLX5_VPORT_ACCESS_METHOD_HCA:
438 case MLX5_VPORT_ACCESS_METHOD_NIC:
439 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
440
441 default:
442 return -EINVAL;
443 }
444}
445
446static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
447 __be64 *node_guid)
448{
449 u64 tmp;
450 int err;
451
452 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
453 case MLX5_VPORT_ACCESS_METHOD_MAD:
454 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
455
456 case MLX5_VPORT_ACCESS_METHOD_HCA:
457 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200458 break;
459
460 case MLX5_VPORT_ACCESS_METHOD_NIC:
461 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
462 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300463
464 default:
465 return -EINVAL;
466 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200467
468 if (!err)
469 *node_guid = cpu_to_be64(tmp);
470
471 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300472}
473
474struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700475 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300476};
477
478static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
479{
480 struct mlx5_reg_node_desc in;
481
482 if (mlx5_use_mad_ifc(dev))
483 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
484
485 memset(&in, 0, sizeof(in));
486
487 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
488 sizeof(struct mlx5_reg_node_desc),
489 MLX5_REG_NODE_DESC, 0, 0);
490}
491
Eli Cohene126ba92013-07-07 17:25:49 +0300492static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300493 struct ib_device_attr *props,
494 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300495{
496 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300497 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300498 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300499 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300500 int max_rq_sg;
501 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300502 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Bodong Wang402ca532016-06-17 15:02:20 +0300503 struct mlx5_ib_query_device_resp resp = {};
504 size_t resp_len;
505 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300506
Bodong Wang402ca532016-06-17 15:02:20 +0300507 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
508 if (uhw->outlen && uhw->outlen < resp_len)
509 return -EINVAL;
510 else
511 resp.response_length = resp_len;
512
513 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300514 return -EINVAL;
515
Eli Cohene126ba92013-07-07 17:25:49 +0300516 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300517 err = mlx5_query_system_image_guid(ibdev,
518 &props->sys_image_guid);
519 if (err)
520 return err;
521
522 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
523 if (err)
524 return err;
525
526 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
527 if (err)
528 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300529
Jack Morgenstein9603b612014-07-28 23:30:22 +0300530 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
531 (fw_rev_min(dev->mdev) << 16) |
532 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300533 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
534 IB_DEVICE_PORT_ACTIVE_EVENT |
535 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200536 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300537
538 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300539 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300540 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300541 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300542 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300543 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300544 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300545 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200546 if (MLX5_CAP_GEN(mdev, imaicl)) {
547 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
548 IB_DEVICE_MEM_WINDOW_TYPE_2B;
549 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200550 /* We support 'Gappy' memory registration too */
551 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200552 }
Eli Cohene126ba92013-07-07 17:25:49 +0300553 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300554 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200555 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
556 /* At this stage no support for signature handover */
557 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
558 IB_PROT_T10DIF_TYPE_2 |
559 IB_PROT_T10DIF_TYPE_3;
560 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
561 IB_GUARD_T10DIF_CSUM;
562 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300563 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300564 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300565
Bodong Wang402ca532016-06-17 15:02:20 +0300566 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads)) {
567 if (MLX5_CAP_ETH(mdev, csum_cap))
Bodong Wang88115fe2015-12-18 13:53:20 +0200568 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
569
Bodong Wang402ca532016-06-17 15:02:20 +0300570 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
571 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
572 if (max_tso) {
573 resp.tso_caps.max_tso = 1 << max_tso;
574 resp.tso_caps.supported_qpts |=
575 1 << IB_QPT_RAW_PACKET;
576 resp.response_length += sizeof(resp.tso_caps);
577 }
578 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300579
580 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
581 resp.rss_caps.rx_hash_function =
582 MLX5_RX_HASH_FUNC_TOEPLITZ;
583 resp.rss_caps.rx_hash_fields_mask =
584 MLX5_RX_HASH_SRC_IPV4 |
585 MLX5_RX_HASH_DST_IPV4 |
586 MLX5_RX_HASH_SRC_IPV6 |
587 MLX5_RX_HASH_DST_IPV6 |
588 MLX5_RX_HASH_SRC_PORT_TCP |
589 MLX5_RX_HASH_DST_PORT_TCP |
590 MLX5_RX_HASH_SRC_PORT_UDP |
591 MLX5_RX_HASH_DST_PORT_UDP;
592 resp.response_length += sizeof(resp.rss_caps);
593 }
594 } else {
595 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
596 resp.response_length += sizeof(resp.tso_caps);
597 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
598 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300599 }
600
Erez Shitritf0313962016-02-21 16:27:17 +0200601 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
602 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
603 props->device_cap_flags |= IB_DEVICE_UD_TSO;
604 }
605
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300606 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
607 MLX5_CAP_ETH(dev->mdev, scatter_fcs))
608 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
609
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300610 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
611 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
612
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300613 props->vendor_part_id = mdev->pdev->device;
614 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300615
616 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300617 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300618 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
619 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
620 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
621 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300622 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
623 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
624 sizeof(struct mlx5_wqe_raddr_seg)) /
625 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300626 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300627 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300628 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200629 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300630 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
631 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
632 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
633 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
634 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
635 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
636 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300637 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300638 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200639 props->max_fast_reg_page_list_len =
640 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200641 get_atomic_caps(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300642 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300643 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
644 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300645 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
646 props->max_mcast_grp;
647 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300648 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200649 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
650 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300651
Haggai Eran8cdd3122014-12-11 17:04:20 +0200652#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300653 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200654 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
655 props->odp_caps = dev->odp_caps;
656#endif
657
Leon Romanovsky051f2632015-12-20 12:16:11 +0200658 if (MLX5_CAP_GEN(mdev, cd))
659 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
660
Eli Coheneff901d2016-03-11 22:58:42 +0200661 if (!mlx5_core_is_pf(mdev))
662 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
663
Yishai Hadas31f69a82016-08-28 11:28:45 +0300664 if (mlx5_ib_port_link_layer(ibdev, 1) ==
665 IB_LINK_LAYER_ETHERNET) {
666 props->rss_caps.max_rwq_indirection_tables =
667 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
668 props->rss_caps.max_rwq_indirection_table_size =
669 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
670 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
671 props->max_wq_type_rq =
672 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
673 }
674
Bodong Wang402ca532016-06-17 15:02:20 +0300675 if (uhw->outlen) {
676 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
677
678 if (err)
679 return err;
680 }
681
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300682 return 0;
683}
Eli Cohene126ba92013-07-07 17:25:49 +0300684
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300685enum mlx5_ib_width {
686 MLX5_IB_WIDTH_1X = 1 << 0,
687 MLX5_IB_WIDTH_2X = 1 << 1,
688 MLX5_IB_WIDTH_4X = 1 << 2,
689 MLX5_IB_WIDTH_8X = 1 << 3,
690 MLX5_IB_WIDTH_12X = 1 << 4
691};
692
693static int translate_active_width(struct ib_device *ibdev, u8 active_width,
694 u8 *ib_width)
695{
696 struct mlx5_ib_dev *dev = to_mdev(ibdev);
697 int err = 0;
698
699 if (active_width & MLX5_IB_WIDTH_1X) {
700 *ib_width = IB_WIDTH_1X;
701 } else if (active_width & MLX5_IB_WIDTH_2X) {
702 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
703 (int)active_width);
704 err = -EINVAL;
705 } else if (active_width & MLX5_IB_WIDTH_4X) {
706 *ib_width = IB_WIDTH_4X;
707 } else if (active_width & MLX5_IB_WIDTH_8X) {
708 *ib_width = IB_WIDTH_8X;
709 } else if (active_width & MLX5_IB_WIDTH_12X) {
710 *ib_width = IB_WIDTH_12X;
711 } else {
712 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
713 (int)active_width);
714 err = -EINVAL;
715 }
716
717 return err;
718}
719
720static int mlx5_mtu_to_ib_mtu(int mtu)
721{
722 switch (mtu) {
723 case 256: return 1;
724 case 512: return 2;
725 case 1024: return 3;
726 case 2048: return 4;
727 case 4096: return 5;
728 default:
729 pr_warn("invalid mtu\n");
730 return -1;
731 }
732}
733
734enum ib_max_vl_num {
735 __IB_MAX_VL_0 = 1,
736 __IB_MAX_VL_0_1 = 2,
737 __IB_MAX_VL_0_3 = 3,
738 __IB_MAX_VL_0_7 = 4,
739 __IB_MAX_VL_0_14 = 5,
740};
741
742enum mlx5_vl_hw_cap {
743 MLX5_VL_HW_0 = 1,
744 MLX5_VL_HW_0_1 = 2,
745 MLX5_VL_HW_0_2 = 3,
746 MLX5_VL_HW_0_3 = 4,
747 MLX5_VL_HW_0_4 = 5,
748 MLX5_VL_HW_0_5 = 6,
749 MLX5_VL_HW_0_6 = 7,
750 MLX5_VL_HW_0_7 = 8,
751 MLX5_VL_HW_0_14 = 15
752};
753
754static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
755 u8 *max_vl_num)
756{
757 switch (vl_hw_cap) {
758 case MLX5_VL_HW_0:
759 *max_vl_num = __IB_MAX_VL_0;
760 break;
761 case MLX5_VL_HW_0_1:
762 *max_vl_num = __IB_MAX_VL_0_1;
763 break;
764 case MLX5_VL_HW_0_3:
765 *max_vl_num = __IB_MAX_VL_0_3;
766 break;
767 case MLX5_VL_HW_0_7:
768 *max_vl_num = __IB_MAX_VL_0_7;
769 break;
770 case MLX5_VL_HW_0_14:
771 *max_vl_num = __IB_MAX_VL_0_14;
772 break;
773
774 default:
775 return -EINVAL;
776 }
777
778 return 0;
779}
780
781static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
782 struct ib_port_attr *props)
783{
784 struct mlx5_ib_dev *dev = to_mdev(ibdev);
785 struct mlx5_core_dev *mdev = dev->mdev;
786 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +0300787 u16 max_mtu;
788 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300789 int err;
790 u8 ib_link_width_oper;
791 u8 vl_hw_cap;
792
793 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
794 if (!rep) {
795 err = -ENOMEM;
796 goto out;
797 }
798
799 memset(props, 0, sizeof(*props));
800
801 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
802 if (err)
803 goto out;
804
805 props->lid = rep->lid;
806 props->lmc = rep->lmc;
807 props->sm_lid = rep->sm_lid;
808 props->sm_sl = rep->sm_sl;
809 props->state = rep->vport_state;
810 props->phys_state = rep->port_physical_state;
811 props->port_cap_flags = rep->cap_mask1;
812 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
813 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
814 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
815 props->bad_pkey_cntr = rep->pkey_violation_counter;
816 props->qkey_viol_cntr = rep->qkey_violation_counter;
817 props->subnet_timeout = rep->subnet_timeout;
818 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +0200819 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300820
821 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
822 if (err)
823 goto out;
824
825 err = translate_active_width(ibdev, ib_link_width_oper,
826 &props->active_width);
827 if (err)
828 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +0300829 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300830 if (err)
831 goto out;
832
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300833 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300834
835 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
836
Saeed Mahameedfacc9692015-06-11 14:47:27 +0300837 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300838
839 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
840
841 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
842 if (err)
843 goto out;
844
845 err = translate_max_vl_num(ibdev, vl_hw_cap,
846 &props->max_vl_num);
847out:
848 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +0300849 return err;
850}
851
852int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
853 struct ib_port_attr *props)
854{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300855 switch (mlx5_get_vport_access_method(ibdev)) {
856 case MLX5_VPORT_ACCESS_METHOD_MAD:
857 return mlx5_query_mad_ifc_port(ibdev, port, props);
Eli Cohene126ba92013-07-07 17:25:49 +0300858
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300859 case MLX5_VPORT_ACCESS_METHOD_HCA:
860 return mlx5_query_hca_port(ibdev, port, props);
861
Achiad Shochat3f89a642015-12-23 18:47:21 +0200862 case MLX5_VPORT_ACCESS_METHOD_NIC:
863 return mlx5_query_port_roce(ibdev, port, props);
864
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300865 default:
Eli Cohene126ba92013-07-07 17:25:49 +0300866 return -EINVAL;
867 }
Eli Cohene126ba92013-07-07 17:25:49 +0300868}
869
870static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
871 union ib_gid *gid)
872{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300873 struct mlx5_ib_dev *dev = to_mdev(ibdev);
874 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300875
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300876 switch (mlx5_get_vport_access_method(ibdev)) {
877 case MLX5_VPORT_ACCESS_METHOD_MAD:
878 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300879
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300880 case MLX5_VPORT_ACCESS_METHOD_HCA:
881 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +0300882
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300883 default:
884 return -EINVAL;
885 }
Eli Cohene126ba92013-07-07 17:25:49 +0300886
Eli Cohene126ba92013-07-07 17:25:49 +0300887}
888
889static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
890 u16 *pkey)
891{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300892 struct mlx5_ib_dev *dev = to_mdev(ibdev);
893 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300894
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300895 switch (mlx5_get_vport_access_method(ibdev)) {
896 case MLX5_VPORT_ACCESS_METHOD_MAD:
897 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +0300898
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300899 case MLX5_VPORT_ACCESS_METHOD_HCA:
900 case MLX5_VPORT_ACCESS_METHOD_NIC:
901 return mlx5_query_hca_vport_pkey(mdev, 0, port, 0, index,
902 pkey);
903 default:
904 return -EINVAL;
905 }
Eli Cohene126ba92013-07-07 17:25:49 +0300906}
907
Eli Cohene126ba92013-07-07 17:25:49 +0300908static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
909 struct ib_device_modify *props)
910{
911 struct mlx5_ib_dev *dev = to_mdev(ibdev);
912 struct mlx5_reg_node_desc in;
913 struct mlx5_reg_node_desc out;
914 int err;
915
916 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
917 return -EOPNOTSUPP;
918
919 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
920 return 0;
921
922 /*
923 * If possible, pass node desc to FW, so it can generate
924 * a 144 trap. If cmd fails, just ignore.
925 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700926 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300927 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +0300928 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
929 if (err)
930 return err;
931
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700932 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +0300933
934 return err;
935}
936
937static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
938 struct ib_port_modify *props)
939{
940 struct mlx5_ib_dev *dev = to_mdev(ibdev);
941 struct ib_port_attr attr;
942 u32 tmp;
943 int err;
944
945 mutex_lock(&dev->cap_mask_mutex);
946
947 err = mlx5_ib_query_port(ibdev, port, &attr);
948 if (err)
949 goto out;
950
951 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
952 ~props->clr_port_cap_mask;
953
Jack Morgenstein9603b612014-07-28 23:30:22 +0300954 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +0300955
956out:
957 mutex_unlock(&dev->cap_mask_mutex);
958 return err;
959}
960
961static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
962 struct ib_udata *udata)
963{
964 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +0200965 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
966 struct mlx5_ib_alloc_ucontext_resp resp = {};
Eli Cohene126ba92013-07-07 17:25:49 +0300967 struct mlx5_ib_ucontext *context;
968 struct mlx5_uuar_info *uuari;
969 struct mlx5_uar *uars;
Eli Cohenc1be5232014-01-14 17:45:12 +0200970 int gross_uuars;
Eli Cohene126ba92013-07-07 17:25:49 +0300971 int num_uars;
Eli Cohen78c0f982014-01-30 13:49:48 +0200972 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300973 int uuarn;
974 int err;
975 int i;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300976 size_t reqlen;
Majd Dibbinya168a41c2016-01-28 17:51:47 +0200977 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
978 max_cqe_version);
Eli Cohene126ba92013-07-07 17:25:49 +0300979
980 if (!dev->ib_active)
981 return ERR_PTR(-EAGAIN);
982
Haggai Abramovskydfbee852016-01-14 19:12:56 +0200983 if (udata->inlen < sizeof(struct ib_uverbs_cmd_hdr))
984 return ERR_PTR(-EINVAL);
985
Eli Cohen78c0f982014-01-30 13:49:48 +0200986 reqlen = udata->inlen - sizeof(struct ib_uverbs_cmd_hdr);
987 if (reqlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
988 ver = 0;
Majd Dibbinya168a41c2016-01-28 17:51:47 +0200989 else if (reqlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +0200990 ver = 2;
991 else
992 return ERR_PTR(-EINVAL);
993
Matan Barakb368d7c2015-12-15 20:30:12 +0200994 err = ib_copy_from_udata(&req, udata, min(reqlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +0300995 if (err)
996 return ERR_PTR(err);
997
Matan Barakb368d7c2015-12-15 20:30:12 +0200998 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +0200999 return ERR_PTR(-EINVAL);
1000
Eli Cohene126ba92013-07-07 17:25:49 +03001001 if (req.total_num_uuars > MLX5_MAX_UUARS)
1002 return ERR_PTR(-ENOMEM);
1003
1004 if (req.total_num_uuars == 0)
1005 return ERR_PTR(-EINVAL);
1006
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001007 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001008 return ERR_PTR(-EOPNOTSUPP);
1009
1010 if (reqlen > sizeof(req) &&
1011 !ib_is_udata_cleared(udata, sizeof(req),
Haggai Abramovskydfbee852016-01-14 19:12:56 +02001012 reqlen - sizeof(req)))
Matan Barakb368d7c2015-12-15 20:30:12 +02001013 return ERR_PTR(-EOPNOTSUPP);
1014
Eli Cohenc1be5232014-01-14 17:45:12 +02001015 req.total_num_uuars = ALIGN(req.total_num_uuars,
1016 MLX5_NON_FP_BF_REGS_PER_PAGE);
Eli Cohene126ba92013-07-07 17:25:49 +03001017 if (req.num_low_latency_uuars > req.total_num_uuars - 1)
1018 return ERR_PTR(-EINVAL);
1019
Eli Cohenc1be5232014-01-14 17:45:12 +02001020 num_uars = req.total_num_uuars / MLX5_NON_FP_BF_REGS_PER_PAGE;
1021 gross_uuars = num_uars * MLX5_BF_REGS_PER_PAGE;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001022 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001023 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1024 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Saeed Mahameed938fe832015-05-28 22:28:41 +03001025 resp.cache_line_size = L1_CACHE_BYTES;
1026 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1027 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1028 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1029 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1030 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001031 resp.cqe_version = min_t(__u8,
1032 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1033 req.max_cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001034 resp.response_length = min(offsetof(typeof(resp), response_length) +
1035 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001036
1037 context = kzalloc(sizeof(*context), GFP_KERNEL);
1038 if (!context)
1039 return ERR_PTR(-ENOMEM);
1040
1041 uuari = &context->uuari;
1042 mutex_init(&uuari->lock);
1043 uars = kcalloc(num_uars, sizeof(*uars), GFP_KERNEL);
1044 if (!uars) {
1045 err = -ENOMEM;
1046 goto out_ctx;
1047 }
1048
Eli Cohenc1be5232014-01-14 17:45:12 +02001049 uuari->bitmap = kcalloc(BITS_TO_LONGS(gross_uuars),
Eli Cohene126ba92013-07-07 17:25:49 +03001050 sizeof(*uuari->bitmap),
1051 GFP_KERNEL);
1052 if (!uuari->bitmap) {
1053 err = -ENOMEM;
1054 goto out_uar_ctx;
1055 }
1056 /*
1057 * clear all fast path uuars
1058 */
Eli Cohenc1be5232014-01-14 17:45:12 +02001059 for (i = 0; i < gross_uuars; i++) {
Eli Cohene126ba92013-07-07 17:25:49 +03001060 uuarn = i & 3;
1061 if (uuarn == 2 || uuarn == 3)
1062 set_bit(i, uuari->bitmap);
1063 }
1064
Eli Cohenc1be5232014-01-14 17:45:12 +02001065 uuari->count = kcalloc(gross_uuars, sizeof(*uuari->count), GFP_KERNEL);
Eli Cohene126ba92013-07-07 17:25:49 +03001066 if (!uuari->count) {
1067 err = -ENOMEM;
1068 goto out_bitmap;
1069 }
1070
1071 for (i = 0; i < num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001072 err = mlx5_cmd_alloc_uar(dev->mdev, &uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +03001073 if (err)
1074 goto out_count;
1075 }
1076
Haggai Eranb4cfe442014-12-11 17:04:26 +02001077#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1078 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1079#endif
1080
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001081 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
1082 err = mlx5_core_alloc_transport_domain(dev->mdev,
1083 &context->tdn);
1084 if (err)
1085 goto out_uars;
1086 }
1087
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001088 INIT_LIST_HEAD(&context->vma_private_list);
Eli Cohene126ba92013-07-07 17:25:49 +03001089 INIT_LIST_HEAD(&context->db_page_list);
1090 mutex_init(&context->db_page_mutex);
1091
1092 resp.tot_uuars = req.total_num_uuars;
Saeed Mahameed938fe832015-05-28 22:28:41 +03001093 resp.num_ports = MLX5_CAP_GEN(dev->mdev, num_ports);
Matan Barakb368d7c2015-12-15 20:30:12 +02001094
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001095 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1096 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001097
Bodong Wang402ca532016-06-17 15:02:20 +03001098 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
1099 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE;
1100 resp.response_length += sizeof(resp.cmds_supp_uhw);
1101 }
1102
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001103 /*
1104 * We don't want to expose information from the PCI bar that is located
1105 * after 4096 bytes, so if the arch only supports larger pages, let's
1106 * pretend we don't support reading the HCA's core clock. This is also
1107 * forced by mmap function.
1108 */
1109 if (PAGE_SIZE <= 4096 &&
1110 field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
Matan Barakb368d7c2015-12-15 20:30:12 +02001111 resp.comp_mask |=
1112 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1113 resp.hca_core_clock_offset =
1114 offsetof(struct mlx5_init_seg, internal_timer_h) %
1115 PAGE_SIZE;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001116 resp.response_length += sizeof(resp.hca_core_clock_offset) +
Bodong Wang402ca532016-06-17 15:02:20 +03001117 sizeof(resp.reserved2);
Matan Barakb368d7c2015-12-15 20:30:12 +02001118 }
1119
1120 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001121 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001122 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001123
Eli Cohen78c0f982014-01-30 13:49:48 +02001124 uuari->ver = ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001125 uuari->num_low_latency_uuars = req.num_low_latency_uuars;
1126 uuari->uars = uars;
1127 uuari->num_uars = num_uars;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001128 context->cqe_version = resp.cqe_version;
1129
Eli Cohene126ba92013-07-07 17:25:49 +03001130 return &context->ibucontext;
1131
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001132out_td:
1133 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1134 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1135
Eli Cohene126ba92013-07-07 17:25:49 +03001136out_uars:
1137 for (i--; i >= 0; i--)
Jack Morgenstein9603b612014-07-28 23:30:22 +03001138 mlx5_cmd_free_uar(dev->mdev, uars[i].index);
Eli Cohene126ba92013-07-07 17:25:49 +03001139out_count:
1140 kfree(uuari->count);
1141
1142out_bitmap:
1143 kfree(uuari->bitmap);
1144
1145out_uar_ctx:
1146 kfree(uars);
1147
1148out_ctx:
1149 kfree(context);
1150 return ERR_PTR(err);
1151}
1152
1153static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1154{
1155 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1156 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
1157 struct mlx5_uuar_info *uuari = &context->uuari;
1158 int i;
1159
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001160 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
1161 mlx5_core_dealloc_transport_domain(dev->mdev, context->tdn);
1162
Eli Cohene126ba92013-07-07 17:25:49 +03001163 for (i = 0; i < uuari->num_uars; i++) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001164 if (mlx5_cmd_free_uar(dev->mdev, uuari->uars[i].index))
Eli Cohene126ba92013-07-07 17:25:49 +03001165 mlx5_ib_warn(dev, "failed to free UAR 0x%x\n", uuari->uars[i].index);
1166 }
1167
1168 kfree(uuari->count);
1169 kfree(uuari->bitmap);
1170 kfree(uuari->uars);
1171 kfree(context);
1172
1173 return 0;
1174}
1175
1176static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev, int index)
1177{
Jack Morgenstein9603b612014-07-28 23:30:22 +03001178 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + index;
Eli Cohene126ba92013-07-07 17:25:49 +03001179}
1180
1181static int get_command(unsigned long offset)
1182{
1183 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1184}
1185
1186static int get_arg(unsigned long offset)
1187{
1188 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1189}
1190
1191static int get_index(unsigned long offset)
1192{
1193 return get_arg(offset);
1194}
1195
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001196static void mlx5_ib_vma_open(struct vm_area_struct *area)
1197{
1198 /* vma_open is called when a new VMA is created on top of our VMA. This
1199 * is done through either mremap flow or split_vma (usually due to
1200 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1201 * as this VMA is strongly hardware related. Therefore we set the
1202 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1203 * calling us again and trying to do incorrect actions. We assume that
1204 * the original VMA size is exactly a single page, and therefore all
1205 * "splitting" operation will not happen to it.
1206 */
1207 area->vm_ops = NULL;
1208}
1209
1210static void mlx5_ib_vma_close(struct vm_area_struct *area)
1211{
1212 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1213
1214 /* It's guaranteed that all VMAs opened on a FD are closed before the
1215 * file itself is closed, therefore no sync is needed with the regular
1216 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1217 * However need a sync with accessing the vma as part of
1218 * mlx5_ib_disassociate_ucontext.
1219 * The close operation is usually called under mm->mmap_sem except when
1220 * process is exiting.
1221 * The exiting case is handled explicitly as part of
1222 * mlx5_ib_disassociate_ucontext.
1223 */
1224 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1225
1226 /* setting the vma context pointer to null in the mlx5_ib driver's
1227 * private data, to protect a race condition in
1228 * mlx5_ib_disassociate_ucontext().
1229 */
1230 mlx5_ib_vma_priv_data->vma = NULL;
1231 list_del(&mlx5_ib_vma_priv_data->list);
1232 kfree(mlx5_ib_vma_priv_data);
1233}
1234
1235static const struct vm_operations_struct mlx5_ib_vm_ops = {
1236 .open = mlx5_ib_vma_open,
1237 .close = mlx5_ib_vma_close
1238};
1239
1240static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1241 struct mlx5_ib_ucontext *ctx)
1242{
1243 struct mlx5_ib_vma_private_data *vma_prv;
1244 struct list_head *vma_head = &ctx->vma_private_list;
1245
1246 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1247 if (!vma_prv)
1248 return -ENOMEM;
1249
1250 vma_prv->vma = vma;
1251 vma->vm_private_data = vma_prv;
1252 vma->vm_ops = &mlx5_ib_vm_ops;
1253
1254 list_add(&vma_prv->list, vma_head);
1255
1256 return 0;
1257}
1258
1259static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1260{
1261 int ret;
1262 struct vm_area_struct *vma;
1263 struct mlx5_ib_vma_private_data *vma_private, *n;
1264 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1265 struct task_struct *owning_process = NULL;
1266 struct mm_struct *owning_mm = NULL;
1267
1268 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1269 if (!owning_process)
1270 return;
1271
1272 owning_mm = get_task_mm(owning_process);
1273 if (!owning_mm) {
1274 pr_info("no mm, disassociate ucontext is pending task termination\n");
1275 while (1) {
1276 put_task_struct(owning_process);
1277 usleep_range(1000, 2000);
1278 owning_process = get_pid_task(ibcontext->tgid,
1279 PIDTYPE_PID);
1280 if (!owning_process ||
1281 owning_process->state == TASK_DEAD) {
1282 pr_info("disassociate ucontext done, task was terminated\n");
1283 /* in case task was dead need to release the
1284 * task struct.
1285 */
1286 if (owning_process)
1287 put_task_struct(owning_process);
1288 return;
1289 }
1290 }
1291 }
1292
1293 /* need to protect from a race on closing the vma as part of
1294 * mlx5_ib_vma_close.
1295 */
1296 down_read(&owning_mm->mmap_sem);
1297 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1298 list) {
1299 vma = vma_private->vma;
1300 ret = zap_vma_ptes(vma, vma->vm_start,
1301 PAGE_SIZE);
1302 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1303 /* context going to be destroyed, should
1304 * not access ops any more.
1305 */
1306 vma->vm_ops = NULL;
1307 list_del(&vma_private->list);
1308 kfree(vma_private);
1309 }
1310 up_read(&owning_mm->mmap_sem);
1311 mmput(owning_mm);
1312 put_task_struct(owning_process);
1313}
1314
Guy Levi37aa5c32016-04-27 16:49:50 +03001315static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1316{
1317 switch (cmd) {
1318 case MLX5_IB_MMAP_WC_PAGE:
1319 return "WC";
1320 case MLX5_IB_MMAP_REGULAR_PAGE:
1321 return "best effort WC";
1322 case MLX5_IB_MMAP_NC_PAGE:
1323 return "NC";
1324 default:
1325 return NULL;
1326 }
1327}
1328
1329static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001330 struct vm_area_struct *vma,
1331 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03001332{
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001333 struct mlx5_uuar_info *uuari = &context->uuari;
Guy Levi37aa5c32016-04-27 16:49:50 +03001334 int err;
1335 unsigned long idx;
1336 phys_addr_t pfn, pa;
1337 pgprot_t prot;
1338
1339 switch (cmd) {
1340 case MLX5_IB_MMAP_WC_PAGE:
1341/* Some architectures don't support WC memory */
1342#if defined(CONFIG_X86)
1343 if (!pat_enabled())
1344 return -EPERM;
1345#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
1346 return -EPERM;
1347#endif
1348 /* fall through */
1349 case MLX5_IB_MMAP_REGULAR_PAGE:
1350 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
1351 prot = pgprot_writecombine(vma->vm_page_prot);
1352 break;
1353 case MLX5_IB_MMAP_NC_PAGE:
1354 prot = pgprot_noncached(vma->vm_page_prot);
1355 break;
1356 default:
1357 return -EINVAL;
1358 }
1359
1360 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1361 return -EINVAL;
1362
1363 idx = get_index(vma->vm_pgoff);
1364 if (idx >= uuari->num_uars)
1365 return -EINVAL;
1366
1367 pfn = uar_index2pfn(dev, uuari->uars[idx].index);
1368 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
1369
1370 vma->vm_page_prot = prot;
1371 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
1372 PAGE_SIZE, vma->vm_page_prot);
1373 if (err) {
1374 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
1375 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
1376 return -EAGAIN;
1377 }
1378
1379 pa = pfn << PAGE_SHIFT;
1380 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
1381 vma->vm_start, &pa);
1382
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001383 return mlx5_ib_set_vma_data(vma, context);
Guy Levi37aa5c32016-04-27 16:49:50 +03001384}
1385
Eli Cohene126ba92013-07-07 17:25:49 +03001386static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
1387{
1388 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1389 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03001390 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03001391 phys_addr_t pfn;
1392
1393 command = get_command(vma->vm_pgoff);
1394 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03001395 case MLX5_IB_MMAP_WC_PAGE:
1396 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03001397 case MLX5_IB_MMAP_REGULAR_PAGE:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001398 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03001399
1400 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
1401 return -ENOSYS;
1402
Matan Barakd69e3bc2015-12-15 20:30:13 +02001403 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02001404 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
1405 return -EINVAL;
1406
Matan Barak6cbac1e2016-04-14 16:52:10 +03001407 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02001408 return -EPERM;
1409
1410 /* Don't expose to user-space information it shouldn't have */
1411 if (PAGE_SIZE > 4096)
1412 return -EOPNOTSUPP;
1413
1414 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
1415 pfn = (dev->mdev->iseg_base +
1416 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
1417 PAGE_SHIFT;
1418 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
1419 PAGE_SIZE, vma->vm_page_prot))
1420 return -EAGAIN;
1421
1422 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
1423 vma->vm_start,
1424 (unsigned long long)pfn << PAGE_SHIFT);
1425 break;
Matan Barakd69e3bc2015-12-15 20:30:13 +02001426
Eli Cohene126ba92013-07-07 17:25:49 +03001427 default:
1428 return -EINVAL;
1429 }
1430
1431 return 0;
1432}
1433
Eli Cohene126ba92013-07-07 17:25:49 +03001434static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
1435 struct ib_ucontext *context,
1436 struct ib_udata *udata)
1437{
1438 struct mlx5_ib_alloc_pd_resp resp;
1439 struct mlx5_ib_pd *pd;
1440 int err;
1441
1442 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
1443 if (!pd)
1444 return ERR_PTR(-ENOMEM);
1445
Jack Morgenstein9603b612014-07-28 23:30:22 +03001446 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001447 if (err) {
1448 kfree(pd);
1449 return ERR_PTR(err);
1450 }
1451
1452 if (context) {
1453 resp.pdn = pd->pdn;
1454 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03001455 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001456 kfree(pd);
1457 return ERR_PTR(-EFAULT);
1458 }
Eli Cohene126ba92013-07-07 17:25:49 +03001459 }
1460
1461 return &pd->ibpd;
1462}
1463
1464static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
1465{
1466 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
1467 struct mlx5_ib_pd *mpd = to_mpd(pd);
1468
Jack Morgenstein9603b612014-07-28 23:30:22 +03001469 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03001470 kfree(mpd);
1471
1472 return 0;
1473}
1474
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001475enum {
1476 MATCH_CRITERIA_ENABLE_OUTER_BIT,
1477 MATCH_CRITERIA_ENABLE_MISC_BIT,
1478 MATCH_CRITERIA_ENABLE_INNER_BIT
1479};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001480
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001481#define HEADER_IS_ZERO(match_criteria, headers) \
1482 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
1483 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
1484
1485static u8 get_match_criteria_enable(u32 *match_criteria)
1486{
1487 u8 match_criteria_enable;
1488
1489 match_criteria_enable =
1490 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
1491 MATCH_CRITERIA_ENABLE_OUTER_BIT;
1492 match_criteria_enable |=
1493 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
1494 MATCH_CRITERIA_ENABLE_MISC_BIT;
1495 match_criteria_enable |=
1496 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
1497 MATCH_CRITERIA_ENABLE_INNER_BIT;
1498
1499 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001500}
1501
Maor Gottliebca0d4752016-08-30 16:58:35 +03001502static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
1503{
1504 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
1505 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
1506}
1507
1508static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
1509{
1510 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
1511 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
1512 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
1513 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
1514}
1515
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001516#define LAST_ETH_FIELD vlan_tag
1517#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03001518#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001519#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001520#define LAST_TCP_UDP_FIELD src_port
1521
1522/* Field is the last supported field */
1523#define FIELDS_NOT_SUPPORTED(filter, field)\
1524 memchr_inv((void *)&filter.field +\
1525 sizeof(filter.field), 0,\
1526 sizeof(filter) -\
1527 offsetof(typeof(filter), field) -\
1528 sizeof(filter.field))
1529
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001530static int parse_flow_attr(u32 *match_c, u32 *match_v,
Maor Gottliebdd063d02016-08-28 14:16:32 +03001531 const union ib_flow_spec *ib_spec)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001532{
1533 void *outer_headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
1534 outer_headers);
1535 void *outer_headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
1536 outer_headers);
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001537 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
1538 misc_parameters);
1539 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
1540 misc_parameters);
1541
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001542 switch (ib_spec->type) {
1543 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001544 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
1545 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001546
1547 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1548 dmac_47_16),
1549 ib_spec->eth.mask.dst_mac);
1550 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1551 dmac_47_16),
1552 ib_spec->eth.val.dst_mac);
1553
Maor Gottliebee3da802016-09-12 19:16:24 +03001554 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1555 smac_47_16),
1556 ib_spec->eth.mask.src_mac);
1557 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1558 smac_47_16),
1559 ib_spec->eth.val.src_mac);
1560
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001561 if (ib_spec->eth.mask.vlan_tag) {
1562 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1563 vlan_tag, 1);
1564 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1565 vlan_tag, 1);
1566
1567 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1568 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
1569 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1570 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
1571
1572 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1573 first_cfi,
1574 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
1575 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1576 first_cfi,
1577 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
1578
1579 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1580 first_prio,
1581 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
1582 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1583 first_prio,
1584 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
1585 }
1586 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1587 ethertype, ntohs(ib_spec->eth.mask.ether_type));
1588 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1589 ethertype, ntohs(ib_spec->eth.val.ether_type));
1590 break;
1591 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001592 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
1593 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001594
1595 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1596 ethertype, 0xffff);
1597 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1598 ethertype, ETH_P_IP);
1599
1600 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1601 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1602 &ib_spec->ipv4.mask.src_ip,
1603 sizeof(ib_spec->ipv4.mask.src_ip));
1604 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1605 src_ipv4_src_ipv6.ipv4_layout.ipv4),
1606 &ib_spec->ipv4.val.src_ip,
1607 sizeof(ib_spec->ipv4.val.src_ip));
1608 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1609 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1610 &ib_spec->ipv4.mask.dst_ip,
1611 sizeof(ib_spec->ipv4.mask.dst_ip));
1612 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1613 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
1614 &ib_spec->ipv4.val.dst_ip,
1615 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03001616
1617 set_tos(outer_headers_c, outer_headers_v,
1618 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
1619
1620 set_proto(outer_headers_c, outer_headers_v,
1621 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001622 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001623 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001624 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
1625 return -ENOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03001626
1627 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c,
1628 ethertype, 0xffff);
1629 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v,
1630 ethertype, ETH_P_IPV6);
1631
1632 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1633 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1634 &ib_spec->ipv6.mask.src_ip,
1635 sizeof(ib_spec->ipv6.mask.src_ip));
1636 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1637 src_ipv4_src_ipv6.ipv6_layout.ipv6),
1638 &ib_spec->ipv6.val.src_ip,
1639 sizeof(ib_spec->ipv6.val.src_ip));
1640 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_c,
1641 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1642 &ib_spec->ipv6.mask.dst_ip,
1643 sizeof(ib_spec->ipv6.mask.dst_ip));
1644 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, outer_headers_v,
1645 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
1646 &ib_spec->ipv6.val.dst_ip,
1647 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001648
1649 set_tos(outer_headers_c, outer_headers_v,
1650 ib_spec->ipv6.mask.traffic_class,
1651 ib_spec->ipv6.val.traffic_class);
1652
1653 set_proto(outer_headers_c, outer_headers_v,
1654 ib_spec->ipv6.mask.next_hdr,
1655 ib_spec->ipv6.val.next_hdr);
1656
1657 MLX5_SET(fte_match_set_misc, misc_params_c,
1658 outer_ipv6_flow_label,
1659 ntohl(ib_spec->ipv6.mask.flow_label));
1660 MLX5_SET(fte_match_set_misc, misc_params_v,
1661 outer_ipv6_flow_label,
1662 ntohl(ib_spec->ipv6.val.flow_label));
Maor Gottlieb026bae02016-06-17 15:14:51 +03001663 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001664 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001665 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1666 LAST_TCP_UDP_FIELD))
1667 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001668
1669 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
1670 0xff);
1671 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
1672 IPPROTO_TCP);
1673
1674 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_sport,
1675 ntohs(ib_spec->tcp_udp.mask.src_port));
1676 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_sport,
1677 ntohs(ib_spec->tcp_udp.val.src_port));
1678
1679 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, tcp_dport,
1680 ntohs(ib_spec->tcp_udp.mask.dst_port));
1681 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, tcp_dport,
1682 ntohs(ib_spec->tcp_udp.val.dst_port));
1683 break;
1684 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03001685 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
1686 LAST_TCP_UDP_FIELD))
1687 return -ENOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001688
1689 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, ip_protocol,
1690 0xff);
1691 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, ip_protocol,
1692 IPPROTO_UDP);
1693
1694 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_sport,
1695 ntohs(ib_spec->tcp_udp.mask.src_port));
1696 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_sport,
1697 ntohs(ib_spec->tcp_udp.val.src_port));
1698
1699 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_c, udp_dport,
1700 ntohs(ib_spec->tcp_udp.mask.dst_port));
1701 MLX5_SET(fte_match_set_lyr_2_4, outer_headers_v, udp_dport,
1702 ntohs(ib_spec->tcp_udp.val.dst_port));
1703 break;
1704 default:
1705 return -EINVAL;
1706 }
1707
1708 return 0;
1709}
1710
1711/* If a flow could catch both multicast and unicast packets,
1712 * it won't fall into the multicast flow steering table and this rule
1713 * could steal other multicast packets.
1714 */
1715static bool flow_is_multicast_only(struct ib_flow_attr *ib_attr)
1716{
1717 struct ib_flow_spec_eth *eth_spec;
1718
1719 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
1720 ib_attr->size < sizeof(struct ib_flow_attr) +
1721 sizeof(struct ib_flow_spec_eth) ||
1722 ib_attr->num_of_specs < 1)
1723 return false;
1724
1725 eth_spec = (struct ib_flow_spec_eth *)(ib_attr + 1);
1726 if (eth_spec->type != IB_FLOW_SPEC_ETH ||
1727 eth_spec->size != sizeof(*eth_spec))
1728 return false;
1729
1730 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
1731 is_multicast_ether_addr(eth_spec->val.dst_mac);
1732}
1733
Maor Gottliebdd063d02016-08-28 14:16:32 +03001734static bool is_valid_attr(const struct ib_flow_attr *flow_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001735{
1736 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
1737 bool has_ipv4_spec = false;
1738 bool eth_type_ipv4 = true;
1739 unsigned int spec_index;
1740
1741 /* Validate that ethertype is correct */
1742 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
1743 if (ib_spec->type == IB_FLOW_SPEC_ETH &&
1744 ib_spec->eth.mask.ether_type) {
1745 if (!((ib_spec->eth.mask.ether_type == htons(0xffff)) &&
1746 ib_spec->eth.val.ether_type == htons(ETH_P_IP)))
1747 eth_type_ipv4 = false;
1748 } else if (ib_spec->type == IB_FLOW_SPEC_IPV4) {
1749 has_ipv4_spec = true;
1750 }
1751 ib_spec = (void *)ib_spec + ib_spec->size;
1752 }
1753 return !has_ipv4_spec || eth_type_ipv4;
1754}
1755
1756static void put_flow_table(struct mlx5_ib_dev *dev,
1757 struct mlx5_ib_flow_prio *prio, bool ft_added)
1758{
1759 prio->refcount -= !!ft_added;
1760 if (!prio->refcount) {
1761 mlx5_destroy_flow_table(prio->flow_table);
1762 prio->flow_table = NULL;
1763 }
1764}
1765
1766static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
1767{
1768 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
1769 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
1770 struct mlx5_ib_flow_handler,
1771 ibflow);
1772 struct mlx5_ib_flow_handler *iter, *tmp;
1773
1774 mutex_lock(&dev->flow_db.lock);
1775
1776 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00001777 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001778 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001779 list_del(&iter->list);
1780 kfree(iter);
1781 }
1782
Mark Bloch74491de2016-08-31 11:24:25 +00001783 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03001784 put_flow_table(dev, handler->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001785 mutex_unlock(&dev->flow_db.lock);
1786
1787 kfree(handler);
1788
1789 return 0;
1790}
1791
Maor Gottlieb35d190112016-03-07 18:51:47 +02001792static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
1793{
1794 priority *= 2;
1795 if (!dont_trap)
1796 priority++;
1797 return priority;
1798}
1799
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001800enum flow_table_type {
1801 MLX5_IB_FT_RX,
1802 MLX5_IB_FT_TX
1803};
1804
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001805#define MLX5_FS_MAX_TYPES 10
1806#define MLX5_FS_MAX_ENTRIES 32000UL
1807static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001808 struct ib_flow_attr *flow_attr,
1809 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001810{
Maor Gottlieb35d190112016-03-07 18:51:47 +02001811 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001812 struct mlx5_flow_namespace *ns = NULL;
1813 struct mlx5_ib_flow_prio *prio;
1814 struct mlx5_flow_table *ft;
1815 int num_entries;
1816 int num_groups;
1817 int priority;
1818 int err = 0;
1819
1820 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02001821 if (flow_is_multicast_only(flow_attr) &&
1822 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001823 priority = MLX5_IB_FLOW_MCAST_PRIO;
1824 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02001825 priority = ib_prio_to_core_prio(flow_attr->priority,
1826 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001827 ns = mlx5_get_flow_namespace(dev->mdev,
1828 MLX5_FLOW_NAMESPACE_BYPASS);
1829 num_entries = MLX5_FS_MAX_ENTRIES;
1830 num_groups = MLX5_FS_MAX_TYPES;
1831 prio = &dev->flow_db.prios[priority];
1832 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
1833 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
1834 ns = mlx5_get_flow_namespace(dev->mdev,
1835 MLX5_FLOW_NAMESPACE_LEFTOVERS);
1836 build_leftovers_ft_param(&priority,
1837 &num_entries,
1838 &num_groups);
1839 prio = &dev->flow_db.prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03001840 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
1841 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
1842 allow_sniffer_and_nic_rx_shared_tir))
1843 return ERR_PTR(-ENOTSUPP);
1844
1845 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
1846 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
1847 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
1848
1849 prio = &dev->flow_db.sniffer[ft_type];
1850 priority = 0;
1851 num_entries = 1;
1852 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001853 }
1854
1855 if (!ns)
1856 return ERR_PTR(-ENOTSUPP);
1857
1858 ft = prio->flow_table;
1859 if (!ft) {
1860 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
1861 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03001862 num_groups,
1863 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001864
1865 if (!IS_ERR(ft)) {
1866 prio->refcount = 0;
1867 prio->flow_table = ft;
1868 } else {
1869 err = PTR_ERR(ft);
1870 }
1871 }
1872
1873 return err ? ERR_PTR(err) : prio;
1874}
1875
1876static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
1877 struct mlx5_ib_flow_prio *ft_prio,
Maor Gottliebdd063d02016-08-28 14:16:32 +03001878 const struct ib_flow_attr *flow_attr,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001879 struct mlx5_flow_destination *dst)
1880{
1881 struct mlx5_flow_table *ft = ft_prio->flow_table;
1882 struct mlx5_ib_flow_handler *handler;
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001883 struct mlx5_flow_spec *spec;
Maor Gottliebdd063d02016-08-28 14:16:32 +03001884 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001885 unsigned int spec_index;
Maor Gottlieb35d190112016-03-07 18:51:47 +02001886 u32 action;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001887 int err = 0;
1888
1889 if (!is_valid_attr(flow_attr))
1890 return ERR_PTR(-EINVAL);
1891
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001892 spec = mlx5_vzalloc(sizeof(*spec));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001893 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001894 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001895 err = -ENOMEM;
1896 goto free;
1897 }
1898
1899 INIT_LIST_HEAD(&handler->list);
1900
1901 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001902 err = parse_flow_attr(spec->match_criteria,
1903 spec->match_value, ib_flow);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001904 if (err < 0)
1905 goto free;
1906
1907 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
1908 }
1909
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03001910 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Maor Gottlieb35d190112016-03-07 18:51:47 +02001911 action = dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
1912 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
Mark Bloch74491de2016-08-31 11:24:25 +00001913 handler->rule = mlx5_add_flow_rules(ft, spec,
Maor Gottlieb35d190112016-03-07 18:51:47 +02001914 action,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001915 MLX5_FS_DEFAULT_FLOW_TAG,
Mark Bloch74491de2016-08-31 11:24:25 +00001916 dst, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001917
1918 if (IS_ERR(handler->rule)) {
1919 err = PTR_ERR(handler->rule);
1920 goto free;
1921 }
1922
Maor Gottliebd9d49802016-08-28 14:16:33 +03001923 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03001924 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001925
1926 ft_prio->flow_table = ft;
1927free:
1928 if (err)
1929 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03001930 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001931 return err ? ERR_PTR(err) : handler;
1932}
1933
Maor Gottlieb35d190112016-03-07 18:51:47 +02001934static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
1935 struct mlx5_ib_flow_prio *ft_prio,
1936 struct ib_flow_attr *flow_attr,
1937 struct mlx5_flow_destination *dst)
1938{
1939 struct mlx5_ib_flow_handler *handler_dst = NULL;
1940 struct mlx5_ib_flow_handler *handler = NULL;
1941
1942 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
1943 if (!IS_ERR(handler)) {
1944 handler_dst = create_flow_rule(dev, ft_prio,
1945 flow_attr, dst);
1946 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00001947 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03001948 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02001949 kfree(handler);
1950 handler = handler_dst;
1951 } else {
1952 list_add(&handler_dst->list, &handler->list);
1953 }
1954 }
1955
1956 return handler;
1957}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02001958enum {
1959 LEFTOVERS_MC,
1960 LEFTOVERS_UC,
1961};
1962
1963static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
1964 struct mlx5_ib_flow_prio *ft_prio,
1965 struct ib_flow_attr *flow_attr,
1966 struct mlx5_flow_destination *dst)
1967{
1968 struct mlx5_ib_flow_handler *handler_ucast = NULL;
1969 struct mlx5_ib_flow_handler *handler = NULL;
1970
1971 static struct {
1972 struct ib_flow_attr flow_attr;
1973 struct ib_flow_spec_eth eth_flow;
1974 } leftovers_specs[] = {
1975 [LEFTOVERS_MC] = {
1976 .flow_attr = {
1977 .num_of_specs = 1,
1978 .size = sizeof(leftovers_specs[0])
1979 },
1980 .eth_flow = {
1981 .type = IB_FLOW_SPEC_ETH,
1982 .size = sizeof(struct ib_flow_spec_eth),
1983 .mask = {.dst_mac = {0x1} },
1984 .val = {.dst_mac = {0x1} }
1985 }
1986 },
1987 [LEFTOVERS_UC] = {
1988 .flow_attr = {
1989 .num_of_specs = 1,
1990 .size = sizeof(leftovers_specs[0])
1991 },
1992 .eth_flow = {
1993 .type = IB_FLOW_SPEC_ETH,
1994 .size = sizeof(struct ib_flow_spec_eth),
1995 .mask = {.dst_mac = {0x1} },
1996 .val = {.dst_mac = {} }
1997 }
1998 }
1999 };
2000
2001 handler = create_flow_rule(dev, ft_prio,
2002 &leftovers_specs[LEFTOVERS_MC].flow_attr,
2003 dst);
2004 if (!IS_ERR(handler) &&
2005 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
2006 handler_ucast = create_flow_rule(dev, ft_prio,
2007 &leftovers_specs[LEFTOVERS_UC].flow_attr,
2008 dst);
2009 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002010 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002011 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002012 kfree(handler);
2013 handler = handler_ucast;
2014 } else {
2015 list_add(&handler_ucast->list, &handler->list);
2016 }
2017 }
2018
2019 return handler;
2020}
2021
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002022static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
2023 struct mlx5_ib_flow_prio *ft_rx,
2024 struct mlx5_ib_flow_prio *ft_tx,
2025 struct mlx5_flow_destination *dst)
2026{
2027 struct mlx5_ib_flow_handler *handler_rx;
2028 struct mlx5_ib_flow_handler *handler_tx;
2029 int err;
2030 static const struct ib_flow_attr flow_attr = {
2031 .num_of_specs = 0,
2032 .size = sizeof(flow_attr)
2033 };
2034
2035 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
2036 if (IS_ERR(handler_rx)) {
2037 err = PTR_ERR(handler_rx);
2038 goto err;
2039 }
2040
2041 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
2042 if (IS_ERR(handler_tx)) {
2043 err = PTR_ERR(handler_tx);
2044 goto err_tx;
2045 }
2046
2047 list_add(&handler_tx->list, &handler_rx->list);
2048
2049 return handler_rx;
2050
2051err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00002052 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002053 ft_rx->refcount--;
2054 kfree(handler_rx);
2055err:
2056 return ERR_PTR(err);
2057}
2058
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002059static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
2060 struct ib_flow_attr *flow_attr,
2061 int domain)
2062{
2063 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002064 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002065 struct mlx5_ib_flow_handler *handler = NULL;
2066 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002067 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002068 struct mlx5_ib_flow_prio *ft_prio;
2069 int err;
2070
2071 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
2072 return ERR_PTR(-ENOSPC);
2073
2074 if (domain != IB_FLOW_DOMAIN_USER ||
2075 flow_attr->port > MLX5_CAP_GEN(dev->mdev, num_ports) ||
Maor Gottlieb35d190112016-03-07 18:51:47 +02002076 (flow_attr->flags & ~IB_FLOW_ATTR_FLAGS_DONT_TRAP))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002077 return ERR_PTR(-EINVAL);
2078
2079 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
2080 if (!dst)
2081 return ERR_PTR(-ENOMEM);
2082
2083 mutex_lock(&dev->flow_db.lock);
2084
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002085 ft_prio = get_flow_table(dev, flow_attr, MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002086 if (IS_ERR(ft_prio)) {
2087 err = PTR_ERR(ft_prio);
2088 goto unlock;
2089 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002090 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2091 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
2092 if (IS_ERR(ft_prio_tx)) {
2093 err = PTR_ERR(ft_prio_tx);
2094 ft_prio_tx = NULL;
2095 goto destroy_ft;
2096 }
2097 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002098
2099 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
Yishai Hadasd9f88e52016-08-28 10:58:37 +03002100 if (mqp->flags & MLX5_IB_QP_RSS)
2101 dst->tir_num = mqp->rss_qp.tirn;
2102 else
2103 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002104
2105 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02002106 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
2107 handler = create_dont_trap_rule(dev, ft_prio,
2108 flow_attr, dst);
2109 } else {
2110 handler = create_flow_rule(dev, ft_prio, flow_attr,
2111 dst);
2112 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002113 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2114 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2115 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
2116 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002117 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2118 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002119 } else {
2120 err = -EINVAL;
2121 goto destroy_ft;
2122 }
2123
2124 if (IS_ERR(handler)) {
2125 err = PTR_ERR(handler);
2126 handler = NULL;
2127 goto destroy_ft;
2128 }
2129
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002130 mutex_unlock(&dev->flow_db.lock);
2131 kfree(dst);
2132
2133 return &handler->ibflow;
2134
2135destroy_ft:
2136 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002137 if (ft_prio_tx)
2138 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002139unlock:
2140 mutex_unlock(&dev->flow_db.lock);
2141 kfree(dst);
2142 kfree(handler);
2143 return ERR_PTR(err);
2144}
2145
Eli Cohene126ba92013-07-07 17:25:49 +03002146static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2147{
2148 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2149 int err;
2150
Jack Morgenstein9603b612014-07-28 23:30:22 +03002151 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002152 if (err)
2153 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
2154 ibqp->qp_num, gid->raw);
2155
2156 return err;
2157}
2158
2159static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
2160{
2161 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
2162 int err;
2163
Jack Morgenstein9603b612014-07-28 23:30:22 +03002164 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03002165 if (err)
2166 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
2167 ibqp->qp_num, gid->raw);
2168
2169 return err;
2170}
2171
2172static int init_node_data(struct mlx5_ib_dev *dev)
2173{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002174 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03002175
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002176 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03002177 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002178 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03002179
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002180 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03002181
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002182 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03002183}
2184
2185static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
2186 char *buf)
2187{
2188 struct mlx5_ib_dev *dev =
2189 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2190
Jack Morgenstein9603b612014-07-28 23:30:22 +03002191 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03002192}
2193
2194static ssize_t show_reg_pages(struct device *device,
2195 struct device_attribute *attr, char *buf)
2196{
2197 struct mlx5_ib_dev *dev =
2198 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2199
Haggai Eran6aec21f2014-12-11 17:04:23 +02002200 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03002201}
2202
2203static ssize_t show_hca(struct device *device, struct device_attribute *attr,
2204 char *buf)
2205{
2206 struct mlx5_ib_dev *dev =
2207 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002208 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002209}
2210
Eli Cohene126ba92013-07-07 17:25:49 +03002211static ssize_t show_rev(struct device *device, struct device_attribute *attr,
2212 char *buf)
2213{
2214 struct mlx5_ib_dev *dev =
2215 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03002216 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002217}
2218
2219static ssize_t show_board(struct device *device, struct device_attribute *attr,
2220 char *buf)
2221{
2222 struct mlx5_ib_dev *dev =
2223 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
2224 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03002225 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03002226}
2227
2228static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002229static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
2230static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
2231static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
2232static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
2233
2234static struct device_attribute *mlx5_class_attributes[] = {
2235 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03002236 &dev_attr_hca_type,
2237 &dev_attr_board_id,
2238 &dev_attr_fw_pages,
2239 &dev_attr_reg_pages,
2240};
2241
Haggai Eran7722f472016-02-29 15:45:07 +02002242static void pkey_change_handler(struct work_struct *work)
2243{
2244 struct mlx5_ib_port_resources *ports =
2245 container_of(work, struct mlx5_ib_port_resources,
2246 pkey_change_work);
2247
2248 mutex_lock(&ports->devr->mutex);
2249 mlx5_ib_gsi_pkey_change(ports->gsi);
2250 mutex_unlock(&ports->devr->mutex);
2251}
2252
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002253static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
2254{
2255 struct mlx5_ib_qp *mqp;
2256 struct mlx5_ib_cq *send_mcq, *recv_mcq;
2257 struct mlx5_core_cq *mcq;
2258 struct list_head cq_armed_list;
2259 unsigned long flags_qp;
2260 unsigned long flags_cq;
2261 unsigned long flags;
2262
2263 INIT_LIST_HEAD(&cq_armed_list);
2264
2265 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
2266 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
2267 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
2268 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
2269 if (mqp->sq.tail != mqp->sq.head) {
2270 send_mcq = to_mcq(mqp->ibqp.send_cq);
2271 spin_lock_irqsave(&send_mcq->lock, flags_cq);
2272 if (send_mcq->mcq.comp &&
2273 mqp->ibqp.send_cq->comp_handler) {
2274 if (!send_mcq->mcq.reset_notify_added) {
2275 send_mcq->mcq.reset_notify_added = 1;
2276 list_add_tail(&send_mcq->mcq.reset_notify,
2277 &cq_armed_list);
2278 }
2279 }
2280 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
2281 }
2282 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
2283 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
2284 /* no handling is needed for SRQ */
2285 if (!mqp->ibqp.srq) {
2286 if (mqp->rq.tail != mqp->rq.head) {
2287 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
2288 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
2289 if (recv_mcq->mcq.comp &&
2290 mqp->ibqp.recv_cq->comp_handler) {
2291 if (!recv_mcq->mcq.reset_notify_added) {
2292 recv_mcq->mcq.reset_notify_added = 1;
2293 list_add_tail(&recv_mcq->mcq.reset_notify,
2294 &cq_armed_list);
2295 }
2296 }
2297 spin_unlock_irqrestore(&recv_mcq->lock,
2298 flags_cq);
2299 }
2300 }
2301 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
2302 }
2303 /*At that point all inflight post send were put to be executed as of we
2304 * lock/unlock above locks Now need to arm all involved CQs.
2305 */
2306 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
2307 mcq->comp(mcq);
2308 }
2309 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
2310}
2311
Jack Morgenstein9603b612014-07-28 23:30:22 +03002312static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002313 enum mlx5_dev_event event, unsigned long param)
Eli Cohene126ba92013-07-07 17:25:49 +03002314{
Jack Morgenstein9603b612014-07-28 23:30:22 +03002315 struct mlx5_ib_dev *ibdev = (struct mlx5_ib_dev *)context;
Eli Cohene126ba92013-07-07 17:25:49 +03002316 struct ib_event ibev;
Jack Morgenstein9603b612014-07-28 23:30:22 +03002317
Eli Cohene126ba92013-07-07 17:25:49 +03002318 u8 port = 0;
2319
2320 switch (event) {
2321 case MLX5_DEV_EVENT_SYS_ERROR:
2322 ibdev->ib_active = false;
2323 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03002324 mlx5_ib_handle_internal_error(ibdev);
Eli Cohene126ba92013-07-07 17:25:49 +03002325 break;
2326
2327 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03002328 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03002329 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002330 port = (u8)param;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002331
2332 /* In RoCE, port up/down events are handled in
2333 * mlx5_netdev_event().
2334 */
2335 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
2336 IB_LINK_LAYER_ETHERNET)
2337 return;
2338
2339 ibev.event = (event == MLX5_DEV_EVENT_PORT_UP) ?
2340 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03002341 break;
2342
Eli Cohene126ba92013-07-07 17:25:49 +03002343 case MLX5_DEV_EVENT_LID_CHANGE:
2344 ibev.event = IB_EVENT_LID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002345 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002346 break;
2347
2348 case MLX5_DEV_EVENT_PKEY_CHANGE:
2349 ibev.event = IB_EVENT_PKEY_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002350 port = (u8)param;
Haggai Eran7722f472016-02-29 15:45:07 +02002351
2352 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002353 break;
2354
2355 case MLX5_DEV_EVENT_GUID_CHANGE:
2356 ibev.event = IB_EVENT_GID_CHANGE;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002357 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002358 break;
2359
2360 case MLX5_DEV_EVENT_CLIENT_REREG:
2361 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +03002362 port = (u8)param;
Eli Cohene126ba92013-07-07 17:25:49 +03002363 break;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03002364 default:
2365 return;
Eli Cohene126ba92013-07-07 17:25:49 +03002366 }
2367
2368 ibev.device = &ibdev->ib_dev;
2369 ibev.element.port_num = port;
2370
Eli Cohena0c84c32013-09-11 16:35:27 +03002371 if (port < 1 || port > ibdev->num_ports) {
2372 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
2373 return;
2374 }
2375
Eli Cohene126ba92013-07-07 17:25:49 +03002376 if (ibdev->ib_active)
2377 ib_dispatch_event(&ibev);
2378}
2379
2380static void get_ext_port_caps(struct mlx5_ib_dev *dev)
2381{
2382 int port;
2383
Saeed Mahameed938fe832015-05-28 22:28:41 +03002384 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++)
Eli Cohene126ba92013-07-07 17:25:49 +03002385 mlx5_query_ext_port_caps(dev, port);
2386}
2387
2388static int get_port_caps(struct mlx5_ib_dev *dev)
2389{
2390 struct ib_device_attr *dprops = NULL;
2391 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03002392 int err = -ENOMEM;
Eli Cohene126ba92013-07-07 17:25:49 +03002393 int port;
Matan Barak2528e332015-06-11 16:35:25 +03002394 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03002395
2396 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
2397 if (!pprops)
2398 goto out;
2399
2400 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
2401 if (!dprops)
2402 goto out;
2403
Matan Barak2528e332015-06-11 16:35:25 +03002404 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03002405 if (err) {
2406 mlx5_ib_warn(dev, "query_device failed %d\n", err);
2407 goto out;
2408 }
2409
Saeed Mahameed938fe832015-05-28 22:28:41 +03002410 for (port = 1; port <= MLX5_CAP_GEN(dev->mdev, num_ports); port++) {
Eli Cohene126ba92013-07-07 17:25:49 +03002411 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
2412 if (err) {
Saeed Mahameed938fe832015-05-28 22:28:41 +03002413 mlx5_ib_warn(dev, "query_port %d failed %d\n",
2414 port, err);
Eli Cohene126ba92013-07-07 17:25:49 +03002415 break;
2416 }
Saeed Mahameed938fe832015-05-28 22:28:41 +03002417 dev->mdev->port_caps[port - 1].pkey_table_len =
2418 dprops->max_pkeys;
2419 dev->mdev->port_caps[port - 1].gid_table_len =
2420 pprops->gid_tbl_len;
Eli Cohene126ba92013-07-07 17:25:49 +03002421 mlx5_ib_dbg(dev, "pkey_table_len %d, gid_table_len %d\n",
2422 dprops->max_pkeys, pprops->gid_tbl_len);
2423 }
2424
2425out:
2426 kfree(pprops);
2427 kfree(dprops);
2428
2429 return err;
2430}
2431
2432static void destroy_umrc_res(struct mlx5_ib_dev *dev)
2433{
2434 int err;
2435
2436 err = mlx5_mr_cache_cleanup(dev);
2437 if (err)
2438 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
2439
2440 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002441 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002442 ib_dealloc_pd(dev->umrc.pd);
2443}
2444
2445enum {
2446 MAX_UMR_WR = 128,
2447};
2448
2449static int create_umr_res(struct mlx5_ib_dev *dev)
2450{
2451 struct ib_qp_init_attr *init_attr = NULL;
2452 struct ib_qp_attr *attr = NULL;
2453 struct ib_pd *pd;
2454 struct ib_cq *cq;
2455 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03002456 int ret;
2457
2458 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
2459 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
2460 if (!attr || !init_attr) {
2461 ret = -ENOMEM;
2462 goto error_0;
2463 }
2464
Christoph Hellwiged082d32016-09-05 12:56:17 +02002465 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03002466 if (IS_ERR(pd)) {
2467 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
2468 ret = PTR_ERR(pd);
2469 goto error_0;
2470 }
2471
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002472 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03002473 if (IS_ERR(cq)) {
2474 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
2475 ret = PTR_ERR(cq);
2476 goto error_2;
2477 }
Eli Cohene126ba92013-07-07 17:25:49 +03002478
2479 init_attr->send_cq = cq;
2480 init_attr->recv_cq = cq;
2481 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
2482 init_attr->cap.max_send_wr = MAX_UMR_WR;
2483 init_attr->cap.max_send_sge = 1;
2484 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
2485 init_attr->port_num = 1;
2486 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
2487 if (IS_ERR(qp)) {
2488 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
2489 ret = PTR_ERR(qp);
2490 goto error_3;
2491 }
2492 qp->device = &dev->ib_dev;
2493 qp->real_qp = qp;
2494 qp->uobject = NULL;
2495 qp->qp_type = MLX5_IB_QPT_REG_UMR;
2496
2497 attr->qp_state = IB_QPS_INIT;
2498 attr->port_num = 1;
2499 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
2500 IB_QP_PORT, NULL);
2501 if (ret) {
2502 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
2503 goto error_4;
2504 }
2505
2506 memset(attr, 0, sizeof(*attr));
2507 attr->qp_state = IB_QPS_RTR;
2508 attr->path_mtu = IB_MTU_256;
2509
2510 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2511 if (ret) {
2512 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
2513 goto error_4;
2514 }
2515
2516 memset(attr, 0, sizeof(*attr));
2517 attr->qp_state = IB_QPS_RTS;
2518 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
2519 if (ret) {
2520 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
2521 goto error_4;
2522 }
2523
2524 dev->umrc.qp = qp;
2525 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03002526 dev->umrc.pd = pd;
2527
2528 sema_init(&dev->umrc.sem, MAX_UMR_WR);
2529 ret = mlx5_mr_cache_init(dev);
2530 if (ret) {
2531 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
2532 goto error_4;
2533 }
2534
2535 kfree(attr);
2536 kfree(init_attr);
2537
2538 return 0;
2539
2540error_4:
2541 mlx5_ib_destroy_qp(qp);
2542
2543error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01002544 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03002545
2546error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03002547 ib_dealloc_pd(pd);
2548
2549error_0:
2550 kfree(attr);
2551 kfree(init_attr);
2552 return ret;
2553}
2554
2555static int create_dev_resources(struct mlx5_ib_resources *devr)
2556{
2557 struct ib_srq_init_attr attr;
2558 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002559 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02002560 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03002561 int ret = 0;
2562
2563 dev = container_of(devr, struct mlx5_ib_dev, devr);
2564
Haggai Erand16e91d2016-02-29 15:45:05 +02002565 mutex_init(&devr->mutex);
2566
Eli Cohene126ba92013-07-07 17:25:49 +03002567 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
2568 if (IS_ERR(devr->p0)) {
2569 ret = PTR_ERR(devr->p0);
2570 goto error0;
2571 }
2572 devr->p0->device = &dev->ib_dev;
2573 devr->p0->uobject = NULL;
2574 atomic_set(&devr->p0->usecnt, 0);
2575
Matan Barakbcf4c1e2015-06-11 16:35:20 +03002576 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03002577 if (IS_ERR(devr->c0)) {
2578 ret = PTR_ERR(devr->c0);
2579 goto error1;
2580 }
2581 devr->c0->device = &dev->ib_dev;
2582 devr->c0->uobject = NULL;
2583 devr->c0->comp_handler = NULL;
2584 devr->c0->event_handler = NULL;
2585 devr->c0->cq_context = NULL;
2586 atomic_set(&devr->c0->usecnt, 0);
2587
2588 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2589 if (IS_ERR(devr->x0)) {
2590 ret = PTR_ERR(devr->x0);
2591 goto error2;
2592 }
2593 devr->x0->device = &dev->ib_dev;
2594 devr->x0->inode = NULL;
2595 atomic_set(&devr->x0->usecnt, 0);
2596 mutex_init(&devr->x0->tgt_qp_mutex);
2597 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
2598
2599 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
2600 if (IS_ERR(devr->x1)) {
2601 ret = PTR_ERR(devr->x1);
2602 goto error3;
2603 }
2604 devr->x1->device = &dev->ib_dev;
2605 devr->x1->inode = NULL;
2606 atomic_set(&devr->x1->usecnt, 0);
2607 mutex_init(&devr->x1->tgt_qp_mutex);
2608 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
2609
2610 memset(&attr, 0, sizeof(attr));
2611 attr.attr.max_sge = 1;
2612 attr.attr.max_wr = 1;
2613 attr.srq_type = IB_SRQT_XRC;
2614 attr.ext.xrc.cq = devr->c0;
2615 attr.ext.xrc.xrcd = devr->x0;
2616
2617 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2618 if (IS_ERR(devr->s0)) {
2619 ret = PTR_ERR(devr->s0);
2620 goto error4;
2621 }
2622 devr->s0->device = &dev->ib_dev;
2623 devr->s0->pd = devr->p0;
2624 devr->s0->uobject = NULL;
2625 devr->s0->event_handler = NULL;
2626 devr->s0->srq_context = NULL;
2627 devr->s0->srq_type = IB_SRQT_XRC;
2628 devr->s0->ext.xrc.xrcd = devr->x0;
2629 devr->s0->ext.xrc.cq = devr->c0;
2630 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
2631 atomic_inc(&devr->s0->ext.xrc.cq->usecnt);
2632 atomic_inc(&devr->p0->usecnt);
2633 atomic_set(&devr->s0->usecnt, 0);
2634
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002635 memset(&attr, 0, sizeof(attr));
2636 attr.attr.max_sge = 1;
2637 attr.attr.max_wr = 1;
2638 attr.srq_type = IB_SRQT_BASIC;
2639 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
2640 if (IS_ERR(devr->s1)) {
2641 ret = PTR_ERR(devr->s1);
2642 goto error5;
2643 }
2644 devr->s1->device = &dev->ib_dev;
2645 devr->s1->pd = devr->p0;
2646 devr->s1->uobject = NULL;
2647 devr->s1->event_handler = NULL;
2648 devr->s1->srq_context = NULL;
2649 devr->s1->srq_type = IB_SRQT_BASIC;
2650 devr->s1->ext.xrc.cq = devr->c0;
2651 atomic_inc(&devr->p0->usecnt);
2652 atomic_set(&devr->s0->usecnt, 0);
2653
Haggai Eran7722f472016-02-29 15:45:07 +02002654 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
2655 INIT_WORK(&devr->ports[port].pkey_change_work,
2656 pkey_change_handler);
2657 devr->ports[port].devr = devr;
2658 }
2659
Eli Cohene126ba92013-07-07 17:25:49 +03002660 return 0;
2661
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002662error5:
2663 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03002664error4:
2665 mlx5_ib_dealloc_xrcd(devr->x1);
2666error3:
2667 mlx5_ib_dealloc_xrcd(devr->x0);
2668error2:
2669 mlx5_ib_destroy_cq(devr->c0);
2670error1:
2671 mlx5_ib_dealloc_pd(devr->p0);
2672error0:
2673 return ret;
2674}
2675
2676static void destroy_dev_resources(struct mlx5_ib_resources *devr)
2677{
Haggai Eran7722f472016-02-29 15:45:07 +02002678 struct mlx5_ib_dev *dev =
2679 container_of(devr, struct mlx5_ib_dev, devr);
2680 int port;
2681
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03002682 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03002683 mlx5_ib_destroy_srq(devr->s0);
2684 mlx5_ib_dealloc_xrcd(devr->x0);
2685 mlx5_ib_dealloc_xrcd(devr->x1);
2686 mlx5_ib_destroy_cq(devr->c0);
2687 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02002688
2689 /* Make sure no change P_Key work items are still executing */
2690 for (port = 0; port < dev->num_ports; ++port)
2691 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03002692}
2693
Achiad Shochate53505a2015-12-23 18:47:25 +02002694static u32 get_core_cap_flags(struct ib_device *ibdev)
2695{
2696 struct mlx5_ib_dev *dev = to_mdev(ibdev);
2697 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
2698 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
2699 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
2700 u32 ret = 0;
2701
2702 if (ll == IB_LINK_LAYER_INFINIBAND)
2703 return RDMA_CORE_PORT_IBA_IB;
2704
2705 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
2706 return 0;
2707
2708 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
2709 return 0;
2710
2711 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
2712 ret |= RDMA_CORE_PORT_IBA_ROCE;
2713
2714 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
2715 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
2716
2717 return ret;
2718}
2719
Ira Weiny77386132015-05-13 20:02:58 -04002720static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
2721 struct ib_port_immutable *immutable)
2722{
2723 struct ib_port_attr attr;
2724 int err;
2725
2726 err = mlx5_ib_query_port(ibdev, port_num, &attr);
2727 if (err)
2728 return err;
2729
2730 immutable->pkey_tbl_len = attr.pkey_tbl_len;
2731 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02002732 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Ira Weiny337877a2015-06-06 14:38:29 -04002733 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04002734
2735 return 0;
2736}
2737
Ira Weinyc7342822016-06-15 02:22:01 -04002738static void get_dev_fw_str(struct ib_device *ibdev, char *str,
2739 size_t str_len)
2740{
2741 struct mlx5_ib_dev *dev =
2742 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
2743 snprintf(str, str_len, "%d.%d.%04d", fw_rev_maj(dev->mdev),
2744 fw_rev_min(dev->mdev), fw_rev_sub(dev->mdev));
2745}
2746
Aviv Heller9ef9c642016-09-18 20:48:01 +03002747static int mlx5_roce_lag_init(struct mlx5_ib_dev *dev)
2748{
2749 struct mlx5_core_dev *mdev = dev->mdev;
2750 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
2751 MLX5_FLOW_NAMESPACE_LAG);
2752 struct mlx5_flow_table *ft;
2753 int err;
2754
2755 if (!ns || !mlx5_lag_is_active(mdev))
2756 return 0;
2757
2758 err = mlx5_cmd_create_vport_lag(mdev);
2759 if (err)
2760 return err;
2761
2762 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
2763 if (IS_ERR(ft)) {
2764 err = PTR_ERR(ft);
2765 goto err_destroy_vport_lag;
2766 }
2767
2768 dev->flow_db.lag_demux_ft = ft;
2769 return 0;
2770
2771err_destroy_vport_lag:
2772 mlx5_cmd_destroy_vport_lag(mdev);
2773 return err;
2774}
2775
2776static void mlx5_roce_lag_cleanup(struct mlx5_ib_dev *dev)
2777{
2778 struct mlx5_core_dev *mdev = dev->mdev;
2779
2780 if (dev->flow_db.lag_demux_ft) {
2781 mlx5_destroy_flow_table(dev->flow_db.lag_demux_ft);
2782 dev->flow_db.lag_demux_ft = NULL;
2783
2784 mlx5_cmd_destroy_vport_lag(mdev);
2785 }
2786}
2787
Aviv Heller5ec8c832016-09-18 20:48:00 +03002788static void mlx5_remove_roce_notifier(struct mlx5_ib_dev *dev)
2789{
2790 if (dev->roce.nb.notifier_call) {
2791 unregister_netdevice_notifier(&dev->roce.nb);
2792 dev->roce.nb.notifier_call = NULL;
2793 }
2794}
2795
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002796static int mlx5_enable_roce(struct mlx5_ib_dev *dev)
2797{
Achiad Shochate53505a2015-12-23 18:47:25 +02002798 int err;
2799
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002800 dev->roce.nb.notifier_call = mlx5_netdev_event;
Achiad Shochate53505a2015-12-23 18:47:25 +02002801 err = register_netdevice_notifier(&dev->roce.nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03002802 if (err) {
2803 dev->roce.nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02002804 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03002805 }
Achiad Shochate53505a2015-12-23 18:47:25 +02002806
2807 err = mlx5_nic_vport_enable_roce(dev->mdev);
2808 if (err)
2809 goto err_unregister_netdevice_notifier;
2810
Aviv Heller9ef9c642016-09-18 20:48:01 +03002811 err = mlx5_roce_lag_init(dev);
2812 if (err)
2813 goto err_disable_roce;
2814
Achiad Shochate53505a2015-12-23 18:47:25 +02002815 return 0;
2816
Aviv Heller9ef9c642016-09-18 20:48:01 +03002817err_disable_roce:
2818 mlx5_nic_vport_disable_roce(dev->mdev);
2819
Achiad Shochate53505a2015-12-23 18:47:25 +02002820err_unregister_netdevice_notifier:
Aviv Heller5ec8c832016-09-18 20:48:00 +03002821 mlx5_remove_roce_notifier(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02002822 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002823}
2824
2825static void mlx5_disable_roce(struct mlx5_ib_dev *dev)
2826{
Aviv Heller9ef9c642016-09-18 20:48:01 +03002827 mlx5_roce_lag_cleanup(dev);
Achiad Shochate53505a2015-12-23 18:47:25 +02002828 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002829}
2830
Mark Bloch0837e862016-06-17 15:10:55 +03002831static void mlx5_ib_dealloc_q_counters(struct mlx5_ib_dev *dev)
2832{
2833 unsigned int i;
2834
2835 for (i = 0; i < dev->num_ports; i++)
2836 mlx5_core_dealloc_q_counter(dev->mdev,
2837 dev->port[i].q_cnt_id);
2838}
2839
2840static int mlx5_ib_alloc_q_counters(struct mlx5_ib_dev *dev)
2841{
2842 int i;
2843 int ret;
2844
2845 for (i = 0; i < dev->num_ports; i++) {
2846 ret = mlx5_core_alloc_q_counter(dev->mdev,
2847 &dev->port[i].q_cnt_id);
2848 if (ret) {
2849 mlx5_ib_warn(dev,
2850 "couldn't allocate queue counter for port %d, err %d\n",
2851 i + 1, ret);
2852 goto dealloc_counters;
2853 }
2854 }
2855
2856 return 0;
2857
2858dealloc_counters:
2859 while (--i >= 0)
2860 mlx5_core_dealloc_q_counter(dev->mdev,
2861 dev->port[i].q_cnt_id);
2862
2863 return ret;
2864}
2865
Wei Yongjun61961502016-07-12 11:32:47 +00002866static const char * const names[] = {
Mark Bloch0ad17a82016-06-17 15:10:56 +03002867 "rx_write_requests",
2868 "rx_read_requests",
2869 "rx_atomic_requests",
2870 "out_of_buffer",
2871 "out_of_sequence",
2872 "duplicate_request",
2873 "rnr_nak_retry_err",
2874 "packet_seq_err",
2875 "implied_nak_seq_err",
2876 "local_ack_timeout_err",
2877};
2878
2879static const size_t stats_offsets[] = {
2880 MLX5_BYTE_OFF(query_q_counter_out, rx_write_requests),
2881 MLX5_BYTE_OFF(query_q_counter_out, rx_read_requests),
2882 MLX5_BYTE_OFF(query_q_counter_out, rx_atomic_requests),
2883 MLX5_BYTE_OFF(query_q_counter_out, out_of_buffer),
2884 MLX5_BYTE_OFF(query_q_counter_out, out_of_sequence),
2885 MLX5_BYTE_OFF(query_q_counter_out, duplicate_request),
2886 MLX5_BYTE_OFF(query_q_counter_out, rnr_nak_retry_err),
2887 MLX5_BYTE_OFF(query_q_counter_out, packet_seq_err),
2888 MLX5_BYTE_OFF(query_q_counter_out, implied_nak_seq_err),
2889 MLX5_BYTE_OFF(query_q_counter_out, local_ack_timeout_err),
2890};
2891
2892static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
2893 u8 port_num)
2894{
2895 BUILD_BUG_ON(ARRAY_SIZE(names) != ARRAY_SIZE(stats_offsets));
2896
2897 /* We support only per port stats */
2898 if (port_num == 0)
2899 return NULL;
2900
2901 return rdma_alloc_hw_stats_struct(names, ARRAY_SIZE(names),
2902 RDMA_HW_STATS_DEFAULT_LIFESPAN);
2903}
2904
2905static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
2906 struct rdma_hw_stats *stats,
2907 u8 port, int index)
2908{
2909 struct mlx5_ib_dev *dev = to_mdev(ibdev);
2910 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
2911 void *out;
2912 __be32 val;
2913 int ret;
2914 int i;
2915
2916 if (!port || !stats)
2917 return -ENOSYS;
2918
2919 out = mlx5_vzalloc(outlen);
2920 if (!out)
2921 return -ENOMEM;
2922
2923 ret = mlx5_core_query_q_counter(dev->mdev,
2924 dev->port[port - 1].q_cnt_id, 0,
2925 out, outlen);
2926 if (ret)
2927 goto free;
2928
2929 for (i = 0; i < ARRAY_SIZE(names); i++) {
2930 val = *(__be32 *)(out + stats_offsets[i]);
2931 stats->value[i] = (u64)be32_to_cpu(val);
2932 }
2933free:
2934 kvfree(out);
2935 return ARRAY_SIZE(names);
2936}
2937
Jack Morgenstein9603b612014-07-28 23:30:22 +03002938static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
Eli Cohene126ba92013-07-07 17:25:49 +03002939{
Eli Cohene126ba92013-07-07 17:25:49 +03002940 struct mlx5_ib_dev *dev;
Achiad Shochatebd61f62015-12-23 18:47:16 +02002941 enum rdma_link_layer ll;
2942 int port_type_cap;
Aviv Heller4babcf92016-09-18 20:48:03 +03002943 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03002944 int err;
2945 int i;
2946
Achiad Shochatebd61f62015-12-23 18:47:16 +02002947 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
2948 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
2949
Achiad Shochate53505a2015-12-23 18:47:25 +02002950 if ((ll == IB_LINK_LAYER_ETHERNET) && !MLX5_CAP_GEN(mdev, roce))
Majd Dibbiny647241e2015-06-04 19:30:47 +03002951 return NULL;
2952
Eli Cohene126ba92013-07-07 17:25:49 +03002953 printk_once(KERN_INFO "%s", mlx5_version);
2954
2955 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
2956 if (!dev)
Jack Morgenstein9603b612014-07-28 23:30:22 +03002957 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03002958
Jack Morgenstein9603b612014-07-28 23:30:22 +03002959 dev->mdev = mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03002960
Mark Bloch0837e862016-06-17 15:10:55 +03002961 dev->port = kcalloc(MLX5_CAP_GEN(mdev, num_ports), sizeof(*dev->port),
2962 GFP_KERNEL);
2963 if (!dev->port)
2964 goto err_dealloc;
2965
Achiad Shochatfc24fc52015-12-23 18:47:17 +02002966 rwlock_init(&dev->roce.netdev_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03002967 err = get_port_caps(dev);
2968 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03002969 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03002970
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03002971 if (mlx5_use_mad_ifc(dev))
2972 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03002973
Eli Cohene126ba92013-07-07 17:25:49 +03002974 MLX5_INIT_DOORBELL_LOCK(&dev->uar_lock);
2975
Aviv Heller4babcf92016-09-18 20:48:03 +03002976 if (!mlx5_lag_is_active(mdev))
2977 name = "mlx5_%d";
2978 else
2979 name = "mlx5_bond_%d";
2980
2981 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03002982 dev->ib_dev.owner = THIS_MODULE;
2983 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03002984 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Saeed Mahameed938fe832015-05-28 22:28:41 +03002985 dev->num_ports = MLX5_CAP_GEN(mdev, num_ports);
Eli Cohene126ba92013-07-07 17:25:49 +03002986 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03002987 dev->ib_dev.num_comp_vectors =
2988 dev->mdev->priv.eq_table.num_comp_vectors;
Eli Cohene126ba92013-07-07 17:25:49 +03002989 dev->ib_dev.dma_device = &mdev->pdev->dev;
2990
2991 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
2992 dev->ib_dev.uverbs_cmd_mask =
2993 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
2994 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
2995 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
2996 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
2997 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
2998 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02002999 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03003000 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
3001 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
3002 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
3003 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
3004 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
3005 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
3006 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
3007 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
3008 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
3009 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
3010 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
3011 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
3012 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
3013 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
3014 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
3015 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
3016 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02003017 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02003018 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
3019 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
3020 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP);
Eli Cohene126ba92013-07-07 17:25:49 +03003021
3022 dev->ib_dev.query_device = mlx5_ib_query_device;
3023 dev->ib_dev.query_port = mlx5_ib_query_port;
Achiad Shochatebd61f62015-12-23 18:47:16 +02003024 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003025 if (ll == IB_LINK_LAYER_ETHERNET)
3026 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003027 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02003028 dev->ib_dev.add_gid = mlx5_ib_add_gid;
3029 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03003030 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
3031 dev->ib_dev.modify_device = mlx5_ib_modify_device;
3032 dev->ib_dev.modify_port = mlx5_ib_modify_port;
3033 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
3034 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
3035 dev->ib_dev.mmap = mlx5_ib_mmap;
3036 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
3037 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
3038 dev->ib_dev.create_ah = mlx5_ib_create_ah;
3039 dev->ib_dev.query_ah = mlx5_ib_query_ah;
3040 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
3041 dev->ib_dev.create_srq = mlx5_ib_create_srq;
3042 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
3043 dev->ib_dev.query_srq = mlx5_ib_query_srq;
3044 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
3045 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
3046 dev->ib_dev.create_qp = mlx5_ib_create_qp;
3047 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
3048 dev->ib_dev.query_qp = mlx5_ib_query_qp;
3049 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
3050 dev->ib_dev.post_send = mlx5_ib_post_send;
3051 dev->ib_dev.post_recv = mlx5_ib_post_recv;
3052 dev->ib_dev.create_cq = mlx5_ib_create_cq;
3053 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
3054 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
3055 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
3056 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
3057 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
3058 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
3059 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02003060 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03003061 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
3062 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
3063 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
3064 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03003065 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03003066 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02003067 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weiny77386132015-05-13 20:02:58 -04003068 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
Ira Weinyc7342822016-06-15 02:22:01 -04003069 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Eli Coheneff901d2016-03-11 22:58:42 +02003070 if (mlx5_core_is_pf(mdev)) {
3071 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
3072 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
3073 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
3074 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
3075 }
Eli Cohene126ba92013-07-07 17:25:49 +03003076
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03003077 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
3078
Saeed Mahameed938fe832015-05-28 22:28:41 +03003079 mlx5_ib_internal_fill_odp_caps(dev);
Haggai Eran8cdd3122014-12-11 17:04:20 +02003080
Matan Barakd2370e02016-02-29 18:05:30 +02003081 if (MLX5_CAP_GEN(mdev, imaicl)) {
3082 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
3083 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
3084 dev->ib_dev.uverbs_cmd_mask |=
3085 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
3086 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
3087 }
3088
Mark Bloch0ad17a82016-06-17 15:10:56 +03003089 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt) &&
3090 MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
3091 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
3092 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
3093 }
3094
Saeed Mahameed938fe832015-05-28 22:28:41 +03003095 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03003096 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
3097 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
3098 dev->ib_dev.uverbs_cmd_mask |=
3099 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
3100 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
3101 }
3102
Linus Torvalds048ccca2016-01-23 18:45:06 -08003103 if (mlx5_ib_port_link_layer(&dev->ib_dev, 1) ==
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003104 IB_LINK_LAYER_ETHERNET) {
3105 dev->ib_dev.create_flow = mlx5_ib_create_flow;
3106 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
Yishai Hadas79b20a62016-05-23 15:20:50 +03003107 dev->ib_dev.create_wq = mlx5_ib_create_wq;
3108 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
3109 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
Yishai Hadasc5f90922016-05-23 15:20:53 +03003110 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
3111 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003112 dev->ib_dev.uverbs_ex_cmd_mask |=
3113 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
Yishai Hadas79b20a62016-05-23 15:20:50 +03003114 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW) |
3115 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
3116 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
Yishai Hadasc5f90922016-05-23 15:20:53 +03003117 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
3118 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
3119 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003120 }
Eli Cohene126ba92013-07-07 17:25:49 +03003121 err = init_node_data(dev);
3122 if (err)
Saeed Mahameed233d05d2015-04-02 17:07:32 +03003123 goto err_dealloc;
Eli Cohene126ba92013-07-07 17:25:49 +03003124
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003125 mutex_init(&dev->flow_db.lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003126 mutex_init(&dev->cap_mask_mutex);
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003127 INIT_LIST_HEAD(&dev->qp_list);
3128 spin_lock_init(&dev->reset_flow_resource_lock);
Eli Cohene126ba92013-07-07 17:25:49 +03003129
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003130 if (ll == IB_LINK_LAYER_ETHERNET) {
3131 err = mlx5_enable_roce(dev);
3132 if (err)
3133 goto err_dealloc;
3134 }
3135
Eli Cohene126ba92013-07-07 17:25:49 +03003136 err = create_dev_resources(&dev->devr);
3137 if (err)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003138 goto err_disable_roce;
Eli Cohene126ba92013-07-07 17:25:49 +03003139
Haggai Eran6aec21f2014-12-11 17:04:23 +02003140 err = mlx5_ib_odp_init_one(dev);
Wei Yongjun281d1a92013-07-30 07:54:26 +08003141 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003142 goto err_rsrc;
3143
Mark Bloch0837e862016-06-17 15:10:55 +03003144 err = mlx5_ib_alloc_q_counters(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003145 if (err)
3146 goto err_odp;
3147
Mark Bloch0837e862016-06-17 15:10:55 +03003148 err = ib_register_device(&dev->ib_dev, NULL);
3149 if (err)
3150 goto err_q_cnt;
3151
Eli Cohene126ba92013-07-07 17:25:49 +03003152 err = create_umr_res(dev);
3153 if (err)
3154 goto err_dev;
3155
3156 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08003157 err = device_create_file(&dev->ib_dev.dev,
3158 mlx5_class_attributes[i]);
3159 if (err)
Eli Cohene126ba92013-07-07 17:25:49 +03003160 goto err_umrc;
3161 }
3162
3163 dev->ib_active = true;
3164
Jack Morgenstein9603b612014-07-28 23:30:22 +03003165 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03003166
3167err_umrc:
3168 destroy_umrc_res(dev);
3169
3170err_dev:
3171 ib_unregister_device(&dev->ib_dev);
3172
Mark Bloch0837e862016-06-17 15:10:55 +03003173err_q_cnt:
3174 mlx5_ib_dealloc_q_counters(dev);
3175
Haggai Eran6aec21f2014-12-11 17:04:23 +02003176err_odp:
3177 mlx5_ib_odp_remove_one(dev);
3178
Eli Cohene126ba92013-07-07 17:25:49 +03003179err_rsrc:
3180 destroy_dev_resources(&dev->devr);
3181
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003182err_disable_roce:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003183 if (ll == IB_LINK_LAYER_ETHERNET) {
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003184 mlx5_disable_roce(dev);
Aviv Heller5ec8c832016-09-18 20:48:00 +03003185 mlx5_remove_roce_notifier(dev);
3186 }
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003187
Mark Bloch0837e862016-06-17 15:10:55 +03003188err_free_port:
3189 kfree(dev->port);
3190
Jack Morgenstein9603b612014-07-28 23:30:22 +03003191err_dealloc:
Eli Cohene126ba92013-07-07 17:25:49 +03003192 ib_dealloc_device((struct ib_device *)dev);
3193
Jack Morgenstein9603b612014-07-28 23:30:22 +03003194 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03003195}
3196
Jack Morgenstein9603b612014-07-28 23:30:22 +03003197static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03003198{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003199 struct mlx5_ib_dev *dev = context;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003200 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev, 1);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003201
Aviv Heller5ec8c832016-09-18 20:48:00 +03003202 mlx5_remove_roce_notifier(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003203 ib_unregister_device(&dev->ib_dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003204 mlx5_ib_dealloc_q_counters(dev);
Eli Coheneefd56e2014-09-14 16:47:50 +03003205 destroy_umrc_res(dev);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003206 mlx5_ib_odp_remove_one(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03003207 destroy_dev_resources(&dev->devr);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02003208 if (ll == IB_LINK_LAYER_ETHERNET)
3209 mlx5_disable_roce(dev);
Mark Bloch0837e862016-06-17 15:10:55 +03003210 kfree(dev->port);
Eli Cohene126ba92013-07-07 17:25:49 +03003211 ib_dealloc_device(&dev->ib_dev);
3212}
3213
Jack Morgenstein9603b612014-07-28 23:30:22 +03003214static struct mlx5_interface mlx5_ib_interface = {
3215 .add = mlx5_ib_add,
3216 .remove = mlx5_ib_remove,
3217 .event = mlx5_ib_event,
Saeed Mahameed64613d942015-04-02 17:07:34 +03003218 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03003219};
3220
3221static int __init mlx5_ib_init(void)
3222{
Haggai Eran6aec21f2014-12-11 17:04:23 +02003223 int err;
3224
Jack Morgenstein9603b612014-07-28 23:30:22 +03003225 if (deprecated_prof_sel != 2)
3226 pr_warn("prof_sel is deprecated for mlx5_ib, set it for mlx5_core\n");
3227
Haggai Eran6aec21f2014-12-11 17:04:23 +02003228 err = mlx5_ib_odp_init();
3229 if (err)
3230 return err;
3231
3232 err = mlx5_register_interface(&mlx5_ib_interface);
3233 if (err)
3234 goto clean_odp;
3235
3236 return err;
3237
3238clean_odp:
3239 mlx5_ib_odp_cleanup();
3240 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003241}
3242
3243static void __exit mlx5_ib_cleanup(void)
3244{
Jack Morgenstein9603b612014-07-28 23:30:22 +03003245 mlx5_unregister_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02003246 mlx5_ib_odp_cleanup();
Eli Cohene126ba92013-07-07 17:25:49 +03003247}
3248
3249module_init(mlx5_ib_init);
3250module_exit(mlx5_ib_cleanup);