Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 1 | /* |
| 2 | * drivers/irqchip/irq-crossbar.c |
| 3 | * |
| 4 | * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com |
| 5 | * Author: Sricharan R <r.sricharan@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | */ |
| 12 | #include <linux/err.h> |
| 13 | #include <linux/io.h> |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 14 | #include <linux/irqdomain.h> |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 15 | #include <linux/of_address.h> |
| 16 | #include <linux/of_irq.h> |
| 17 | #include <linux/slab.h> |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 18 | |
| 19 | #include "irqchip.h" |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 20 | |
| 21 | #define IRQ_FREE -1 |
Nishanth Menon | 1d50d2c | 2014-06-26 12:40:19 +0530 | [diff] [blame] | 22 | #define IRQ_RESERVED -2 |
Nishanth Menon | 64e0f8b | 2014-06-26 12:40:21 +0530 | [diff] [blame] | 23 | #define IRQ_SKIP -3 |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 24 | #define GIC_IRQ_START 32 |
| 25 | |
Nishanth Menon | e30ef8a | 2014-06-26 12:40:26 +0530 | [diff] [blame] | 26 | /** |
| 27 | * struct crossbar_device - crossbar device description |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 28 | * @lock: spinlock serializing access to @irq_map |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 29 | * @int_max: maximum number of supported interrupts |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 30 | * @safe_map: safe default value to initialize the crossbar |
Nishanth Menon | 2f7d2fb | 2014-06-26 12:40:31 +0530 | [diff] [blame] | 31 | * @max_crossbar_sources: Maximum number of crossbar sources |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 32 | * @irq_map: array of interrupts to crossbar number mapping |
| 33 | * @crossbar_base: crossbar base address |
| 34 | * @register_offsets: offsets for each irq number |
Nishanth Menon | e30ef8a | 2014-06-26 12:40:26 +0530 | [diff] [blame] | 35 | * @write: register write function pointer |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 36 | */ |
| 37 | struct crossbar_device { |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 38 | raw_spinlock_t lock; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 39 | uint int_max; |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 40 | uint safe_map; |
Nishanth Menon | 2f7d2fb | 2014-06-26 12:40:31 +0530 | [diff] [blame] | 41 | uint max_crossbar_sources; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 42 | uint *irq_map; |
| 43 | void __iomem *crossbar_base; |
| 44 | int *register_offsets; |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 45 | void (*write)(int, int); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 46 | }; |
| 47 | |
| 48 | static struct crossbar_device *cb; |
| 49 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 50 | static void crossbar_writel(int irq_no, int cb_no) |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 51 | { |
| 52 | writel(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); |
| 53 | } |
| 54 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 55 | static void crossbar_writew(int irq_no, int cb_no) |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 56 | { |
| 57 | writew(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); |
| 58 | } |
| 59 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 60 | static void crossbar_writeb(int irq_no, int cb_no) |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 61 | { |
| 62 | writeb(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); |
| 63 | } |
| 64 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 65 | static struct irq_chip crossbar_chip = { |
| 66 | .name = "CBAR", |
| 67 | .irq_eoi = irq_chip_eoi_parent, |
| 68 | .irq_mask = irq_chip_mask_parent, |
| 69 | .irq_unmask = irq_chip_unmask_parent, |
| 70 | .irq_retrigger = irq_chip_retrigger_hierarchy, |
| 71 | .irq_set_wake = irq_chip_set_wake_parent, |
| 72 | #ifdef CONFIG_SMP |
| 73 | .irq_set_affinity = irq_chip_set_affinity_parent, |
| 74 | #endif |
| 75 | }; |
| 76 | |
| 77 | static int allocate_gic_irq(struct irq_domain *domain, unsigned virq, |
| 78 | irq_hw_number_t hwirq) |
Nishanth Menon | 6f16fc8 | 2014-06-26 12:40:20 +0530 | [diff] [blame] | 79 | { |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 80 | struct of_phandle_args args; |
Nishanth Menon | 6f16fc8 | 2014-06-26 12:40:20 +0530 | [diff] [blame] | 81 | int i; |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 82 | int err; |
Nishanth Menon | 6f16fc8 | 2014-06-26 12:40:20 +0530 | [diff] [blame] | 83 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 84 | raw_spin_lock(&cb->lock); |
Nishanth Menon | ddee0fb | 2014-06-26 12:40:23 +0530 | [diff] [blame] | 85 | for (i = cb->int_max - 1; i >= 0; i--) { |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 86 | if (cb->irq_map[i] == IRQ_FREE) { |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 87 | cb->irq_map[i] = hwirq; |
| 88 | break; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 89 | } |
| 90 | } |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 91 | raw_spin_unlock(&cb->lock); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 92 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 93 | if (i < 0) |
| 94 | return -ENODEV; |
| 95 | |
| 96 | args.np = domain->parent->of_node; |
| 97 | args.args_count = 3; |
| 98 | args.args[0] = 0; /* SPI */ |
| 99 | args.args[1] = i; |
| 100 | args.args[2] = IRQ_TYPE_LEVEL_HIGH; |
| 101 | |
| 102 | err = irq_domain_alloc_irqs_parent(domain, virq, 1, &args); |
| 103 | if (err) |
| 104 | cb->irq_map[i] = IRQ_FREE; |
| 105 | else |
| 106 | cb->write(i, hwirq); |
| 107 | |
| 108 | return err; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 109 | } |
| 110 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 111 | static int crossbar_domain_alloc(struct irq_domain *d, unsigned int virq, |
| 112 | unsigned int nr_irqs, void *data) |
Nishanth Menon | 29918b6 | 2014-06-26 12:40:32 +0530 | [diff] [blame] | 113 | { |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 114 | struct of_phandle_args *args = data; |
| 115 | irq_hw_number_t hwirq; |
| 116 | int i; |
Nishanth Menon | d360892 | 2014-06-26 12:40:34 +0530 | [diff] [blame] | 117 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 118 | if (args->args_count != 3) |
| 119 | return -EINVAL; /* Not GIC compliant */ |
| 120 | if (args->args[0] != 0) |
| 121 | return -EINVAL; /* No PPI should point to this domain */ |
| 122 | |
| 123 | hwirq = args->args[1]; |
| 124 | if ((hwirq + nr_irqs) > cb->max_crossbar_sources) |
| 125 | return -EINVAL; /* Can't deal with this */ |
| 126 | |
| 127 | for (i = 0; i < nr_irqs; i++) { |
| 128 | int err = allocate_gic_irq(d, virq + i, hwirq + i); |
| 129 | |
| 130 | if (err) |
| 131 | return err; |
| 132 | |
| 133 | irq_domain_set_hwirq_and_chip(d, virq + i, hwirq + i, |
| 134 | &crossbar_chip, NULL); |
Nishanth Menon | d360892 | 2014-06-26 12:40:34 +0530 | [diff] [blame] | 135 | } |
Nishanth Menon | 29918b6 | 2014-06-26 12:40:32 +0530 | [diff] [blame] | 136 | |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 137 | return 0; |
| 138 | } |
| 139 | |
Sricharan R | 8b09a45 | 2014-06-26 12:40:30 +0530 | [diff] [blame] | 140 | /** |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 141 | * crossbar_domain_free - unmap/free a crossbar<->irq connection |
| 142 | * @domain: domain of irq to unmap |
| 143 | * @virq: virq number |
| 144 | * @nr_irqs: number of irqs to free |
Sricharan R | 8b09a45 | 2014-06-26 12:40:30 +0530 | [diff] [blame] | 145 | * |
| 146 | * We do not maintain a use count of total number of map/unmap |
| 147 | * calls for a particular irq to find out if a irq can be really |
| 148 | * unmapped. This is because unmap is called during irq_dispose_mapping(irq), |
| 149 | * after which irq is anyways unusable. So an explicit map has to be called |
| 150 | * after that. |
| 151 | */ |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 152 | static void crossbar_domain_free(struct irq_domain *domain, unsigned int virq, |
| 153 | unsigned int nr_irqs) |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 154 | { |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 155 | int i; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 156 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 157 | raw_spin_lock(&cb->lock); |
| 158 | for (i = 0; i < nr_irqs; i++) { |
| 159 | struct irq_data *d = irq_domain_get_irq_data(domain, virq + i); |
| 160 | |
| 161 | irq_domain_reset_irq_data(d); |
| 162 | cb->irq_map[d->hwirq] = IRQ_FREE; |
| 163 | cb->write(d->hwirq, cb->safe_map); |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 164 | } |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 165 | raw_spin_unlock(&cb->lock); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 166 | } |
| 167 | |
| 168 | static int crossbar_domain_xlate(struct irq_domain *d, |
| 169 | struct device_node *controller, |
| 170 | const u32 *intspec, unsigned int intsize, |
| 171 | unsigned long *out_hwirq, |
| 172 | unsigned int *out_type) |
| 173 | { |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 174 | if (d->of_node != controller) |
| 175 | return -EINVAL; /* Shouldn't happen, really... */ |
| 176 | if (intsize != 3) |
| 177 | return -EINVAL; /* Not GIC compliant */ |
| 178 | if (intspec[0] != 0) |
| 179 | return -EINVAL; /* No PPI should point to this domain */ |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 180 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 181 | *out_hwirq = intspec[1]; |
| 182 | *out_type = intspec[2]; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 183 | return 0; |
| 184 | } |
| 185 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 186 | static const struct irq_domain_ops crossbar_domain_ops = { |
| 187 | .alloc = crossbar_domain_alloc, |
| 188 | .free = crossbar_domain_free, |
| 189 | .xlate = crossbar_domain_xlate, |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 190 | }; |
| 191 | |
| 192 | static int __init crossbar_of_init(struct device_node *node) |
| 193 | { |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 194 | int i, size, max = 0, reserved = 0, entry; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 195 | const __be32 *irqsr; |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 196 | int ret = -ENOMEM; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 197 | |
Dan Carpenter | 3894e9e | 2014-04-03 10:21:34 +0300 | [diff] [blame] | 198 | cb = kzalloc(sizeof(*cb), GFP_KERNEL); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 199 | |
| 200 | if (!cb) |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 201 | return ret; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 202 | |
| 203 | cb->crossbar_base = of_iomap(node, 0); |
| 204 | if (!cb->crossbar_base) |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 205 | goto err_cb; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 206 | |
Nishanth Menon | 2f7d2fb | 2014-06-26 12:40:31 +0530 | [diff] [blame] | 207 | of_property_read_u32(node, "ti,max-crossbar-sources", |
| 208 | &cb->max_crossbar_sources); |
| 209 | if (!cb->max_crossbar_sources) { |
| 210 | pr_err("missing 'ti,max-crossbar-sources' property\n"); |
| 211 | ret = -EINVAL; |
| 212 | goto err_base; |
| 213 | } |
| 214 | |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 215 | of_property_read_u32(node, "ti,max-irqs", &max); |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 216 | if (!max) { |
| 217 | pr_err("missing 'ti,max-irqs' property\n"); |
| 218 | ret = -EINVAL; |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 219 | goto err_base; |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 220 | } |
Nishanth Menon | 4dbf45e | 2014-06-26 12:40:25 +0530 | [diff] [blame] | 221 | cb->irq_map = kcalloc(max, sizeof(int), GFP_KERNEL); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 222 | if (!cb->irq_map) |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 223 | goto err_base; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 224 | |
| 225 | cb->int_max = max; |
| 226 | |
| 227 | for (i = 0; i < max; i++) |
| 228 | cb->irq_map[i] = IRQ_FREE; |
| 229 | |
| 230 | /* Get and mark reserved irqs */ |
| 231 | irqsr = of_get_property(node, "ti,irqs-reserved", &size); |
| 232 | if (irqsr) { |
| 233 | size /= sizeof(__be32); |
| 234 | |
| 235 | for (i = 0; i < size; i++) { |
| 236 | of_property_read_u32_index(node, |
| 237 | "ti,irqs-reserved", |
| 238 | i, &entry); |
Dan Carpenter | 702f7e3 | 2014-08-07 18:28:21 +0300 | [diff] [blame] | 239 | if (entry >= max) { |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 240 | pr_err("Invalid reserved entry\n"); |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 241 | ret = -EINVAL; |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 242 | goto err_irq_map; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 243 | } |
Nishanth Menon | 1d50d2c | 2014-06-26 12:40:19 +0530 | [diff] [blame] | 244 | cb->irq_map[entry] = IRQ_RESERVED; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 245 | } |
| 246 | } |
| 247 | |
Nishanth Menon | 64e0f8b | 2014-06-26 12:40:21 +0530 | [diff] [blame] | 248 | /* Skip irqs hardwired to bypass the crossbar */ |
| 249 | irqsr = of_get_property(node, "ti,irqs-skip", &size); |
| 250 | if (irqsr) { |
| 251 | size /= sizeof(__be32); |
| 252 | |
| 253 | for (i = 0; i < size; i++) { |
| 254 | of_property_read_u32_index(node, |
| 255 | "ti,irqs-skip", |
| 256 | i, &entry); |
Dan Carpenter | 702f7e3 | 2014-08-07 18:28:21 +0300 | [diff] [blame] | 257 | if (entry >= max) { |
Nishanth Menon | 64e0f8b | 2014-06-26 12:40:21 +0530 | [diff] [blame] | 258 | pr_err("Invalid skip entry\n"); |
| 259 | ret = -EINVAL; |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 260 | goto err_irq_map; |
Nishanth Menon | 64e0f8b | 2014-06-26 12:40:21 +0530 | [diff] [blame] | 261 | } |
| 262 | cb->irq_map[entry] = IRQ_SKIP; |
| 263 | } |
| 264 | } |
| 265 | |
| 266 | |
Nishanth Menon | 4dbf45e | 2014-06-26 12:40:25 +0530 | [diff] [blame] | 267 | cb->register_offsets = kcalloc(max, sizeof(int), GFP_KERNEL); |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 268 | if (!cb->register_offsets) |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 269 | goto err_irq_map; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 270 | |
| 271 | of_property_read_u32(node, "ti,reg-size", &size); |
| 272 | |
| 273 | switch (size) { |
| 274 | case 1: |
| 275 | cb->write = crossbar_writeb; |
| 276 | break; |
| 277 | case 2: |
| 278 | cb->write = crossbar_writew; |
| 279 | break; |
| 280 | case 4: |
| 281 | cb->write = crossbar_writel; |
| 282 | break; |
| 283 | default: |
| 284 | pr_err("Invalid reg-size property\n"); |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 285 | ret = -EINVAL; |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 286 | goto err_reg_offset; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 287 | break; |
| 288 | } |
| 289 | |
| 290 | /* |
| 291 | * Register offsets are not linear because of the |
| 292 | * reserved irqs. so find and store the offsets once. |
| 293 | */ |
| 294 | for (i = 0; i < max; i++) { |
Nishanth Menon | 1d50d2c | 2014-06-26 12:40:19 +0530 | [diff] [blame] | 295 | if (cb->irq_map[i] == IRQ_RESERVED) |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 296 | continue; |
| 297 | |
| 298 | cb->register_offsets[i] = reserved; |
| 299 | reserved += size; |
| 300 | } |
| 301 | |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 302 | of_property_read_u32(node, "ti,irqs-safe-map", &cb->safe_map); |
Nishanth Menon | a35057d | 2014-06-26 12:40:22 +0530 | [diff] [blame] | 303 | /* Initialize the crossbar with safe map to start with */ |
| 304 | for (i = 0; i < max; i++) { |
| 305 | if (cb->irq_map[i] == IRQ_RESERVED || |
| 306 | cb->irq_map[i] == IRQ_SKIP) |
| 307 | continue; |
| 308 | |
| 309 | cb->write(i, cb->safe_map); |
| 310 | } |
| 311 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 312 | raw_spin_lock_init(&cb->lock); |
| 313 | |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 314 | return 0; |
| 315 | |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 316 | err_reg_offset: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 317 | kfree(cb->register_offsets); |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 318 | err_irq_map: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 319 | kfree(cb->irq_map); |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 320 | err_base: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 321 | iounmap(cb->crossbar_base); |
Nishanth Menon | 3c44d51 | 2014-06-26 12:40:28 +0530 | [diff] [blame] | 322 | err_cb: |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 323 | kfree(cb); |
Sricharan R | 99e37d0e | 2014-06-26 12:40:29 +0530 | [diff] [blame] | 324 | |
| 325 | cb = NULL; |
Nishanth Menon | edb442d | 2014-06-26 12:40:27 +0530 | [diff] [blame] | 326 | return ret; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 327 | } |
| 328 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 329 | static int __init irqcrossbar_init(struct device_node *node, |
| 330 | struct device_node *parent) |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 331 | { |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 332 | struct irq_domain *parent_domain, *domain; |
| 333 | int err; |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 334 | |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 335 | if (!parent) { |
| 336 | pr_err("%s: no parent, giving up\n", node->full_name); |
| 337 | return -ENODEV; |
| 338 | } |
| 339 | |
| 340 | parent_domain = irq_find_host(parent); |
| 341 | if (!parent_domain) { |
| 342 | pr_err("%s: unable to obtain parent domain\n", node->full_name); |
| 343 | return -ENXIO; |
| 344 | } |
| 345 | |
| 346 | err = crossbar_of_init(node); |
| 347 | if (err) |
| 348 | return err; |
| 349 | |
| 350 | domain = irq_domain_add_hierarchy(parent_domain, 0, |
| 351 | cb->max_crossbar_sources, |
| 352 | node, &crossbar_domain_ops, |
| 353 | NULL); |
| 354 | if (!domain) { |
| 355 | pr_err("%s: failed to allocated domain\n", node->full_name); |
| 356 | return -ENOMEM; |
| 357 | } |
| 358 | |
Sricharan R | 96ca848 | 2013-12-03 15:57:23 +0530 | [diff] [blame] | 359 | return 0; |
| 360 | } |
Marc Zyngier | 783d318 | 2015-03-11 15:43:44 +0000 | [diff] [blame] | 361 | |
| 362 | IRQCHIP_DECLARE(ti_irqcrossbar, "ti,irq-crossbar", irqcrossbar_init); |