blob: 47ba9177a714e917f58016ec7b8e739641d071b9 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Tony Lindgrenee83bd3b2015-06-09 23:35:00 -070041#include <linux/pm_wakeirq.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053042#include <linux/of.h>
Tony Lindgren2a0b9652013-10-22 06:49:48 -070043#include <linux/of_irq.h>
NeilBrown9574f362012-07-30 10:30:26 +100044#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010045#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080046#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053047
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010048#include <dt-bindings/gpio/gpio.h>
49
Nishanth Menon7af0ea52014-10-22 07:46:50 -050050#define OMAP_MAX_HSUART_PORTS 10
Russell Kingf91b55a2012-10-06 10:50:58 +010051
Govindraj.R7c77c8d2012-04-03 19:12:34 +053052#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
53
54#define OMAP_UART_REV_42 0x0402
55#define OMAP_UART_REV_46 0x0406
56#define OMAP_UART_REV_52 0x0502
57#define OMAP_UART_REV_63 0x0603
58
Govindraj.Rf64ffda2013-07-05 18:25:59 +030059#define OMAP_UART_TX_WAKEUP_EN BIT(7)
60
61/* Feature flags */
62#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
63
Russell Kingf91b55a2012-10-06 10:50:58 +010064#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
65#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
66
Pavel Machekfbf7ebe2014-12-11 22:44:26 +010067#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz */
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053068
Paul Walmsley0ba5f662012-01-25 19:50:36 -070069/* SCR register bitmasks */
70#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050071#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55a2012-10-06 10:50:58 +010072#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070073
74/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070075#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030076#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070077
Govindraj.R7c77c8d2012-04-03 19:12:34 +053078/* MVR register bitmasks */
79#define OMAP_UART_MVR_SCHEME_SHIFT 30
80
81#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
82#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
83#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
84
85#define OMAP_UART_MVR_MAJ_MASK 0x700
86#define OMAP_UART_MVR_MAJ_SHIFT 8
87#define OMAP_UART_MVR_MIN_MASK 0x3f
88
Russell Kingf91b55a2012-10-06 10:50:58 +010089#define OMAP_UART_DMA_CH_FREE -1
90
91#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
92#define OMAP_MODE13X_SPEED 230400
93
94/* WER = 0x7F
95 * Enable module level wakeup in WER reg
96 */
Pavel Machekfbf7ebe2014-12-11 22:44:26 +010097#define OMAP_UART_WER_MOD_WKUP 0x7F
Russell Kingf91b55a2012-10-06 10:50:58 +010098
99/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +0100100#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55a2012-10-06 10:50:58 +0100101
102/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100103#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55a2012-10-06 10:50:58 +0100104
105#define OMAP_UART_SW_CLR 0xF0
106
107#define OMAP_UART_TCR_TRIG 0x0F
108
109struct uart_omap_dma {
110 u8 uart_dma_tx;
111 u8 uart_dma_rx;
112 int rx_dma_channel;
113 int tx_dma_channel;
114 dma_addr_t rx_buf_dma_phys;
115 dma_addr_t tx_buf_dma_phys;
116 unsigned int uart_base;
117 /*
Pavel Machekfbf7ebe2014-12-11 22:44:26 +0100118 * Buffer for rx dma. It is not required for tx because the buffer
Russell Kingf91b55a2012-10-06 10:50:58 +0100119 * comes from port structure.
120 */
121 unsigned char *rx_buf;
122 unsigned int prev_rx_dma_pos;
123 int tx_buf_size;
124 int tx_dma_used;
125 int rx_dma_used;
126 spinlock_t tx_lock;
127 spinlock_t rx_lock;
128 /* timer to poll activity on rx dma */
129 struct timer_list rx_timer;
130 unsigned int rx_buf_size;
131 unsigned int rx_poll_rate;
132 unsigned int rx_timeout;
133};
134
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300135struct uart_omap_port {
136 struct uart_port port;
137 struct uart_omap_dma uart_dma;
138 struct device *dev;
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700139 int wakeirq;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300140
141 unsigned char ier;
142 unsigned char lcr;
143 unsigned char mcr;
144 unsigned char fcr;
145 unsigned char efr;
146 unsigned char dll;
147 unsigned char dlh;
148 unsigned char mdr1;
149 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300150 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300151
152 int use_dma;
153 /*
154 * Some bits in registers are cleared on a read, so they must
Pavel Machekfbf7ebe2014-12-11 22:44:26 +0100155 * be saved whenever the register is read, but the bits will not
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300156 * be immediately processed.
157 */
158 unsigned int lsr_break_flag;
159 unsigned char msr_saved_flags;
160 char name[20];
161 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530162 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300163 u32 errata;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300164 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300165
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100166 int rts_gpio;
167
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300168 struct pm_qos_request pm_qos_request;
169 u32 latency;
170 u32 calc_latency;
171 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530172 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300173};
174
Philippe Proulxe5f9bf72013-10-23 18:49:59 -0400175#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300176
Govindraj.Rb6126332010-09-27 20:20:49 +0530177static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
178
179/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530180static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530181
182static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
183{
184 offset <<= up->port.regshift;
185 return readw(up->port.membase + offset);
186}
187
188static inline void serial_out(struct uart_omap_port *up, int offset, int value)
189{
190 offset <<= up->port.regshift;
191 writew(value, up->port.membase + offset);
192}
193
194static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
195{
196 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
197 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
198 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
199 serial_out(up, UART_FCR, 0);
200}
201
Ezequiel Garciaadfb9232015-10-03 16:45:35 -0300202#ifdef CONFIG_PM
Felipe Balbie5b57c02012-08-23 13:32:42 +0300203static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
204{
Jingoo Han574de552013-07-30 17:06:57 +0900205 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300206
Felipe Balbice2f08d2012-09-07 21:10:33 +0300207 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700208 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300209
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300210 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300211}
212
Tony Lindgrenee83bd3b2015-06-09 23:35:00 -0700213/* REVISIT: Remove this when omap3 boots in device tree only mode */
Felipe Balbie5b57c02012-08-23 13:32:42 +0300214static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
215{
Jingoo Han574de552013-07-30 17:06:57 +0900216 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300217
Felipe Balbice2f08d2012-09-07 21:10:33 +0300218 if (!pdata || !pdata->enable_wakeup)
219 return;
220
221 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300222}
Ezequiel Garciaadfb9232015-10-03 16:45:35 -0300223#endif /* CONFIG_PM */
Felipe Balbie5b57c02012-08-23 13:32:42 +0300224
Govindraj.Rb6126332010-09-27 20:20:49 +0530225/*
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200226 * Calculate the absolute difference between the desired and actual baud
227 * rate for the given mode.
228 */
229static inline int calculate_baud_abs_diff(struct uart_port *port,
230 unsigned int baud, unsigned int mode)
231{
232 unsigned int n = port->uartclk / (mode * baud);
233 int abs_diff;
234
235 if (n == 0)
236 n = 1;
237
238 abs_diff = baud - (port->uartclk / (mode * n));
239 if (abs_diff < 0)
240 abs_diff = -abs_diff;
241
242 return abs_diff;
243}
244
245/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500246 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
247 * @port: uart port info
248 * @baud: baudrate for which mode needs to be determined
249 *
250 * Returns true if baud rate is MODE16X and false if MODE13X
251 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
252 * and Error Rates" determines modes not for all common baud rates.
253 * E.g. for 1000000 baud rate mode must be 16x, but according to that
254 * table it's determined as 13x.
255 */
256static bool
257serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
258{
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200259 int abs_diff_13 = calculate_baud_abs_diff(port, baud, 13);
260 int abs_diff_16 = calculate_baud_abs_diff(port, baud, 16);
Frans Klaverdc318752014-09-25 11:19:51 +0200261
Frans Klaver13d6ceb2014-09-24 09:55:22 +0200262 return (abs_diff_13 >= abs_diff_16);
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500263}
264
265/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530266 * serial_omap_get_divisor - calculate divisor value
267 * @port: uart port info
268 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530269 */
270static unsigned int
271serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
272{
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400273 unsigned int mode;
Govindraj.Rb6126332010-09-27 20:20:49 +0530274
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500275 if (!serial_omap_baud_is_mode16(port, baud))
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400276 mode = 13;
Govindraj.Rb6126332010-09-27 20:20:49 +0530277 else
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400278 mode = 16;
279 return port->uartclk/(mode * baud);
Govindraj.Rb6126332010-09-27 20:20:49 +0530280}
281
Govindraj.Rb6126332010-09-27 20:20:49 +0530282static void serial_omap_enable_ms(struct uart_port *port)
283{
Felipe Balbic990f352012-08-23 13:32:41 +0300284 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530285
Rajendra Nayakba774332011-12-14 17:25:43 +0530286 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530287
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300288 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530289 up->ier |= UART_IER_MSI;
290 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300291 pm_runtime_mark_last_busy(up->dev);
292 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530293}
294
295static void serial_omap_stop_tx(struct uart_port *port)
296{
Felipe Balbic990f352012-08-23 13:32:41 +0300297 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100298 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530299
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300300 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100301
Philippe Proulx018e7442013-10-23 18:49:58 -0400302 /* Handle RS-485 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100303 if (port->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400304 if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
305 /* THR interrupt is fired when both TX FIFO and TX
306 * shift register are empty. This means there's nothing
307 * left to transmit now, so make sure the THR interrupt
308 * is fired when TX FIFO is below the trigger level,
309 * disable THR interrupts and toggle the RS-485 GPIO
310 * data direction pin if needed.
311 */
312 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
313 serial_out(up, UART_OMAP_SCR, up->scr);
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100314 res = (port->rs485.flags & SER_RS485_RTS_AFTER_SEND) ?
315 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100316 if (gpio_get_value(up->rts_gpio) != res) {
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100317 if (port->rs485.delay_rts_after_send > 0)
318 mdelay(
319 port->rs485.delay_rts_after_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100320 gpio_set_value(up->rts_gpio, res);
321 }
Philippe Proulx018e7442013-10-23 18:49:58 -0400322 } else {
323 /* We're asked to stop, but there's still stuff in the
324 * UART FIFO, so make sure the THR interrupt is fired
325 * when both TX FIFO and TX shift register are empty.
326 * The next THR interrupt (if no transmission is started
327 * in the meantime) will indicate the end of a
328 * transmission. Therefore we _don't_ disable THR
329 * interrupts in this situation.
330 */
331 up->scr |= OMAP_UART_SCR_TX_EMPTY;
332 serial_out(up, UART_OMAP_SCR, up->scr);
333 return;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100334 }
335 }
336
Govindraj.Rb6126332010-09-27 20:20:49 +0530337 if (up->ier & UART_IER_THRI) {
338 up->ier &= ~UART_IER_THRI;
339 serial_out(up, UART_IER, up->ier);
340 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530341
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100342 if ((port->rs485.flags & SER_RS485_ENABLED) &&
343 !(port->rs485.flags & SER_RS485_RX_DURING_TX)) {
Dimitris Lampridis3a138842014-03-13 15:11:47 +0200344 /*
345 * Empty the RX FIFO, we are not interested in anything
346 * received during the half-duplex transmission.
347 */
348 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_RCVR);
349 /* Re-enable RX interrupts */
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200350 up->ier |= UART_IER_RLSI | UART_IER_RDI;
351 up->port.read_status_mask |= UART_LSR_DR;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100352 serial_out(up, UART_IER, up->ier);
353 }
354
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300355 pm_runtime_mark_last_busy(up->dev);
356 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530357}
358
359static void serial_omap_stop_rx(struct uart_port *port)
360{
Felipe Balbic990f352012-08-23 13:32:41 +0300361 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530362
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300363 pm_runtime_get_sync(up->dev);
Dimitris Lampridiscab53dc2014-03-13 15:11:46 +0200364 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
Govindraj.Rb6126332010-09-27 20:20:49 +0530365 up->port.read_status_mask &= ~UART_LSR_DR;
366 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300367 pm_runtime_mark_last_busy(up->dev);
368 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530369}
370
Felipe Balbibf63a082012-09-06 15:45:25 +0300371static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530372{
373 struct circ_buf *xmit = &up->port.state->xmit;
374 int count;
375
376 if (up->port.x_char) {
377 serial_out(up, UART_TX, up->port.x_char);
378 up->port.icount.tx++;
379 up->port.x_char = 0;
380 return;
381 }
382 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
383 serial_omap_stop_tx(&up->port);
384 return;
385 }
Greg Kroah-Hartman355fe562013-08-27 16:02:18 -0700386 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530387 do {
388 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
389 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
390 up->port.icount.tx++;
391 if (uart_circ_empty(xmit))
392 break;
393 } while (--count > 0);
394
Felipe Balbi6bf78962014-04-23 09:58:27 -0500395 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Govindraj.Rb6126332010-09-27 20:20:49 +0530396 uart_write_wakeup(&up->port);
397
398 if (uart_circ_empty(xmit))
399 serial_omap_stop_tx(&up->port);
400}
401
402static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
403{
404 if (!(up->ier & UART_IER_THRI)) {
405 up->ier |= UART_IER_THRI;
406 serial_out(up, UART_IER, up->ier);
407 }
408}
409
410static void serial_omap_start_tx(struct uart_port *port)
411{
Felipe Balbic990f352012-08-23 13:32:41 +0300412 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100413 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530414
Felipe Balbi49457432012-09-06 15:45:21 +0300415 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100416
Philippe Proulx018e7442013-10-23 18:49:58 -0400417 /* Handle RS-485 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100418 if (port->rs485.flags & SER_RS485_ENABLED) {
Philippe Proulx018e7442013-10-23 18:49:58 -0400419 /* Fire THR interrupts when FIFO is below trigger level */
420 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
421 serial_out(up, UART_OMAP_SCR, up->scr);
422
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100423 /* if rts not already enabled */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100424 res = (port->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100425 if (gpio_get_value(up->rts_gpio) != res) {
426 gpio_set_value(up->rts_gpio, res);
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100427 if (port->rs485.delay_rts_before_send > 0)
428 mdelay(port->rs485.delay_rts_before_send);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100429 }
430 }
431
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +0100432 if ((port->rs485.flags & SER_RS485_ENABLED) &&
433 !(port->rs485.flags & SER_RS485_RX_DURING_TX))
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100434 serial_omap_stop_rx(port);
435
Felipe Balbi49457432012-09-06 15:45:21 +0300436 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300437 pm_runtime_mark_last_busy(up->dev);
438 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530439}
440
Russell King3af08bd2012-10-05 13:32:08 +0100441static void serial_omap_throttle(struct uart_port *port)
442{
443 struct uart_omap_port *up = to_uart_omap_port(port);
444 unsigned long flags;
445
446 pm_runtime_get_sync(up->dev);
447 spin_lock_irqsave(&up->port.lock, flags);
448 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
449 serial_out(up, UART_IER, up->ier);
450 spin_unlock_irqrestore(&up->port.lock, flags);
451 pm_runtime_mark_last_busy(up->dev);
452 pm_runtime_put_autosuspend(up->dev);
453}
454
455static void serial_omap_unthrottle(struct uart_port *port)
456{
457 struct uart_omap_port *up = to_uart_omap_port(port);
458 unsigned long flags;
459
460 pm_runtime_get_sync(up->dev);
461 spin_lock_irqsave(&up->port.lock, flags);
462 up->ier |= UART_IER_RLSI | UART_IER_RDI;
463 serial_out(up, UART_IER, up->ier);
464 spin_unlock_irqrestore(&up->port.lock, flags);
465 pm_runtime_mark_last_busy(up->dev);
466 pm_runtime_put_autosuspend(up->dev);
467}
468
Govindraj.Rb6126332010-09-27 20:20:49 +0530469static unsigned int check_modem_status(struct uart_omap_port *up)
470{
471 unsigned int status;
472
473 status = serial_in(up, UART_MSR);
474 status |= up->msr_saved_flags;
475 up->msr_saved_flags = 0;
476 if ((status & UART_MSR_ANY_DELTA) == 0)
477 return status;
478
479 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
480 up->port.state != NULL) {
481 if (status & UART_MSR_TERI)
482 up->port.icount.rng++;
483 if (status & UART_MSR_DDSR)
484 up->port.icount.dsr++;
485 if (status & UART_MSR_DDCD)
486 uart_handle_dcd_change
487 (&up->port, status & UART_MSR_DCD);
488 if (status & UART_MSR_DCTS)
489 uart_handle_cts_change
490 (&up->port, status & UART_MSR_CTS);
491 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
492 }
493
494 return status;
495}
496
Felipe Balbi72256cb2012-09-06 15:45:24 +0300497static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
498{
499 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530500 unsigned char ch = 0;
501
502 if (likely(lsr & UART_LSR_DR))
503 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300504
505 up->port.icount.rx++;
506 flag = TTY_NORMAL;
507
508 if (lsr & UART_LSR_BI) {
509 flag = TTY_BREAK;
510 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
511 up->port.icount.brk++;
512 /*
513 * We do the SysRQ and SAK checking
514 * here because otherwise the break
515 * may get masked by ignore_status_mask
516 * or read_status_mask.
517 */
518 if (uart_handle_break(&up->port))
519 return;
520
521 }
522
523 if (lsr & UART_LSR_PE) {
524 flag = TTY_PARITY;
525 up->port.icount.parity++;
526 }
527
528 if (lsr & UART_LSR_FE) {
529 flag = TTY_FRAME;
530 up->port.icount.frame++;
531 }
532
533 if (lsr & UART_LSR_OE)
534 up->port.icount.overrun++;
535
536#ifdef CONFIG_SERIAL_OMAP_CONSOLE
537 if (up->port.line == up->port.cons->index) {
538 /* Recover the break flag from console xmit */
539 lsr |= up->lsr_break_flag;
540 }
541#endif
542 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
543}
544
545static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
546{
547 unsigned char ch = 0;
548 unsigned int flag;
549
550 if (!(lsr & UART_LSR_DR))
551 return;
552
553 ch = serial_in(up, UART_RX);
554 flag = TTY_NORMAL;
555 up->port.icount.rx++;
556
557 if (uart_handle_sysrq_char(&up->port, ch))
558 return;
559
560 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
561}
562
Govindraj.Rb6126332010-09-27 20:20:49 +0530563/**
564 * serial_omap_irq() - This handles the interrupt from one port
565 * @irq: uart port irq number
566 * @dev_id: uart port info
567 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300568static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530569{
570 struct uart_omap_port *up = dev_id;
571 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300572 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700573 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300574 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530575
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300576 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300577 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300578
Felipe Balbi72256cb2012-09-06 15:45:24 +0300579 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300580 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300581 if (iir & UART_IIR_NO_INT)
582 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530583
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700584 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300585 lsr = serial_in(up, UART_LSR);
586
587 /* extract IRQ type from IIR register */
588 type = iir & 0x3e;
589
590 switch (type) {
591 case UART_IIR_MSI:
592 check_modem_status(up);
593 break;
594 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300595 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300596 break;
597 case UART_IIR_RX_TIMEOUT:
598 /* FALLTHROUGH */
599 case UART_IIR_RDI:
600 serial_omap_rdi(up, lsr);
601 break;
602 case UART_IIR_RLSI:
603 serial_omap_rlsi(up, lsr);
604 break;
605 case UART_IIR_CTS_RTS_DSR:
606 /* simply try again */
607 break;
608 case UART_IIR_XOFF:
609 /* FALLTHROUGH */
610 default:
611 break;
612 }
Martin Townsende60f9fd2017-10-20 22:17:52 +0100613 } while (max_count--);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300614
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300615 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300616
Jiri Slaby2e124b42013-01-03 15:53:06 +0100617 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300618
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300619 pm_runtime_mark_last_busy(up->dev);
620 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530621 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300622
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700623 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530624}
625
626static unsigned int serial_omap_tx_empty(struct uart_port *port)
627{
Felipe Balbic990f352012-08-23 13:32:41 +0300628 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530629 unsigned long flags = 0;
630 unsigned int ret = 0;
631
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300632 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530633 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530634 spin_lock_irqsave(&up->port.lock, flags);
635 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
636 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300637 pm_runtime_mark_last_busy(up->dev);
638 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530639 return ret;
640}
641
642static unsigned int serial_omap_get_mctrl(struct uart_port *port)
643{
Felipe Balbic990f352012-08-23 13:32:41 +0300644 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530645 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530646 unsigned int ret = 0;
647
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300648 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530649 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300650 pm_runtime_mark_last_busy(up->dev);
651 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530652
Rajendra Nayakba774332011-12-14 17:25:43 +0530653 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530654
655 if (status & UART_MSR_DCD)
656 ret |= TIOCM_CAR;
657 if (status & UART_MSR_RI)
658 ret |= TIOCM_RNG;
659 if (status & UART_MSR_DSR)
660 ret |= TIOCM_DSR;
661 if (status & UART_MSR_CTS)
662 ret |= TIOCM_CTS;
663 return ret;
664}
665
666static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
667{
Felipe Balbic990f352012-08-23 13:32:41 +0300668 struct uart_omap_port *up = to_uart_omap_port(port);
Peter Hurley348f9bb2015-01-25 14:44:53 -0500669 unsigned char mcr = 0, old_mcr, lcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530670
Rajendra Nayakba774332011-12-14 17:25:43 +0530671 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530672 if (mctrl & TIOCM_RTS)
673 mcr |= UART_MCR_RTS;
674 if (mctrl & TIOCM_DTR)
675 mcr |= UART_MCR_DTR;
676 if (mctrl & TIOCM_OUT1)
677 mcr |= UART_MCR_OUT1;
678 if (mctrl & TIOCM_OUT2)
679 mcr |= UART_MCR_OUT2;
680 if (mctrl & TIOCM_LOOP)
681 mcr |= UART_MCR_LOOP;
682
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300683 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100684 old_mcr = serial_in(up, UART_MCR);
685 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
686 UART_MCR_DTR | UART_MCR_RTS);
687 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530688 serial_out(up, UART_MCR, up->mcr);
Peter Hurley348f9bb2015-01-25 14:44:53 -0500689
690 /* Turn off autoRTS if RTS is lowered; restore autoRTS if RTS raised */
691 lcr = serial_in(up, UART_LCR);
692 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
693 if ((mctrl & TIOCM_RTS) && (port->status & UPSTAT_AUTORTS))
694 up->efr |= UART_EFR_RTS;
695 else
Lukas Wunner2a71de22017-10-21 10:50:18 +0200696 up->efr &= ~UART_EFR_RTS;
Peter Hurley348f9bb2015-01-25 14:44:53 -0500697 serial_out(up, UART_EFR, up->efr);
698 serial_out(up, UART_LCR, lcr);
699
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300700 pm_runtime_mark_last_busy(up->dev);
701 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530702}
703
704static void serial_omap_break_ctl(struct uart_port *port, int break_state)
705{
Felipe Balbic990f352012-08-23 13:32:41 +0300706 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530707 unsigned long flags = 0;
708
Rajendra Nayakba774332011-12-14 17:25:43 +0530709 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300710 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530711 spin_lock_irqsave(&up->port.lock, flags);
712 if (break_state == -1)
713 up->lcr |= UART_LCR_SBC;
714 else
715 up->lcr &= ~UART_LCR_SBC;
716 serial_out(up, UART_LCR, up->lcr);
717 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300718 pm_runtime_mark_last_busy(up->dev);
719 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530720}
721
722static int serial_omap_startup(struct uart_port *port)
723{
Felipe Balbic990f352012-08-23 13:32:41 +0300724 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530725 unsigned long flags = 0;
726 int retval;
727
728 /*
729 * Allocate the IRQ
730 */
731 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
732 up->name, up);
733 if (retval)
734 return retval;
735
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700736 /* Optional wake-up IRQ */
737 if (up->wakeirq) {
Tony Lindgrenee83bd3b2015-06-09 23:35:00 -0700738 retval = dev_pm_set_dedicated_wake_irq(up->dev, up->wakeirq);
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700739 if (retval) {
740 free_irq(up->port.irq, up);
741 return retval;
742 }
Tony Lindgren2a0b9652013-10-22 06:49:48 -0700743 }
744
Rajendra Nayakba774332011-12-14 17:25:43 +0530745 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530746
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300747 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530748 /*
749 * Clear the FIFO buffers and disable them.
750 * (they will be reenabled in set_termios())
751 */
752 serial_omap_clear_fifos(up);
Govindraj.Rb6126332010-09-27 20:20:49 +0530753
754 /*
755 * Clear the interrupt registers.
756 */
757 (void) serial_in(up, UART_LSR);
758 if (serial_in(up, UART_LSR) & UART_LSR_DR)
759 (void) serial_in(up, UART_RX);
760 (void) serial_in(up, UART_IIR);
761 (void) serial_in(up, UART_MSR);
762
763 /*
764 * Now, initialize the UART
765 */
766 serial_out(up, UART_LCR, UART_LCR_WLEN8);
767 spin_lock_irqsave(&up->port.lock, flags);
768 /*
769 * Most PC uarts need OUT2 raised to enable interrupts.
770 */
771 up->port.mctrl |= TIOCM_OUT2;
772 serial_omap_set_mctrl(&up->port, up->port.mctrl);
773 spin_unlock_irqrestore(&up->port.lock, flags);
774
775 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530776 /*
777 * Finally, enable interrupts. Note: Modem status interrupts
778 * are set via set_termios(), which will be occurring imminently
779 * anyway, so we don't enable them here.
780 */
781 up->ier = UART_IER_RLSI | UART_IER_RDI;
782 serial_out(up, UART_IER, up->ier);
783
Jarkko Nikula78841462011-01-24 17:51:22 +0200784 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300785 up->wer = OMAP_UART_WER_MOD_WKUP;
786 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
787 up->wer |= OMAP_UART_TX_WAKEUP_EN;
788
789 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200790
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300791 pm_runtime_mark_last_busy(up->dev);
792 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530793 up->port_activity = jiffies;
794 return 0;
795}
796
797static void serial_omap_shutdown(struct uart_port *port)
798{
Felipe Balbic990f352012-08-23 13:32:41 +0300799 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530800 unsigned long flags = 0;
801
Rajendra Nayakba774332011-12-14 17:25:43 +0530802 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530803
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300804 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530805 /*
806 * Disable interrupts from this port
807 */
808 up->ier = 0;
809 serial_out(up, UART_IER, 0);
810
811 spin_lock_irqsave(&up->port.lock, flags);
812 up->port.mctrl &= ~TIOCM_OUT2;
813 serial_omap_set_mctrl(&up->port, up->port.mctrl);
814 spin_unlock_irqrestore(&up->port.lock, flags);
815
816 /*
817 * Disable break condition and FIFOs
818 */
819 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
820 serial_omap_clear_fifos(up);
821
822 /*
823 * Read data port to reset things, and then free the irq
824 */
825 if (serial_in(up, UART_LSR) & UART_LSR_DR)
826 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530827
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300828 pm_runtime_mark_last_busy(up->dev);
829 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530830 free_irq(up->port.irq, up);
Tony Lindgrenee83bd3b2015-06-09 23:35:00 -0700831 dev_pm_clear_wake_irq(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530832}
833
Govindraj.R2fd14962011-11-09 17:41:21 +0530834static void serial_omap_uart_qos_work(struct work_struct *work)
835{
836 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
837 qos_work);
838
839 pm_qos_update_request(&up->pm_qos_request, up->latency);
840}
841
Govindraj.Rb6126332010-09-27 20:20:49 +0530842static void
843serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
844 struct ktermios *old)
845{
Felipe Balbic990f352012-08-23 13:32:41 +0300846 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530847 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530848 unsigned long flags = 0;
849 unsigned int baud, quot;
850
851 switch (termios->c_cflag & CSIZE) {
852 case CS5:
853 cval = UART_LCR_WLEN5;
854 break;
855 case CS6:
856 cval = UART_LCR_WLEN6;
857 break;
858 case CS7:
859 cval = UART_LCR_WLEN7;
860 break;
861 default:
862 case CS8:
863 cval = UART_LCR_WLEN8;
864 break;
865 }
866
867 if (termios->c_cflag & CSTOPB)
868 cval |= UART_LCR_STOP;
869 if (termios->c_cflag & PARENB)
870 cval |= UART_LCR_PARITY;
871 if (!(termios->c_cflag & PARODD))
872 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100873 if (termios->c_cflag & CMSPAR)
874 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530875
876 /*
877 * Ask the core to calculate the divisor for us.
878 */
879
880 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
881 quot = serial_omap_get_divisor(port, baud);
882
Govindraj.R2fd14962011-11-09 17:41:21 +0530883 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700884 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530885 up->latency = up->calc_latency;
886 schedule_work(&up->qos_work);
887
Govindraj.Rc538d202011-11-07 18:57:03 +0530888 up->dll = quot & 0xff;
889 up->dlh = quot >> 8;
890 up->mdr1 = UART_OMAP_MDR1_DISABLE;
891
Govindraj.Rb6126332010-09-27 20:20:49 +0530892 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
893 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530894
895 /*
896 * Ok, we're now changing the port state. Do it with
897 * interrupts disabled.
898 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300899 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530900 spin_lock_irqsave(&up->port.lock, flags);
901
902 /*
903 * Update the per-port timeout.
904 */
905 uart_update_timeout(port, termios->c_cflag, baud);
906
907 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
908 if (termios->c_iflag & INPCK)
909 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
910 if (termios->c_iflag & (BRKINT | PARMRK))
911 up->port.read_status_mask |= UART_LSR_BI;
912
913 /*
914 * Characters to ignore
915 */
916 up->port.ignore_status_mask = 0;
917 if (termios->c_iflag & IGNPAR)
918 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
919 if (termios->c_iflag & IGNBRK) {
920 up->port.ignore_status_mask |= UART_LSR_BI;
921 /*
922 * If we're ignoring parity and break indicators,
923 * ignore overruns too (for real raw support).
924 */
925 if (termios->c_iflag & IGNPAR)
926 up->port.ignore_status_mask |= UART_LSR_OE;
927 }
928
929 /*
930 * ignore all characters if CREAD is not set
931 */
932 if ((termios->c_cflag & CREAD) == 0)
933 up->port.ignore_status_mask |= UART_LSR_DR;
934
935 /*
936 * Modem status interrupts
937 */
938 up->ier &= ~UART_IER_MSI;
939 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
940 up->ier |= UART_IER_MSI;
941 serial_out(up, UART_IER, up->ier);
942 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530943 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500944 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530945
946 /* FIFOs and DMA Settings */
947
948 /* FCR can be changed only when the
949 * baud clock is not running
950 * DLL_REG and DLH_REG set to 0.
951 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800952 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530953 serial_out(up, UART_DLL, 0);
954 serial_out(up, UART_DLM, 0);
955 serial_out(up, UART_LCR, 0);
956
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800957 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530958
Russell King08bd4902012-10-05 13:54:53 +0100959 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100960 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530961 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
962
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800963 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100964 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530965 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
966 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700967
Alexey Pelykh1f663962013-04-03 14:31:46 -0400968 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
969 /*
970 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
971 * sets Enables the granularity of 1 for TRIGGER RX
972 * level. Along with setting RX FIFO trigger level
973 * to 1 (as noted below, 16 characters) and TLR[3:0]
974 * to zero this will result RX FIFO threshold level
975 * to 1 character, instead of 16 as noted in comment
976 * below.
977 */
978
Felipe Balbi6721ab72012-09-06 15:45:40 +0300979 /* Set receive FIFO threshold to 16 characters and
Philippe Proulx018e7442013-10-23 18:49:58 -0400980 * transmit FIFO threshold to 32 spaces
Felipe Balbi6721ab72012-09-06 15:45:40 +0300981 */
Felipe Balbi49457432012-09-06 15:45:21 +0300982 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300983 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
984 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
985 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800986
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700987 serial_out(up, UART_FCR, up->fcr);
988 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
989
Govindraj.Rc538d202011-11-07 18:57:03 +0530990 serial_out(up, UART_OMAP_SCR, up->scr);
991
Russell King08bd4902012-10-05 13:54:53 +0100992 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800993 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530994 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100995 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
996 serial_out(up, UART_EFR, up->efr);
997 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530998
999 /* Protocol, Baud Rate, and Interrupt Settings */
1000
Govindraj.R94734742011-11-07 19:00:33 +05301001 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1002 serial_omap_mdr1_errataset(up, up->mdr1);
1003 else
1004 serial_out(up, UART_OMAP_MDR1, up->mdr1);
1005
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001006 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301007 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1008
1009 serial_out(up, UART_LCR, 0);
1010 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001011 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301012
Govindraj.Rc538d202011-11-07 18:57:03 +05301013 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
1014 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +05301015
1016 serial_out(up, UART_LCR, 0);
1017 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001018 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301019
1020 serial_out(up, UART_EFR, up->efr);
1021 serial_out(up, UART_LCR, cval);
1022
Alexey Pelykh5fe21232013-01-16 05:08:06 -05001023 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +05301024 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +05301025 else
Govindraj.Rc538d202011-11-07 18:57:03 +05301026 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
1027
Govindraj.R94734742011-11-07 19:00:33 +05301028 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1029 serial_omap_mdr1_errataset(up, up->mdr1);
1030 else
1031 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +05301032
Russell Kingc533e512012-10-06 09:34:36 +01001033 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +01001034 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301035
Russell Kingc533e512012-10-06 09:34:36 +01001036 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
1037 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
1038 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301039
Russell Kingc533e512012-10-06 09:34:36 +01001040 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001041 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1042 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1043 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301044
Russell Kingc7d059c2012-10-06 09:12:44 +01001045 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301046
Peter Hurley391f93f2015-01-25 14:44:51 -05001047 up->port.status &= ~(UPSTAT_AUTOCTS | UPSTAT_AUTORTS | UPSTAT_AUTOXOFF);
1048
Russell King08bd4902012-10-05 13:54:53 +01001049 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Peter Hurley348f9bb2015-01-25 14:44:53 -05001050 /* Enable AUTOCTS (autoRTS is enabled when RTS is raised) */
Peter Hurley391f93f2015-01-25 14:44:51 -05001051 up->port.status |= UPSTAT_AUTOCTS | UPSTAT_AUTORTS;
Peter Hurley348f9bb2015-01-25 14:44:53 -05001052 up->efr |= UART_EFR_CTS;
Russell King0d5b1662012-10-05 23:48:28 +01001053 } else {
1054 /* Disable AUTORTS and AUTOCTS */
1055 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301056 }
1057
Russell King01d70bb2012-10-15 16:50:59 +01001058 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001059 /* clear SW control mode bits */
1060 up->efr &= OMAP_UART_SW_CLR;
1061
1062 /*
1063 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001064 * Enable XON/XOFF flow control on input.
1065 * Receiver compares XON1, XOFF1.
1066 */
Russell King3af08bd2012-10-05 13:32:08 +01001067 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001068 up->efr |= OMAP_UART_SW_RX;
1069
Russell King01d70bb2012-10-15 16:50:59 +01001070 /*
Russell King3af08bd2012-10-05 13:32:08 +01001071 * IXOFF Flag:
1072 * Enable XON/XOFF flow control on output.
1073 * Transmit XON1, XOFF1
1074 */
Peter Hurley391f93f2015-01-25 14:44:51 -05001075 if (termios->c_iflag & IXOFF) {
1076 up->port.status |= UPSTAT_AUTOXOFF;
Russell King3af08bd2012-10-05 13:32:08 +01001077 up->efr |= OMAP_UART_SW_TX;
Peter Hurley391f93f2015-01-25 14:44:51 -05001078 }
Russell King3af08bd2012-10-05 13:32:08 +01001079
1080 /*
Russell King01d70bb2012-10-15 16:50:59 +01001081 * IXANY Flag:
1082 * Enable any character to restart output.
1083 * Operation resumes after receiving any
1084 * character after recognition of the XOFF character
1085 */
1086 if (termios->c_iflag & IXANY)
1087 up->mcr |= UART_MCR_XONANY;
1088 else
1089 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001090 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001091 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001092 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1093 serial_out(up, UART_EFR, up->efr);
1094 serial_out(up, UART_LCR, up->lcr);
1095
Govindraj.Rb6126332010-09-27 20:20:49 +05301096 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301097
1098 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001099 pm_runtime_mark_last_busy(up->dev);
1100 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301101 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301102}
1103
1104static void
1105serial_omap_pm(struct uart_port *port, unsigned int state,
1106 unsigned int oldstate)
1107{
Felipe Balbic990f352012-08-23 13:32:41 +03001108 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301109 unsigned char efr;
1110
Rajendra Nayakba774332011-12-14 17:25:43 +05301111 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301112
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001113 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001114 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301115 efr = serial_in(up, UART_EFR);
1116 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1117 serial_out(up, UART_LCR, 0);
1118
1119 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001120 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301121 serial_out(up, UART_EFR, efr);
1122 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301123
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001124 pm_runtime_mark_last_busy(up->dev);
1125 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301126}
1127
1128static void serial_omap_release_port(struct uart_port *port)
1129{
1130 dev_dbg(port->dev, "serial_omap_release_port+\n");
1131}
1132
1133static int serial_omap_request_port(struct uart_port *port)
1134{
1135 dev_dbg(port->dev, "serial_omap_request_port+\n");
1136 return 0;
1137}
1138
1139static void serial_omap_config_port(struct uart_port *port, int flags)
1140{
Felipe Balbic990f352012-08-23 13:32:41 +03001141 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301142
1143 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301144 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301145 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001146 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301147}
1148
1149static int
1150serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1151{
1152 /* we don't want the core code to modify any port params */
1153 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1154 return -EINVAL;
1155}
1156
1157static const char *
1158serial_omap_type(struct uart_port *port)
1159{
Felipe Balbic990f352012-08-23 13:32:41 +03001160 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301161
Rajendra Nayakba774332011-12-14 17:25:43 +05301162 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301163 return up->name;
1164}
1165
Govindraj.Rb6126332010-09-27 20:20:49 +05301166#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1167
Arnd Bergmannb4a512b2016-01-13 21:59:23 +01001168static void __maybe_unused wait_for_xmitr(struct uart_omap_port *up)
Govindraj.Rb6126332010-09-27 20:20:49 +05301169{
1170 unsigned int status, tmout = 10000;
1171
1172 /* Wait up to 10ms for the character(s) to be sent. */
1173 do {
1174 status = serial_in(up, UART_LSR);
1175
1176 if (status & UART_LSR_BI)
1177 up->lsr_break_flag = UART_LSR_BI;
1178
1179 if (--tmout == 0)
1180 break;
1181 udelay(1);
1182 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1183
1184 /* Wait up to 1s for flow control if necessary */
1185 if (up->port.flags & UPF_CONS_FLOW) {
1186 tmout = 1000000;
1187 for (tmout = 1000000; tmout; tmout--) {
1188 unsigned int msr = serial_in(up, UART_MSR);
1189
1190 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1191 if (msr & UART_MSR_CTS)
1192 break;
1193
1194 udelay(1);
1195 }
1196 }
1197}
1198
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001199#ifdef CONFIG_CONSOLE_POLL
1200
1201static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1202{
Felipe Balbic990f352012-08-23 13:32:41 +03001203 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301204
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001205 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001206 wait_for_xmitr(up);
1207 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001208 pm_runtime_mark_last_busy(up->dev);
1209 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001210}
1211
1212static int serial_omap_poll_get_char(struct uart_port *port)
1213{
Felipe Balbic990f352012-08-23 13:32:41 +03001214 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301215 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001216
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001217 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301218 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001219 if (!(status & UART_LSR_DR)) {
1220 status = NO_POLL_CHAR;
1221 goto out;
1222 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001223
Govindraj.Rfcdca752011-02-28 18:12:23 +05301224 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001225
1226out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001227 pm_runtime_mark_last_busy(up->dev);
1228 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001229
Govindraj.Rfcdca752011-02-28 18:12:23 +05301230 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001231}
1232
1233#endif /* CONFIG_CONSOLE_POLL */
1234
1235#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1236
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301237#ifdef CONFIG_SERIAL_EARLYCON
Jeffy Chenb38dd0e2017-07-18 14:02:55 +08001238static unsigned int omap_serial_early_in(struct uart_port *port, int offset)
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301239{
1240 offset <<= port->regshift;
1241 return readw(port->membase + offset);
1242}
1243
Jeffy Chenb38dd0e2017-07-18 14:02:55 +08001244static void omap_serial_early_out(struct uart_port *port, int offset,
1245 int value)
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301246{
1247 offset <<= port->regshift;
1248 writew(value, port->membase + offset);
1249}
1250
Jeffy Chenb38dd0e2017-07-18 14:02:55 +08001251static void omap_serial_early_putc(struct uart_port *port, int c)
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301252{
1253 unsigned int status;
1254
1255 for (;;) {
1256 status = omap_serial_early_in(port, UART_LSR);
1257 if ((status & BOTH_EMPTY) == BOTH_EMPTY)
1258 break;
1259 cpu_relax();
1260 }
1261 omap_serial_early_out(port, UART_TX, c);
1262}
1263
Jeffy Chenb38dd0e2017-07-18 14:02:55 +08001264static void early_omap_serial_write(struct console *console, const char *s,
1265 unsigned int count)
Lokesh Vutla28ec9572017-01-19 15:29:38 +05301266{
1267 struct earlycon_device *device = console->data;
1268 struct uart_port *port = &device->port;
1269
1270 uart_console_write(port, s, count, omap_serial_early_putc);
1271}
1272
1273static int __init early_omap_serial_setup(struct earlycon_device *device,
1274 const char *options)
1275{
1276 struct uart_port *port = &device->port;
1277
1278 if (!(device->port.membase || device->port.iobase))
1279 return -ENODEV;
1280
1281 port->regshift = 2;
1282 device->con->write = early_omap_serial_write;
1283 return 0;
1284}
1285
1286OF_EARLYCON_DECLARE(omapserial, "ti,omap2-uart", early_omap_serial_setup);
1287OF_EARLYCON_DECLARE(omapserial, "ti,omap3-uart", early_omap_serial_setup);
1288OF_EARLYCON_DECLARE(omapserial, "ti,omap4-uart", early_omap_serial_setup);
1289#endif /* CONFIG_SERIAL_EARLYCON */
1290
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301291static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001292
1293static struct uart_driver serial_omap_reg;
1294
Govindraj.Rb6126332010-09-27 20:20:49 +05301295static void serial_omap_console_putchar(struct uart_port *port, int ch)
1296{
Felipe Balbic990f352012-08-23 13:32:41 +03001297 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301298
1299 wait_for_xmitr(up);
1300 serial_out(up, UART_TX, ch);
1301}
1302
1303static void
1304serial_omap_console_write(struct console *co, const char *s,
1305 unsigned int count)
1306{
1307 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1308 unsigned long flags;
1309 unsigned int ier;
1310 int locked = 1;
1311
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001312 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301313
Govindraj.Rb6126332010-09-27 20:20:49 +05301314 local_irq_save(flags);
1315 if (up->port.sysrq)
1316 locked = 0;
1317 else if (oops_in_progress)
1318 locked = spin_trylock(&up->port.lock);
1319 else
1320 spin_lock(&up->port.lock);
1321
1322 /*
1323 * First save the IER then disable the interrupts
1324 */
1325 ier = serial_in(up, UART_IER);
1326 serial_out(up, UART_IER, 0);
1327
1328 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1329
1330 /*
1331 * Finally, wait for transmitter to become empty
1332 * and restore the IER
1333 */
1334 wait_for_xmitr(up);
1335 serial_out(up, UART_IER, ier);
1336 /*
1337 * The receive handling will happen properly because the
1338 * receive ready bit will still be set; it is not cleared
1339 * on read. However, modem control will not, we must
1340 * call it if we have saved something in the saved flags
1341 * while processing with interrupts off.
1342 */
1343 if (up->msr_saved_flags)
1344 check_modem_status(up);
1345
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001346 pm_runtime_mark_last_busy(up->dev);
1347 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301348 if (locked)
1349 spin_unlock(&up->port.lock);
1350 local_irq_restore(flags);
1351}
1352
1353static int __init
1354serial_omap_console_setup(struct console *co, char *options)
1355{
1356 struct uart_omap_port *up;
1357 int baud = 115200;
1358 int bits = 8;
1359 int parity = 'n';
1360 int flow = 'n';
1361
1362 if (serial_omap_console_ports[co->index] == NULL)
1363 return -ENODEV;
1364 up = serial_omap_console_ports[co->index];
1365
1366 if (options)
1367 uart_parse_options(options, &baud, &parity, &bits, &flow);
1368
1369 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1370}
1371
1372static struct console serial_omap_console = {
1373 .name = OMAP_SERIAL_NAME,
1374 .write = serial_omap_console_write,
1375 .device = uart_console_device,
1376 .setup = serial_omap_console_setup,
1377 .flags = CON_PRINTBUFFER,
1378 .index = -1,
1379 .data = &serial_omap_reg,
1380};
1381
1382static void serial_omap_add_console_port(struct uart_omap_port *up)
1383{
Rajendra Nayakba774332011-12-14 17:25:43 +05301384 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301385}
1386
1387#define OMAP_CONSOLE (&serial_omap_console)
1388
1389#else
1390
1391#define OMAP_CONSOLE NULL
1392
1393static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1394{}
1395
1396#endif
1397
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001398/* Enable or disable the rs485 support */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001399static int
Peter Hurley308bbc92016-01-12 15:14:46 -08001400serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485)
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001401{
1402 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001403 unsigned int mode;
1404 int val;
1405
1406 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001407
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001408 /* Disable interrupts from this port */
1409 mode = up->ier;
1410 up->ier = 0;
1411 serial_out(up, UART_IER, 0);
1412
Peter Hurley308bbc92016-01-12 15:14:46 -08001413 /* Clamp the delays to [0, 100ms] */
1414 rs485->delay_rts_before_send = min(rs485->delay_rts_before_send, 100U);
1415 rs485->delay_rts_after_send = min(rs485->delay_rts_after_send, 100U);
1416
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001417 /* store new config */
Peter Hurley308bbc92016-01-12 15:14:46 -08001418 port->rs485 = *rs485;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001419
1420 /*
1421 * Just as a precaution, only allow rs485
1422 * to be enabled if the gpio pin is valid
1423 */
1424 if (gpio_is_valid(up->rts_gpio)) {
1425 /* enable / disable rts */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001426 val = (port->rs485.flags & SER_RS485_ENABLED) ?
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001427 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001428 val = (port->rs485.flags & val) ? 1 : 0;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001429 gpio_set_value(up->rts_gpio, val);
1430 } else
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001431 port->rs485.flags &= ~SER_RS485_ENABLED;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001432
1433 /* Enable interrupts */
1434 up->ier = mode;
1435 serial_out(up, UART_IER, up->ier);
1436
Philippe Proulx018e7442013-10-23 18:49:58 -04001437 /* If RS-485 is disabled, make sure the THR interrupt is fired when
1438 * TX FIFO is below the trigger level.
1439 */
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001440 if (!(port->rs485.flags & SER_RS485_ENABLED) &&
Philippe Proulx018e7442013-10-23 18:49:58 -04001441 (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
1442 up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
1443 serial_out(up, UART_OMAP_SCR, up->scr);
1444 }
1445
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001446 pm_runtime_mark_last_busy(up->dev);
1447 pm_runtime_put_autosuspend(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001448
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001449 return 0;
1450}
1451
Bhumika Goyal2331e062017-01-25 23:18:52 +05301452static const struct uart_ops serial_omap_pops = {
Govindraj.Rb6126332010-09-27 20:20:49 +05301453 .tx_empty = serial_omap_tx_empty,
1454 .set_mctrl = serial_omap_set_mctrl,
1455 .get_mctrl = serial_omap_get_mctrl,
1456 .stop_tx = serial_omap_stop_tx,
1457 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001458 .throttle = serial_omap_throttle,
1459 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301460 .stop_rx = serial_omap_stop_rx,
1461 .enable_ms = serial_omap_enable_ms,
1462 .break_ctl = serial_omap_break_ctl,
1463 .startup = serial_omap_startup,
1464 .shutdown = serial_omap_shutdown,
1465 .set_termios = serial_omap_set_termios,
1466 .pm = serial_omap_pm,
1467 .type = serial_omap_type,
1468 .release_port = serial_omap_release_port,
1469 .request_port = serial_omap_request_port,
1470 .config_port = serial_omap_config_port,
1471 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001472#ifdef CONFIG_CONSOLE_POLL
1473 .poll_put_char = serial_omap_poll_put_char,
1474 .poll_get_char = serial_omap_poll_get_char,
1475#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301476};
1477
1478static struct uart_driver serial_omap_reg = {
1479 .owner = THIS_MODULE,
1480 .driver_name = "OMAP-SERIAL",
1481 .dev_name = OMAP_SERIAL_NAME,
1482 .nr = OMAP_MAX_HSUART_PORTS,
1483 .cons = OMAP_CONSOLE,
1484};
1485
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301486#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301487static int serial_omap_prepare(struct device *dev)
1488{
1489 struct uart_omap_port *up = dev_get_drvdata(dev);
1490
1491 up->is_suspending = true;
1492
1493 return 0;
1494}
1495
1496static void serial_omap_complete(struct device *dev)
1497{
1498 struct uart_omap_port *up = dev_get_drvdata(dev);
1499
1500 up->is_suspending = false;
1501}
1502
Govindraj.Rfcdca752011-02-28 18:12:23 +05301503static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301504{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301505 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301506
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301507 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001508 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301509
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001510 if (device_may_wakeup(dev))
1511 serial_omap_enable_wakeup(up, true);
1512 else
1513 serial_omap_enable_wakeup(up, false);
1514
Govindraj.Rb6126332010-09-27 20:20:49 +05301515 return 0;
1516}
1517
Govindraj.Rfcdca752011-02-28 18:12:23 +05301518static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301519{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301520 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301521
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001522 if (device_may_wakeup(dev))
1523 serial_omap_enable_wakeup(up, false);
1524
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301525 uart_resume_port(&serial_omap_reg, &up->port);
1526
Govindraj.Rb6126332010-09-27 20:20:49 +05301527 return 0;
1528}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301529#else
1530#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001531#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301532#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301533
Bill Pemberton9671f092012-11-19 13:21:50 -05001534static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301535{
1536 u32 mvr, scheme;
1537 u16 revision, major, minor;
1538
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001539 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301540
1541 /* Check revision register scheme */
1542 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1543
1544 switch (scheme) {
1545 case 0: /* Legacy Scheme: OMAP2/3 */
1546 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1547 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1548 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1549 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1550 break;
1551 case 1:
1552 /* New Scheme: OMAP4+ */
1553 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1554 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1555 OMAP_UART_MVR_MAJ_SHIFT;
1556 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1557 break;
1558 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001559 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301560 "Unknown %s revision, defaulting to highest\n",
1561 up->name);
1562 /* highest possible revision */
1563 major = 0xff;
1564 minor = 0xff;
1565 }
1566
1567 /* normalize revision for the driver */
1568 revision = UART_BUILD_REVISION(major, minor);
1569
1570 switch (revision) {
1571 case OMAP_UART_REV_46:
1572 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1573 UART_ERRATA_i291_DMA_FORCEIDLE);
1574 break;
1575 case OMAP_UART_REV_52:
1576 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1577 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001578 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301579 break;
1580 case OMAP_UART_REV_63:
1581 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001582 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301583 break;
1584 default:
1585 break;
1586 }
1587}
1588
Bill Pemberton9671f092012-11-19 13:21:50 -05001589static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301590{
1591 struct omap_uart_port_info *omap_up_info;
1592
1593 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1594 if (!omap_up_info)
1595 return NULL; /* out of memory */
1596
1597 of_property_read_u32(dev->of_node, "clock-frequency",
1598 &omap_up_info->uartclk);
Sebastian Reichel1b775de2017-03-28 17:59:30 +02001599
1600 omap_up_info->flags = UPF_BOOT_AUTOCONF;
1601
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301602 return omap_up_info;
1603}
1604
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001605static int serial_omap_probe_rs485(struct uart_omap_port *up,
1606 struct device_node *np)
1607{
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001608 struct serial_rs485 *rs485conf = &up->port.rs485;
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001609 enum of_gpio_flags flags;
1610 int ret;
1611
1612 rs485conf->flags = 0;
1613 up->rts_gpio = -EINVAL;
1614
1615 if (!np)
1616 return 0;
1617
1618 if (of_property_read_bool(np, "rs485-rts-active-high"))
1619 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1620 else
1621 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1622
1623 /* check for tx enable gpio */
1624 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1625 if (gpio_is_valid(up->rts_gpio)) {
Felipe Balbi404dc572014-04-23 09:58:30 -05001626 ret = devm_gpio_request(up->dev, up->rts_gpio, "omap-serial");
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001627 if (ret < 0)
1628 return ret;
1629 ret = gpio_direction_output(up->rts_gpio,
1630 flags & SER_RS485_RTS_AFTER_SEND);
1631 if (ret < 0)
1632 return ret;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001633 } else if (up->rts_gpio == -EPROBE_DEFER) {
1634 return -EPROBE_DEFER;
1635 } else {
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001636 up->rts_gpio = -EINVAL;
Michael Grzeschika64c1a12014-02-13 10:52:03 +01001637 }
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001638
Sascha Haueraf2f9272017-09-13 10:18:30 +02001639 of_get_rs485_mode(np, rs485conf);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001640
1641 return 0;
1642}
1643
Bill Pemberton9671f092012-11-19 13:21:50 -05001644static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301645{
Jingoo Han574de552013-07-30 17:06:57 +09001646 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
Felipe Balbicc516382014-04-23 09:58:31 -05001647 struct uart_omap_port *up;
1648 struct resource *mem;
Felipe Balbid044d232014-04-23 09:58:33 -05001649 void __iomem *base;
Felipe Balbicc516382014-04-23 09:58:31 -05001650 int uartirq = 0;
1651 int wakeirq = 0;
1652 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301653
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001654 /* The optional wakeirq may be specified in the board dts file */
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001655 if (pdev->dev.of_node) {
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001656 uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
1657 if (!uartirq)
1658 return -EPROBE_DEFER;
1659 wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301660 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001661 pdev->dev.platform_data = omap_up_info;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001662 } else {
Felipe Balbi54af6922014-04-23 09:58:32 -05001663 uartirq = platform_get_irq(pdev, 0);
1664 if (uartirq < 0)
1665 return -EPROBE_DEFER;
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001666 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301667
Felipe Balbid044d232014-04-23 09:58:33 -05001668 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1669 if (!up)
1670 return -ENOMEM;
Govindraj.Rb6126332010-09-27 20:20:49 +05301671
Felipe Balbid044d232014-04-23 09:58:33 -05001672 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1673 base = devm_ioremap_resource(&pdev->dev, mem);
1674 if (IS_ERR(base))
1675 return PTR_ERR(base);
Govindraj.Rb6126332010-09-27 20:20:49 +05301676
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001677 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301678 up->port.dev = &pdev->dev;
1679 up->port.type = PORT_OMAP;
1680 up->port.iotype = UPIO_MEM;
Tony Lindgren2a0b9652013-10-22 06:49:48 -07001681 up->port.irq = uartirq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301682 up->port.regshift = 2;
1683 up->port.fifosize = 64;
1684 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301685
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301686 if (pdev->dev.of_node)
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001687 ret = of_alias_get_id(pdev->dev.of_node, "serial");
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301688 else
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001689 ret = pdev->id;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301690
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001691 if (ret < 0) {
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301692 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001693 ret);
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301694 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301695 }
Sebastian Andrzej Siewior3c599582014-11-12 10:28:34 +01001696 up->port.line = ret;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301697
Nishanth Menon7af0ea52014-10-22 07:46:50 -05001698 if (up->port.line >= OMAP_MAX_HSUART_PORTS) {
1699 dev_err(&pdev->dev, "uart ID %d > MAX %d.\n", up->port.line,
1700 OMAP_MAX_HSUART_PORTS);
1701 ret = -ENXIO;
1702 goto err_port_line;
1703 }
1704
Doug Kehn1cf94d32015-03-24 08:19:27 -05001705 up->wakeirq = wakeirq;
1706 if (!up->wakeirq)
1707 dev_info(up->port.dev, "no wakeirq for uart%d\n",
1708 up->port.line);
1709
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001710 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1711 if (ret < 0)
1712 goto err_rs485;
1713
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301714 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301715 up->port.mapbase = mem->start;
Felipe Balbid044d232014-04-23 09:58:33 -05001716 up->port.membase = base;
Govindraj.Rb6126332010-09-27 20:20:49 +05301717 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301718 up->port.uartclk = omap_up_info->uartclk;
Ricardo Ribalda Delgadodadd7ec2014-11-06 22:46:14 +01001719 up->port.rs485_config = serial_omap_config_rs485;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301720 if (!up->port.uartclk) {
1721 up->port.uartclk = DEFAULT_CLK_SPEED;
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001722 dev_warn(&pdev->dev,
Philippe Proulx80d86112013-10-31 09:39:58 -04001723 "No clock speed specified: using default: %d\n",
Philippe Proulxe5f9bf72013-10-23 18:49:59 -04001724 DEFAULT_CLK_SPEED);
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301725 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301726
Govindraj.R2fd14962011-11-09 17:41:21 +05301727 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1728 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1729 pm_qos_add_request(&up->pm_qos_request,
1730 PM_QOS_CPU_DMA_LATENCY, up->latency);
Govindraj.R2fd14962011-11-09 17:41:21 +05301731 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1732
Felipe Balbi93220dc2012-09-06 15:45:27 +03001733 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001734 if (omap_up_info->autosuspend_timeout == 0)
1735 omap_up_info->autosuspend_timeout = -1;
Felipe Balbi5b6acc72014-04-23 09:58:29 -05001736
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001737 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301738 pm_runtime_use_autosuspend(&pdev->dev);
1739 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301740 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301741
1742 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301743 pm_runtime_enable(&pdev->dev);
1744
Govindraj.Rfcdca752011-02-28 18:12:23 +05301745 pm_runtime_get_sync(&pdev->dev);
1746
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301747 omap_serial_fill_features_erratas(up);
1748
Rajendra Nayakba774332011-12-14 17:25:43 +05301749 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301750 serial_omap_add_console_port(up);
1751
1752 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1753 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301754 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301755
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001756 pm_runtime_mark_last_busy(up->dev);
1757 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301758 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301759
1760err_add_port:
Johan Hovold77e6fe72017-04-10 11:21:39 +02001761 pm_runtime_dont_use_autosuspend(&pdev->dev);
1762 pm_runtime_put_sync(&pdev->dev);
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301763 pm_runtime_disable(&pdev->dev);
Semen Protsenko66cf1d82015-04-30 18:35:27 +03001764 pm_qos_remove_request(&up->pm_qos_request);
1765 device_init_wakeup(up->dev, false);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001766err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301767err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301768 return ret;
1769}
1770
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001771static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301772{
1773 struct uart_omap_port *up = platform_get_drvdata(dev);
1774
Johan Hovold099bd732017-04-10 11:21:38 +02001775 pm_runtime_get_sync(up->dev);
1776
1777 uart_remove_one_port(&serial_omap_reg, &up->port);
1778
1779 pm_runtime_dont_use_autosuspend(up->dev);
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001780 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001781 pm_runtime_disable(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001782 pm_qos_remove_request(&up->pm_qos_request);
Sanjay Singh Rawat93a2e472014-03-21 13:55:10 +05301783 device_init_wakeup(&dev->dev, false);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301784
Govindraj.Rb6126332010-09-27 20:20:49 +05301785 return 0;
1786}
1787
Govindraj.R94734742011-11-07 19:00:33 +05301788/*
1789 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1790 * The access to uart register after MDR1 Access
1791 * causes UART to corrupt data.
1792 *
1793 * Need a delay =
1794 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1795 * give 10 times as much
1796 */
1797static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1798{
1799 u8 timeout = 255;
1800
1801 serial_out(up, UART_OMAP_MDR1, mdr1);
1802 udelay(2);
1803 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1804 UART_FCR_CLEAR_RCVR);
1805 /*
1806 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1807 * TX_FIFO_E bit is 1.
1808 */
1809 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1810 (UART_LSR_THRE | UART_LSR_DR))) {
1811 timeout--;
1812 if (!timeout) {
1813 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001814 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301815 serial_in(up, UART_LSR));
1816 break;
1817 }
1818 udelay(1);
1819 }
1820}
1821
Rafael J. Wysockid39fe4e2014-12-13 00:41:36 +01001822#ifdef CONFIG_PM
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301823static void serial_omap_restore_context(struct uart_omap_port *up)
1824{
Govindraj.R94734742011-11-07 19:00:33 +05301825 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1826 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1827 else
1828 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1829
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301830 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1831 serial_out(up, UART_EFR, UART_EFR_ECB);
1832 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1833 serial_out(up, UART_IER, 0x0);
1834 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301835 serial_out(up, UART_DLL, up->dll);
1836 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301837 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1838 serial_out(up, UART_IER, up->ier);
1839 serial_out(up, UART_FCR, up->fcr);
1840 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1841 serial_out(up, UART_MCR, up->mcr);
1842 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301843 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301844 serial_out(up, UART_EFR, up->efr);
1845 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301846 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1847 serial_omap_mdr1_errataset(up, up->mdr1);
1848 else
1849 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001850 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301851}
1852
Govindraj.Rfcdca752011-02-28 18:12:23 +05301853static int serial_omap_runtime_suspend(struct device *dev)
1854{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301855 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301856
Wei Yongjun7f253012013-06-05 10:04:49 +08001857 if (!up)
1858 return -EINVAL;
1859
Sourav Poddarddd85e22013-05-15 21:05:38 +05301860 /*
1861 * When using 'no_console_suspend', the console UART must not be
1862 * suspended. Since driver suspend is managed by runtime suspend,
1863 * preventing runtime suspend (by returning error) will keep device
1864 * active during suspend.
1865 */
1866 if (up->is_suspending && !console_suspend_enabled &&
1867 uart_console(&up->port))
1868 return -EBUSY;
1869
Felipe Balbie5b57c02012-08-23 13:32:42 +03001870 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301871
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001872 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301873
Govindraj.R2fd14962011-11-09 17:41:21 +05301874 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1875 schedule_work(&up->qos_work);
1876
Govindraj.Rfcdca752011-02-28 18:12:23 +05301877 return 0;
1878}
1879
1880static int serial_omap_runtime_resume(struct device *dev)
1881{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301882 struct uart_omap_port *up = dev_get_drvdata(dev);
1883
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301884 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301885
Tony Lindgrend758c9c2014-03-25 11:48:47 -07001886 serial_omap_enable_wakeup(up, false);
1887
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301888 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001889 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301890 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301891 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301892 } else if (up->context_loss_cnt != loss_cnt) {
1893 serial_omap_restore_context(up);
1894 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301895 up->latency = up->calc_latency;
1896 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301897
Govindraj.Rfcdca752011-02-28 18:12:23 +05301898 return 0;
1899}
1900#endif
1901
1902static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1903 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1904 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1905 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301906 .prepare = serial_omap_prepare,
1907 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301908};
1909
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301910#if defined(CONFIG_OF)
1911static const struct of_device_id omap_serial_of_match[] = {
1912 { .compatible = "ti,omap2-uart" },
1913 { .compatible = "ti,omap3-uart" },
1914 { .compatible = "ti,omap4-uart" },
1915 {},
1916};
1917MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1918#endif
1919
Govindraj.Rb6126332010-09-27 20:20:49 +05301920static struct platform_driver serial_omap_driver = {
1921 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001922 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301923 .driver = {
Jean Delvare1349ba02016-01-21 09:46:12 +01001924 .name = OMAP_SERIAL_DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301925 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301926 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301927 },
1928};
1929
1930static int __init serial_omap_init(void)
1931{
1932 int ret;
1933
1934 ret = uart_register_driver(&serial_omap_reg);
1935 if (ret != 0)
1936 return ret;
1937 ret = platform_driver_register(&serial_omap_driver);
1938 if (ret != 0)
1939 uart_unregister_driver(&serial_omap_reg);
1940 return ret;
1941}
1942
1943static void __exit serial_omap_exit(void)
1944{
1945 platform_driver_unregister(&serial_omap_driver);
1946 uart_unregister_driver(&serial_omap_reg);
1947}
1948
1949module_init(serial_omap_init);
1950module_exit(serial_omap_exit);
1951
1952MODULE_DESCRIPTION("OMAP High Speed UART driver");
1953MODULE_LICENSE("GPL");
1954MODULE_AUTHOR("Texas Instruments Inc");