blob: 0acc6c5f729d6f107783e46c94a6f758716c5db1 [file] [log] [blame]
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +02001/*
Wim Van Sebroeckcb711a12009-11-15 13:44:54 +00002 * intel TCO Watchdog Driver
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +02003 *
Wim Van Sebroeckdeb91972011-10-19 23:59:26 +02004 * (c) Copyright 2006-2011 Wim Van Sebroeck <wim@iguana.be>.
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +02005 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 *
11 * Neither Wim Van Sebroeck nor Iguana vzw. admit liability nor
12 * provide warranty for any of this software. This material is
13 * provided "AS-IS" and at no charge.
14 *
15 * The TCO watchdog is implemented in the following I/O controller hubs:
16 * (See the intel documentation on http://developer.intel.com.)
Wim Van Sebroeckcb711a12009-11-15 13:44:54 +000017 * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
18 * document number 290687-002, 298242-027: 82801BA (ICH2)
19 * document number 290733-003, 290739-013: 82801CA (ICH3-S)
20 * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
21 * document number 290744-001, 290745-025: 82801DB (ICH4)
22 * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
23 * document number 273599-001, 273645-002: 82801E (C-ICH)
24 * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
25 * document number 300641-004, 300884-013: 6300ESB
26 * document number 301473-002, 301474-026: 82801F (ICH6)
27 * document number 313082-001, 313075-006: 631xESB, 632xESB
28 * document number 307013-003, 307014-024: 82801G (ICH7)
Wim Van Sebroeckd38bd472010-12-31 14:10:45 +000029 * document number 322896-001, 322897-001: NM10
Wim Van Sebroeckcb711a12009-11-15 13:44:54 +000030 * document number 313056-003, 313057-017: 82801H (ICH8)
31 * document number 316972-004, 316973-012: 82801I (ICH9)
32 * document number 319973-002, 319974-002: 82801J (ICH10)
Seth Heasley3c9d8ec2010-01-14 20:58:05 +000033 * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
Imre Kaloz4946f832009-12-07 20:42:26 +010034 * document number 320066-003, 320257-008: EP80597 (IICH)
Seth Heasley203f8d82011-01-07 17:11:08 -080035 * document number 324645-001, 324646-001: Cougar Point (CPT)
Seth Heasleyc54fb812010-11-17 12:15:08 -070036 * document number TBD : Patsburg (PBG)
Seth Heasley203f8d82011-01-07 17:11:08 -080037 * document number TBD : DH89xxCC
Seth Heasleyaa1f46522011-04-20 10:56:20 -070038 * document number TBD : Panther Point
Seth Heasley84e83c22012-01-23 16:40:55 -080039 * document number TBD : Lynx Point
James Ralston7fb9c1a2012-08-09 09:46:13 -070040 * document number TBD : Lynx Point-LP
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +020041 */
42
43/*
44 * Includes, defines, variables, module parameters, ...
45 */
46
Joe Perches27c766a2012-02-15 15:06:19 -080047#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
48
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +020049/* Module and version information */
Wim Van Sebroeck7944d3a2008-08-06 20:19:41 +000050#define DRV_NAME "iTCO_wdt"
Peter Tyser24b3a162014-03-10 16:34:55 -050051#define DRV_VERSION "1.11"
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +020052
53/* Includes */
Rafael J. Wysockif321c9cb2015-04-03 15:25:04 +020054#include <linux/acpi.h> /* For ACPI support */
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +020055#include <linux/module.h> /* For module specific items */
56#include <linux/moduleparam.h> /* For new moduleparam's */
57#include <linux/types.h> /* For standard types (like size_t) */
58#include <linux/errno.h> /* For the -ENODEV/... values */
59#include <linux/kernel.h> /* For printk/panic/... */
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +020060#include <linux/watchdog.h> /* For the watchdog specific items */
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +020061#include <linux/init.h> /* For __init/__exit/... */
62#include <linux/fs.h> /* For file operations */
63#include <linux/platform_device.h> /* For platform_driver framework */
64#include <linux/pci.h> /* For pci functions */
65#include <linux/ioport.h> /* For io-port access */
66#include <linux/spinlock.h> /* For spin_lock/spin_unlock/... */
Alan Cox0e6fa3f2008-05-19 14:06:25 +010067#include <linux/uaccess.h> /* For copy_to_user/put_user/... */
68#include <linux/io.h> /* For inb/outb/... */
Matt Fleming420b54d2015-08-06 13:46:24 +010069#include <linux/platform_data/itco_wdt.h>
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +020070
Alan Cox0e6fa3f2008-05-19 14:06:25 +010071#include "iTCO_vendor.h"
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +020072
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +020073/* Address definitions for the TCO */
Alan Cox0e6fa3f2008-05-19 14:06:25 +010074/* TCO base address */
Aaron Sierra887c8ec2012-04-20 14:14:11 -050075#define TCOBASE (iTCO_wdt_private.tco_res->start)
Alan Cox0e6fa3f2008-05-19 14:06:25 +010076/* SMI Control and Enable Register */
Aaron Sierra887c8ec2012-04-20 14:14:11 -050077#define SMI_EN (iTCO_wdt_private.smi_res->start)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +020078
Wim Van Sebroeck0a7e65822009-04-14 20:20:07 +000079#define TCO_RLD (TCOBASE + 0x00) /* TCO Timer Reload and Curr. Value */
80#define TCOv1_TMR (TCOBASE + 0x01) /* TCOv1 Timer Initial Value */
81#define TCO_DAT_IN (TCOBASE + 0x02) /* TCO Data In Register */
82#define TCO_DAT_OUT (TCOBASE + 0x03) /* TCO Data Out Register */
83#define TCO1_STS (TCOBASE + 0x04) /* TCO1 Status Register */
84#define TCO2_STS (TCOBASE + 0x06) /* TCO2 Status Register */
85#define TCO1_CNT (TCOBASE + 0x08) /* TCO1 Control Register */
86#define TCO2_CNT (TCOBASE + 0x0a) /* TCO2 Control Register */
87#define TCOv2_TMR (TCOBASE + 0x12) /* TCOv2 Timer Initial Value */
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +020088
89/* internal variables */
Alan Cox0e6fa3f2008-05-19 14:06:25 +010090static struct { /* this is private data for the iTCO_wdt device */
91 /* TCO version/generation */
92 unsigned int iTCO_version;
Aaron Sierra887c8ec2012-04-20 14:14:11 -050093 struct resource *tco_res;
94 struct resource *smi_res;
Peter Tyser24b3a162014-03-10 16:34:55 -050095 /*
96 * NO_REBOOT flag is Memory-Mapped GCS register bit 5 (TCO version 2),
97 * or memory-mapped PMC register bit 4 (TCO version 3).
98 */
99 struct resource *gcs_pmc_res;
100 unsigned long __iomem *gcs_pmc;
Alan Cox0e6fa3f2008-05-19 14:06:25 +0100101 /* the lock for io operations */
102 spinlock_t io_lock;
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500103 struct platform_device *dev;
Alan Cox0e6fa3f2008-05-19 14:06:25 +0100104 /* the PCI-device */
105 struct pci_dev *pdev;
Rafael J. Wysockif321c9cb2015-04-03 15:25:04 +0200106 /* whether or not the watchdog has been suspended */
107 bool suspended;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200108} iTCO_wdt_private;
109
110/* module parameters */
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200111#define WATCHDOG_TIMEOUT 30 /* 30 sec default heartbeat */
112static int heartbeat = WATCHDOG_TIMEOUT; /* in seconds */
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200113module_param(heartbeat, int, 0);
Pádraig Brady7e6811d2010-04-19 13:38:25 +0100114MODULE_PARM_DESC(heartbeat, "Watchdog timeout in seconds. "
115 "5..76 (TCO v1) or 3..614 (TCO v2), default="
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200116 __MODULE_STRING(WATCHDOG_TIMEOUT) ")");
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200117
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +0100118static bool nowayout = WATCHDOG_NOWAYOUT;
119module_param(nowayout, bool, 0);
Alan Cox0e6fa3f2008-05-19 14:06:25 +0100120MODULE_PARM_DESC(nowayout,
121 "Watchdog cannot be stopped once started (default="
122 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
Wim Van Sebroecke0333512006-11-12 18:05:09 +0100123
Wim Van Sebroeck0d098582011-12-26 15:23:51 +0100124static int turn_SMI_watchdog_clear_off = 1;
Wim Van Sebroeckdeb91972011-10-19 23:59:26 +0200125module_param(turn_SMI_watchdog_clear_off, int, 0);
126MODULE_PARM_DESC(turn_SMI_watchdog_clear_off,
Wim Van Sebroeck0d098582011-12-26 15:23:51 +0100127 "Turn off SMI clearing watchdog (depends on TCO-version)(default=1)");
Wim Van Sebroeckdeb91972011-10-19 23:59:26 +0200128
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200129/*
130 * Some TCO specific functions
131 */
132
Peter Tyser24b3a162014-03-10 16:34:55 -0500133/*
134 * The iTCO v1 and v2's internal timer is stored as ticks which decrement
135 * every 0.6 seconds. v3's internal timer is stored as seconds (some
136 * datasheets incorrectly state 0.6 seconds).
137 */
138static inline unsigned int seconds_to_ticks(int secs)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200139{
Peter Tyser24b3a162014-03-10 16:34:55 -0500140 return iTCO_wdt_private.iTCO_version == 3 ? secs : (secs * 10) / 6;
141}
142
143static inline unsigned int ticks_to_seconds(int ticks)
144{
145 return iTCO_wdt_private.iTCO_version == 3 ? ticks : (ticks * 6) / 10;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200146}
147
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100148static inline u32 no_reboot_bit(void)
149{
150 u32 enable_bit;
151
152 switch (iTCO_wdt_private.iTCO_version) {
153 case 3:
154 enable_bit = 0x00000010;
155 break;
156 case 2:
157 enable_bit = 0x00000020;
158 break;
159 case 4:
160 case 1:
161 default:
162 enable_bit = 0x00000002;
163 break;
164 }
165
166 return enable_bit;
167}
168
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200169static void iTCO_wdt_set_NO_REBOOT_bit(void)
170{
171 u32 val32;
172
173 /* Set the NO_REBOOT bit: this disables reboots */
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100174 if (iTCO_wdt_private.iTCO_version >= 2) {
Peter Tyser24b3a162014-03-10 16:34:55 -0500175 val32 = readl(iTCO_wdt_private.gcs_pmc);
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100176 val32 |= no_reboot_bit();
Peter Tyser24b3a162014-03-10 16:34:55 -0500177 writel(val32, iTCO_wdt_private.gcs_pmc);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200178 } else if (iTCO_wdt_private.iTCO_version == 1) {
179 pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100180 val32 |= no_reboot_bit();
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200181 pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
182 }
183}
184
185static int iTCO_wdt_unset_NO_REBOOT_bit(void)
186{
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100187 u32 enable_bit = no_reboot_bit();
188 u32 val32 = 0;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200189
190 /* Unset the NO_REBOOT bit: this enables reboots */
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100191 if (iTCO_wdt_private.iTCO_version >= 2) {
Peter Tyser24b3a162014-03-10 16:34:55 -0500192 val32 = readl(iTCO_wdt_private.gcs_pmc);
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100193 val32 &= ~enable_bit;
Peter Tyser24b3a162014-03-10 16:34:55 -0500194 writel(val32, iTCO_wdt_private.gcs_pmc);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200195
Peter Tyser24b3a162014-03-10 16:34:55 -0500196 val32 = readl(iTCO_wdt_private.gcs_pmc);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200197 } else if (iTCO_wdt_private.iTCO_version == 1) {
198 pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100199 val32 &= ~enable_bit;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200200 pci_write_config_dword(iTCO_wdt_private.pdev, 0xd4, val32);
201
202 pci_read_config_dword(iTCO_wdt_private.pdev, 0xd4, &val32);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200203 }
204
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100205 if (val32 & enable_bit)
206 return -EIO;
207
208 return 0;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200209}
210
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200211static int iTCO_wdt_start(struct watchdog_device *wd_dev)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200212{
213 unsigned int val;
214
215 spin_lock(&iTCO_wdt_private.io_lock);
216
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200217 iTCO_vendor_pre_start(iTCO_wdt_private.smi_res, wd_dev->timeout);
Wim Van Sebroecke0333512006-11-12 18:05:09 +0100218
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200219 /* disable chipset's NO_REBOOT bit */
220 if (iTCO_wdt_unset_NO_REBOOT_bit()) {
Roel Kluin2ba7d7b2007-10-23 03:08:27 +0200221 spin_unlock(&iTCO_wdt_private.io_lock);
Joe Perches27c766a2012-02-15 15:06:19 -0800222 pr_err("failed to reset NO_REBOOT flag, reboot disabled by hardware/BIOS\n");
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200223 return -EIO;
224 }
225
Wim Van Sebroeck7cd5b082008-11-19 19:39:58 +0000226 /* Force the timer to its reload value by writing to the TCO_RLD
227 register */
Peter Tyser24b3a162014-03-10 16:34:55 -0500228 if (iTCO_wdt_private.iTCO_version >= 2)
Wim Van Sebroeck7cd5b082008-11-19 19:39:58 +0000229 outw(0x01, TCO_RLD);
230 else if (iTCO_wdt_private.iTCO_version == 1)
231 outb(0x01, TCO_RLD);
232
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200233 /* Bit 11: TCO Timer Halt -> 0 = The TCO timer is enabled to count */
234 val = inw(TCO1_CNT);
235 val &= 0xf7ff;
236 outw(val, TCO1_CNT);
237 val = inw(TCO1_CNT);
238 spin_unlock(&iTCO_wdt_private.io_lock);
239
240 if (val & 0x0800)
241 return -1;
242 return 0;
243}
244
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200245static int iTCO_wdt_stop(struct watchdog_device *wd_dev)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200246{
247 unsigned int val;
248
249 spin_lock(&iTCO_wdt_private.io_lock);
250
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500251 iTCO_vendor_pre_stop(iTCO_wdt_private.smi_res);
Wim Van Sebroecke0333512006-11-12 18:05:09 +0100252
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200253 /* Bit 11: TCO Timer Halt -> 1 = The TCO timer is disabled */
254 val = inw(TCO1_CNT);
255 val |= 0x0800;
256 outw(val, TCO1_CNT);
257 val = inw(TCO1_CNT);
258
259 /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
260 iTCO_wdt_set_NO_REBOOT_bit();
261
262 spin_unlock(&iTCO_wdt_private.io_lock);
263
264 if ((val & 0x0800) == 0)
265 return -1;
266 return 0;
267}
268
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200269static int iTCO_wdt_ping(struct watchdog_device *wd_dev)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200270{
271 spin_lock(&iTCO_wdt_private.io_lock);
272
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200273 iTCO_vendor_pre_keepalive(iTCO_wdt_private.smi_res, wd_dev->timeout);
Wim Van Sebroecke0333512006-11-12 18:05:09 +0100274
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200275 /* Reload the timer by writing to the TCO Timer Counter register */
Peter Tyser24b3a162014-03-10 16:34:55 -0500276 if (iTCO_wdt_private.iTCO_version >= 2) {
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200277 outw(0x01, TCO_RLD);
Peter Tyser24b3a162014-03-10 16:34:55 -0500278 } else if (iTCO_wdt_private.iTCO_version == 1) {
Pádraig Brady7e6811d2010-04-19 13:38:25 +0100279 /* Reset the timeout status bit so that the timer
280 * needs to count down twice again before rebooting */
281 outw(0x0008, TCO1_STS); /* write 1 to clear bit */
282
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200283 outb(0x01, TCO_RLD);
Pádraig Brady7e6811d2010-04-19 13:38:25 +0100284 }
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200285
286 spin_unlock(&iTCO_wdt_private.io_lock);
287 return 0;
288}
289
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200290static int iTCO_wdt_set_timeout(struct watchdog_device *wd_dev, unsigned int t)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200291{
292 unsigned int val16;
293 unsigned char val8;
294 unsigned int tmrval;
295
296 tmrval = seconds_to_ticks(t);
Pádraig Brady7e6811d2010-04-19 13:38:25 +0100297
298 /* For TCO v1 the timer counts down twice before rebooting */
299 if (iTCO_wdt_private.iTCO_version == 1)
300 tmrval /= 2;
301
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200302 /* from the specs: */
303 /* "Values of 0h-3h are ignored and should not be attempted" */
304 if (tmrval < 0x04)
305 return -EINVAL;
Peter Tyser24b3a162014-03-10 16:34:55 -0500306 if (((iTCO_wdt_private.iTCO_version >= 2) && (tmrval > 0x3ff)) ||
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200307 ((iTCO_wdt_private.iTCO_version == 1) && (tmrval > 0x03f)))
308 return -EINVAL;
309
Wim Van Sebroecke0333512006-11-12 18:05:09 +0100310 iTCO_vendor_pre_set_heartbeat(tmrval);
311
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200312 /* Write new heartbeat to watchdog */
Peter Tyser24b3a162014-03-10 16:34:55 -0500313 if (iTCO_wdt_private.iTCO_version >= 2) {
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200314 spin_lock(&iTCO_wdt_private.io_lock);
315 val16 = inw(TCOv2_TMR);
316 val16 &= 0xfc00;
317 val16 |= tmrval;
318 outw(val16, TCOv2_TMR);
319 val16 = inw(TCOv2_TMR);
320 spin_unlock(&iTCO_wdt_private.io_lock);
321
322 if ((val16 & 0x3ff) != tmrval)
323 return -EINVAL;
324 } else if (iTCO_wdt_private.iTCO_version == 1) {
325 spin_lock(&iTCO_wdt_private.io_lock);
326 val8 = inb(TCOv1_TMR);
327 val8 &= 0xc0;
328 val8 |= (tmrval & 0xff);
329 outb(val8, TCOv1_TMR);
330 val8 = inb(TCOv1_TMR);
331 spin_unlock(&iTCO_wdt_private.io_lock);
332
333 if ((val8 & 0x3f) != tmrval)
334 return -EINVAL;
335 }
336
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200337 wd_dev->timeout = t;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200338 return 0;
339}
340
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200341static unsigned int iTCO_wdt_get_timeleft(struct watchdog_device *wd_dev)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200342{
343 unsigned int val16;
344 unsigned char val8;
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200345 unsigned int time_left = 0;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200346
347 /* read the TCO Timer */
Peter Tyser24b3a162014-03-10 16:34:55 -0500348 if (iTCO_wdt_private.iTCO_version >= 2) {
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200349 spin_lock(&iTCO_wdt_private.io_lock);
350 val16 = inw(TCO_RLD);
351 val16 &= 0x3ff;
352 spin_unlock(&iTCO_wdt_private.io_lock);
353
Peter Tyser24b3a162014-03-10 16:34:55 -0500354 time_left = ticks_to_seconds(val16);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200355 } else if (iTCO_wdt_private.iTCO_version == 1) {
356 spin_lock(&iTCO_wdt_private.io_lock);
357 val8 = inb(TCO_RLD);
358 val8 &= 0x3f;
Pádraig Brady7e6811d2010-04-19 13:38:25 +0100359 if (!(inw(TCO1_STS) & 0x0008))
360 val8 += (inb(TCOv1_TMR) & 0x3f);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200361 spin_unlock(&iTCO_wdt_private.io_lock);
362
Peter Tyser24b3a162014-03-10 16:34:55 -0500363 time_left = ticks_to_seconds(val8);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200364 }
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200365 return time_left;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200366}
367
368/*
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200369 * Kernel Interfaces
370 */
371
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200372static const struct watchdog_info ident = {
373 .options = WDIOF_SETTIMEOUT |
374 WDIOF_KEEPALIVEPING |
375 WDIOF_MAGICCLOSE,
376 .firmware_version = 0,
377 .identity = DRV_NAME,
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200378};
379
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200380static const struct watchdog_ops iTCO_wdt_ops = {
381 .owner = THIS_MODULE,
382 .start = iTCO_wdt_start,
Jingoo Han5f5e1902014-02-27 14:41:42 +0900383 .stop = iTCO_wdt_stop,
384 .ping = iTCO_wdt_ping,
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200385 .set_timeout = iTCO_wdt_set_timeout,
386 .get_timeleft = iTCO_wdt_get_timeleft,
387};
388
389static struct watchdog_device iTCO_wdt_watchdog_dev = {
390 .info = &ident,
Jingoo Han5f5e1902014-02-27 14:41:42 +0900391 .ops = &iTCO_wdt_ops,
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200392};
393
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200394/*
395 * Init & exit routines
396 */
397
Bill Pemberton4b12b892012-11-19 13:26:24 -0500398static void iTCO_wdt_cleanup(void)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200399{
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500400 /* Stop the timer before we leave */
401 if (!nowayout)
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200402 iTCO_wdt_stop(&iTCO_wdt_watchdog_dev);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500403
404 /* Deregister */
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200405 watchdog_unregister_device(&iTCO_wdt_watchdog_dev);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500406
407 /* release resources */
408 release_region(iTCO_wdt_private.tco_res->start,
409 resource_size(iTCO_wdt_private.tco_res));
410 release_region(iTCO_wdt_private.smi_res->start,
411 resource_size(iTCO_wdt_private.smi_res));
Peter Tyser24b3a162014-03-10 16:34:55 -0500412 if (iTCO_wdt_private.iTCO_version >= 2) {
413 iounmap(iTCO_wdt_private.gcs_pmc);
414 release_mem_region(iTCO_wdt_private.gcs_pmc_res->start,
415 resource_size(iTCO_wdt_private.gcs_pmc_res));
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500416 }
417
418 iTCO_wdt_private.tco_res = NULL;
419 iTCO_wdt_private.smi_res = NULL;
Peter Tyser24b3a162014-03-10 16:34:55 -0500420 iTCO_wdt_private.gcs_pmc_res = NULL;
421 iTCO_wdt_private.gcs_pmc = NULL;
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500422}
423
Bill Pemberton2d991a12012-11-19 13:21:41 -0500424static int iTCO_wdt_probe(struct platform_device *dev)
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500425{
426 int ret = -ENODEV;
Wim Van Sebroeck12d60e22009-01-28 20:51:04 +0000427 unsigned long val32;
Matt Fleming420b54d2015-08-06 13:46:24 +0100428 struct itco_wdt_platform_data *pdata = dev_get_platdata(&dev->dev);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500429
Matt Fleming420b54d2015-08-06 13:46:24 +0100430 if (!pdata)
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500431 goto out;
432
433 spin_lock_init(&iTCO_wdt_private.io_lock);
434
435 iTCO_wdt_private.tco_res =
436 platform_get_resource(dev, IORESOURCE_IO, ICH_RES_IO_TCO);
437 if (!iTCO_wdt_private.tco_res)
438 goto out;
439
440 iTCO_wdt_private.smi_res =
441 platform_get_resource(dev, IORESOURCE_IO, ICH_RES_IO_SMI);
442 if (!iTCO_wdt_private.smi_res)
443 goto out;
444
Matt Fleming420b54d2015-08-06 13:46:24 +0100445 iTCO_wdt_private.iTCO_version = pdata->version;
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500446 iTCO_wdt_private.dev = dev;
447 iTCO_wdt_private.pdev = to_pci_dev(dev->dev.parent);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200448
449 /*
Peter Tyser24b3a162014-03-10 16:34:55 -0500450 * Get the Memory-Mapped GCS or PMC register, we need it for the
451 * NO_REBOOT flag (TCO v2 and v3).
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200452 */
Peter Tyser24b3a162014-03-10 16:34:55 -0500453 if (iTCO_wdt_private.iTCO_version >= 2) {
454 iTCO_wdt_private.gcs_pmc_res = platform_get_resource(dev,
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500455 IORESOURCE_MEM,
Peter Tyser24b3a162014-03-10 16:34:55 -0500456 ICH_RES_MEM_GCS_PMC);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500457
Peter Tyser24b3a162014-03-10 16:34:55 -0500458 if (!iTCO_wdt_private.gcs_pmc_res)
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500459 goto out;
460
Peter Tyser24b3a162014-03-10 16:34:55 -0500461 if (!request_mem_region(iTCO_wdt_private.gcs_pmc_res->start,
462 resource_size(iTCO_wdt_private.gcs_pmc_res), dev->name)) {
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500463 ret = -EBUSY;
Denis V. Lunevde8cd9a2009-06-05 15:13:08 +0400464 goto out;
465 }
Peter Tyser24b3a162014-03-10 16:34:55 -0500466 iTCO_wdt_private.gcs_pmc = ioremap(iTCO_wdt_private.gcs_pmc_res->start,
467 resource_size(iTCO_wdt_private.gcs_pmc_res));
468 if (!iTCO_wdt_private.gcs_pmc) {
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500469 ret = -EIO;
Peter Tyser24b3a162014-03-10 16:34:55 -0500470 goto unreg_gcs_pmc;
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500471 }
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200472 }
473
474 /* Check chipset's NO_REBOOT bit */
Wim Van Sebroecke0333512006-11-12 18:05:09 +0100475 if (iTCO_wdt_unset_NO_REBOOT_bit() && iTCO_vendor_check_noreboot_on()) {
Joe Perches27c766a2012-02-15 15:06:19 -0800476 pr_info("unable to reset NO_REBOOT flag, device disabled by hardware/BIOS\n");
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200477 ret = -ENODEV; /* Cannot reset NO_REBOOT bit */
Peter Tyser24b3a162014-03-10 16:34:55 -0500478 goto unmap_gcs_pmc;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200479 }
480
481 /* Set the NO_REBOOT bit to prevent later reboots, just for sure */
482 iTCO_wdt_set_NO_REBOOT_bit();
483
Wim Van Sebroeck7cd5b082008-11-19 19:39:58 +0000484 /* The TCO logic uses the TCO_EN bit in the SMI_EN register */
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500485 if (!request_region(iTCO_wdt_private.smi_res->start,
486 resource_size(iTCO_wdt_private.smi_res), dev->name)) {
487 pr_err("I/O address 0x%04llx already in use, device disabled\n",
Randy Dunlap4b98b322012-05-14 13:15:20 -0700488 (u64)SMI_EN);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500489 ret = -EBUSY;
Peter Tyser24b3a162014-03-10 16:34:55 -0500490 goto unmap_gcs_pmc;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200491 }
Wim Van Sebroeck0d098582011-12-26 15:23:51 +0100492 if (turn_SMI_watchdog_clear_off >= iTCO_wdt_private.iTCO_version) {
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500493 /*
494 * Bit 13: TCO_EN -> 0
495 * Disables TCO logic generating an SMI#
496 */
Wim Van Sebroeckdeb91972011-10-19 23:59:26 +0200497 val32 = inl(SMI_EN);
498 val32 &= 0xffffdfff; /* Turn off SMI clearing watchdog */
499 outl(val32, SMI_EN);
500 }
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200501
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500502 if (!request_region(iTCO_wdt_private.tco_res->start,
503 resource_size(iTCO_wdt_private.tco_res), dev->name)) {
504 pr_err("I/O address 0x%04llx already in use, device disabled\n",
Randy Dunlap4b98b322012-05-14 13:15:20 -0700505 (u64)TCOBASE);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500506 ret = -EBUSY;
507 goto unreg_smi;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200508 }
509
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500510 pr_info("Found a %s TCO device (Version=%d, TCOBASE=0x%04llx)\n",
Matt Fleming420b54d2015-08-06 13:46:24 +0100511 pdata->name, pdata->version, (u64)TCOBASE);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200512
513 /* Clear out the (probably old) status */
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100514 switch (iTCO_wdt_private.iTCO_version) {
515 case 4:
516 outw(0x0008, TCO1_STS); /* Clear the Time Out Status bit */
517 outw(0x0002, TCO2_STS); /* Clear SECOND_TO_STS bit */
518 break;
519 case 3:
Peter Tyser24b3a162014-03-10 16:34:55 -0500520 outl(0x20008, TCO1_STS);
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100521 break;
522 case 2:
523 case 1:
524 default:
Peter Tyser24b3a162014-03-10 16:34:55 -0500525 outw(0x0008, TCO1_STS); /* Clear the Time Out Status bit */
526 outw(0x0002, TCO2_STS); /* Clear SECOND_TO_STS bit */
527 outw(0x0004, TCO2_STS); /* Clear BOOT_STS bit */
Matt Fleming2a7a0e92015-08-06 13:46:26 +0100528 break;
Peter Tyser24b3a162014-03-10 16:34:55 -0500529 }
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200530
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200531 iTCO_wdt_watchdog_dev.bootstatus = 0;
532 iTCO_wdt_watchdog_dev.timeout = WATCHDOG_TIMEOUT;
533 watchdog_set_nowayout(&iTCO_wdt_watchdog_dev, nowayout);
Jean Delvarec90789b2014-03-10 21:28:17 +0100534 iTCO_wdt_watchdog_dev.parent = &dev->dev;
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200535
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200536 /* Make sure the watchdog is not running */
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200537 iTCO_wdt_stop(&iTCO_wdt_watchdog_dev);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200538
Alan Cox0e6fa3f2008-05-19 14:06:25 +0100539 /* Check that the heartbeat value is within it's range;
540 if not reset to the default */
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200541 if (iTCO_wdt_set_timeout(&iTCO_wdt_watchdog_dev, heartbeat)) {
542 iTCO_wdt_set_timeout(&iTCO_wdt_watchdog_dev, WATCHDOG_TIMEOUT);
543 pr_info("timeout value out of range, using %d\n",
544 WATCHDOG_TIMEOUT);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200545 }
546
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200547 ret = watchdog_register_device(&iTCO_wdt_watchdog_dev);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200548 if (ret != 0) {
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200549 pr_err("cannot register watchdog device (err=%d)\n", ret);
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500550 goto unreg_tco;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200551 }
552
Joe Perches27c766a2012-02-15 15:06:19 -0800553 pr_info("initialized. heartbeat=%d sec (nowayout=%d)\n",
554 heartbeat, nowayout);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200555
556 return 0;
557
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500558unreg_tco:
559 release_region(iTCO_wdt_private.tco_res->start,
560 resource_size(iTCO_wdt_private.tco_res));
561unreg_smi:
562 release_region(iTCO_wdt_private.smi_res->start,
563 resource_size(iTCO_wdt_private.smi_res));
Peter Tyser24b3a162014-03-10 16:34:55 -0500564unmap_gcs_pmc:
565 if (iTCO_wdt_private.iTCO_version >= 2)
566 iounmap(iTCO_wdt_private.gcs_pmc);
567unreg_gcs_pmc:
568 if (iTCO_wdt_private.iTCO_version >= 2)
569 release_mem_region(iTCO_wdt_private.gcs_pmc_res->start,
570 resource_size(iTCO_wdt_private.gcs_pmc_res));
Denis V. Lunevde8cd9a2009-06-05 15:13:08 +0400571out:
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500572 iTCO_wdt_private.tco_res = NULL;
573 iTCO_wdt_private.smi_res = NULL;
Peter Tyser24b3a162014-03-10 16:34:55 -0500574 iTCO_wdt_private.gcs_pmc_res = NULL;
575 iTCO_wdt_private.gcs_pmc = NULL;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200576
Naga Chumbalkarec269852010-02-09 00:42:02 +0100577 return ret;
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200578}
579
Bill Pemberton4b12b892012-11-19 13:26:24 -0500580static int iTCO_wdt_remove(struct platform_device *dev)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200581{
Aaron Sierra887c8ec2012-04-20 14:14:11 -0500582 if (iTCO_wdt_private.tco_res || iTCO_wdt_private.smi_res)
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200583 iTCO_wdt_cleanup();
584
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200585 return 0;
586}
587
588static void iTCO_wdt_shutdown(struct platform_device *dev)
589{
Wim Van Sebroeckbff23432012-06-09 14:10:28 +0200590 iTCO_wdt_stop(NULL);
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200591}
592
Rafael J. Wysockif321c9cb2015-04-03 15:25:04 +0200593#ifdef CONFIG_PM_SLEEP
594/*
595 * Suspend-to-idle requires this, because it stops the ticks and timekeeping, so
596 * the watchdog cannot be pinged while in that state. In ACPI sleep states the
597 * watchdog is stopped by the platform firmware.
598 */
599
600#ifdef CONFIG_ACPI
601static inline bool need_suspend(void)
602{
603 return acpi_target_system_state() == ACPI_STATE_S0;
604}
605#else
606static inline bool need_suspend(void) { return true; }
607#endif
608
609static int iTCO_wdt_suspend_noirq(struct device *dev)
610{
611 int ret = 0;
612
613 iTCO_wdt_private.suspended = false;
614 if (watchdog_active(&iTCO_wdt_watchdog_dev) && need_suspend()) {
615 ret = iTCO_wdt_stop(&iTCO_wdt_watchdog_dev);
616 if (!ret)
617 iTCO_wdt_private.suspended = true;
618 }
619 return ret;
620}
621
622static int iTCO_wdt_resume_noirq(struct device *dev)
623{
624 if (iTCO_wdt_private.suspended)
625 iTCO_wdt_start(&iTCO_wdt_watchdog_dev);
626
627 return 0;
628}
629
630static struct dev_pm_ops iTCO_wdt_pm = {
631 .suspend_noirq = iTCO_wdt_suspend_noirq,
632 .resume_noirq = iTCO_wdt_resume_noirq,
633};
634
635#define ITCO_WDT_PM_OPS (&iTCO_wdt_pm)
636#else
637#define ITCO_WDT_PM_OPS NULL
638#endif /* CONFIG_PM_SLEEP */
639
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200640static struct platform_driver iTCO_wdt_driver = {
641 .probe = iTCO_wdt_probe,
Bill Pemberton82268712012-11-19 13:21:12 -0500642 .remove = iTCO_wdt_remove,
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200643 .shutdown = iTCO_wdt_shutdown,
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200644 .driver = {
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200645 .name = DRV_NAME,
Rafael J. Wysockif321c9cb2015-04-03 15:25:04 +0200646 .pm = ITCO_WDT_PM_OPS,
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200647 },
648};
649
650static int __init iTCO_wdt_init_module(void)
651{
652 int err;
653
Joe Perches27c766a2012-02-15 15:06:19 -0800654 pr_info("Intel TCO WatchDog Timer Driver v%s\n", DRV_VERSION);
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200655
656 err = platform_driver_register(&iTCO_wdt_driver);
657 if (err)
658 return err;
659
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200660 return 0;
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200661}
662
663static void __exit iTCO_wdt_cleanup_module(void)
664{
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200665 platform_driver_unregister(&iTCO_wdt_driver);
Joe Perches27c766a2012-02-15 15:06:19 -0800666 pr_info("Watchdog Module Unloaded\n");
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200667}
668
669module_init(iTCO_wdt_init_module);
670module_exit(iTCO_wdt_cleanup_module);
671
672MODULE_AUTHOR("Wim Van Sebroeck <wim@iguana.be>");
673MODULE_DESCRIPTION("Intel TCO WatchDog Timer Driver");
Wim Van Sebroeck3836cc02006-06-30 08:44:53 +0200674MODULE_VERSION(DRV_VERSION);
Wim Van Sebroeck9e0ea342006-05-21 14:37:44 +0200675MODULE_LICENSE("GPL");
Jan Beuliche5de32e2012-06-22 16:41:00 +0100676MODULE_ALIAS("platform:" DRV_NAME);