blob: 7bbc869311681988dbbcd50907fd33d84f4f1a85 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
Jeff Kirshera05b8c52013-12-06 03:32:11 -080016 along with this program; if not, see <http://www.gnu.org/licenses/>.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070017 */
18
19/*
20 Module: rt73usb
21 Abstract: rt73usb device specific routines.
22 Supported chipsets: rt2571W & rt2671.
23 */
24
Ivo van Doorna7f3a062008-03-09 22:44:54 +010025#include <linux/crc-itu-t.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070026#include <linux/delay.h>
27#include <linux/etherdevice.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070028#include <linux/kernel.h>
29#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070031#include <linux/usb.h>
32
33#include "rt2x00.h"
34#include "rt2x00usb.h"
35#include "rt73usb.h"
36
37/*
Ivo van Doorn008c4482008-08-06 17:27:31 +020038 * Allow hardware encryption to be disabled.
39 */
Rusty Russelleb939922011-12-19 14:08:01 +000040static bool modparam_nohwcrypt;
Ivo van Doorn008c4482008-08-06 17:27:31 +020041module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
42MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
43
44/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -070045 * Register access.
46 * All access to the CSR registers will go through the methods
Ivo van Doorn0f829b12008-11-10 19:42:18 +010047 * rt2x00usb_register_read and rt2x00usb_register_write.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070048 * BBP and RF register require indirect register access,
49 * and use the CSR registers BBPCSR and RFCSR to achieve this.
50 * These indirect registers work with busy bits,
51 * and we will try maximal REGISTER_BUSY_COUNT times to access
52 * the register while taking a REGISTER_BUSY_DELAY us delay
53 * between each attampt. When the busy bit is still set at that time,
54 * the access attempt is considered to have failed,
55 * and we will print an error.
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010056 * The _lock versions must be used if you already hold the csr_mutex
Ivo van Doorn95ea3622007-09-25 17:57:13 -070057 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010058#define WAIT_FOR_BBP(__dev, __reg) \
Ivo van Doorn0f829b12008-11-10 19:42:18 +010059 rt2x00usb_regbusy_read((__dev), PHY_CSR3, PHY_CSR3_BUSY, (__reg))
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010060#define WAIT_FOR_RF(__dev, __reg) \
Ivo van Doorn0f829b12008-11-10 19:42:18 +010061 rt2x00usb_regbusy_read((__dev), PHY_CSR4, PHY_CSR4_BUSY, (__reg))
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010062
Adam Baker0e14f6d2007-10-27 13:41:25 +020063static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070064 const unsigned int word, const u8 value)
65{
66 u32 reg;
67
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010068 mutex_lock(&rt2x00dev->csr_mutex);
Adam Baker3d823462007-10-27 13:43:29 +020069
Ivo van Doorn95ea3622007-09-25 17:57:13 -070070 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010071 * Wait until the BBP becomes available, afterwards we
72 * can safely write the new data into the register.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070073 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010074 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
75 reg = 0;
76 rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
77 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
78 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
79 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070080
Ivo van Doorn0f829b12008-11-10 19:42:18 +010081 rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010082 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -070083
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010084 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070085}
86
Adam Baker0e14f6d2007-10-27 13:41:25 +020087static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070088 const unsigned int word, u8 *value)
89{
90 u32 reg;
91
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010092 mutex_lock(&rt2x00dev->csr_mutex);
Adam Baker3d823462007-10-27 13:43:29 +020093
Ivo van Doorn95ea3622007-09-25 17:57:13 -070094 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010095 * Wait until the BBP becomes available, afterwards we
96 * can safely write the read request into the register.
97 * After the data has been written, we wait until hardware
98 * returns the correct value, if at any time the register
99 * doesn't become available in time, reg will be 0xffffffff
100 * which means we return 0xff to the caller.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700101 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100102 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
103 reg = 0;
104 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
105 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
106 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700107
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100108 rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700109
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100110 WAIT_FOR_BBP(rt2x00dev, &reg);
111 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700112
113 *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100114
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100115 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700116}
117
Adam Baker0e14f6d2007-10-27 13:41:25 +0200118static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700119 const unsigned int word, const u32 value)
120{
121 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700122
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100123 mutex_lock(&rt2x00dev->csr_mutex);
Adam Baker3d823462007-10-27 13:43:29 +0200124
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200125 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100126 * Wait until the RF becomes available, afterwards we
127 * can safely write the new data into the register.
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200128 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100129 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
130 reg = 0;
131 rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
132 /*
133 * RF5225 and RF2527 contain 21 bits per RF register value,
134 * all others contain 20 bits.
135 */
136 rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100137 20 + (rt2x00_rf(rt2x00dev, RF5225) ||
138 rt2x00_rf(rt2x00dev, RF2527)));
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100139 rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
140 rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700141
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100142 rt2x00usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100143 rt2x00_rf_write(rt2x00dev, word, value);
144 }
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100145
146 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700147}
148
149#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700150static const struct rt2x00debug rt73usb_rt2x00debug = {
151 .owner = THIS_MODULE,
152 .csr = {
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100153 .read = rt2x00usb_register_read,
154 .write = rt2x00usb_register_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100155 .flags = RT2X00DEBUGFS_OFFSET,
156 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700157 .word_size = sizeof(u32),
158 .word_count = CSR_REG_SIZE / sizeof(u32),
159 },
160 .eeprom = {
161 .read = rt2x00_eeprom_read,
162 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100163 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700164 .word_size = sizeof(u16),
165 .word_count = EEPROM_SIZE / sizeof(u16),
166 },
167 .bbp = {
168 .read = rt73usb_bbp_read,
169 .write = rt73usb_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100170 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700171 .word_size = sizeof(u8),
172 .word_count = BBP_SIZE / sizeof(u8),
173 },
174 .rf = {
175 .read = rt2x00_rf_read,
176 .write = rt73usb_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100177 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700178 .word_size = sizeof(u32),
179 .word_count = RF_SIZE / sizeof(u32),
180 },
181};
182#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
183
Ivo van Doorn7396faf2008-12-20 10:55:57 +0100184static int rt73usb_rfkill_poll(struct rt2x00_dev *rt2x00dev)
185{
186 u32 reg;
187
188 rt2x00usb_register_read(rt2x00dev, MAC_CSR13, &reg);
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +0200189 return rt2x00_get_field32(reg, MAC_CSR13_VAL7);
Ivo van Doorn7396faf2008-12-20 10:55:57 +0100190}
Ivo van Doorn7396faf2008-12-20 10:55:57 +0100191
Ivo van Doorn771fd562008-09-08 19:07:15 +0200192#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200193static void rt73usb_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100194 enum led_brightness brightness)
195{
196 struct rt2x00_led *led =
197 container_of(led_cdev, struct rt2x00_led, led_dev);
198 unsigned int enabled = brightness != LED_OFF;
199 unsigned int a_mode =
200 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
201 unsigned int bg_mode =
202 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
203
204 if (led->type == LED_TYPE_RADIO) {
205 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
206 MCU_LEDCS_RADIO_STATUS, enabled);
207
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100208 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
209 0, led->rt2x00dev->led_mcu_reg,
210 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100211 } else if (led->type == LED_TYPE_ASSOC) {
212 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
213 MCU_LEDCS_LINK_BG_STATUS, bg_mode);
214 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
215 MCU_LEDCS_LINK_A_STATUS, a_mode);
216
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100217 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
218 0, led->rt2x00dev->led_mcu_reg,
219 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100220 } else if (led->type == LED_TYPE_QUALITY) {
221 /*
222 * The brightness is divided into 6 levels (0 - 5),
223 * this means we need to convert the brightness
224 * argument into the matching level within that range.
225 */
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100226 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
227 brightness / (LED_FULL / 6),
228 led->rt2x00dev->led_mcu_reg,
229 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100230 }
231}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200232
233static int rt73usb_blink_set(struct led_classdev *led_cdev,
234 unsigned long *delay_on,
235 unsigned long *delay_off)
236{
237 struct rt2x00_led *led =
238 container_of(led_cdev, struct rt2x00_led, led_dev);
239 u32 reg;
240
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100241 rt2x00usb_register_read(led->rt2x00dev, MAC_CSR14, &reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200242 rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, *delay_on);
243 rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, *delay_off);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100244 rt2x00usb_register_write(led->rt2x00dev, MAC_CSR14, reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200245
246 return 0;
247}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200248
249static void rt73usb_init_led(struct rt2x00_dev *rt2x00dev,
250 struct rt2x00_led *led,
251 enum led_type type)
252{
253 led->rt2x00dev = rt2x00dev;
254 led->type = type;
255 led->led_dev.brightness_set = rt73usb_brightness_set;
256 led->led_dev.blink_set = rt73usb_blink_set;
257 led->flags = LED_INITIALIZED;
258}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200259#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100260
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700261/*
262 * Configuration handlers.
263 */
Ivo van Doorn906c1102008-08-04 16:38:24 +0200264static int rt73usb_config_shared_key(struct rt2x00_dev *rt2x00dev,
265 struct rt2x00lib_crypto *crypto,
266 struct ieee80211_key_conf *key)
267{
268 struct hw_key_entry key_entry;
269 struct rt2x00_field32 field;
Ivo van Doorn906c1102008-08-04 16:38:24 +0200270 u32 mask;
271 u32 reg;
272
273 if (crypto->cmd == SET_KEY) {
274 /*
275 * rt2x00lib can't determine the correct free
276 * key_idx for shared keys. We have 1 register
277 * with key valid bits. The goal is simple, read
278 * the register, if that is full we have no slots
279 * left.
280 * Note that each BSS is allowed to have up to 4
281 * shared keys, so put a mask over the allowed
282 * entries.
283 */
284 mask = (0xf << crypto->bssidx);
285
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100286 rt2x00usb_register_read(rt2x00dev, SEC_CSR0, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200287 reg &= mask;
288
289 if (reg && reg == mask)
290 return -ENOSPC;
291
Ivo van Doornacaf908d2008-09-22 19:40:04 +0200292 key->hw_key_idx += reg ? ffz(reg) : 0;
Ivo van Doorn906c1102008-08-04 16:38:24 +0200293
294 /*
295 * Upload key to hardware
296 */
297 memcpy(key_entry.key, crypto->key,
298 sizeof(key_entry.key));
299 memcpy(key_entry.tx_mic, crypto->tx_mic,
300 sizeof(key_entry.tx_mic));
301 memcpy(key_entry.rx_mic, crypto->rx_mic,
302 sizeof(key_entry.rx_mic));
303
304 reg = SHARED_KEY_ENTRY(key->hw_key_idx);
Gertjan van Wingerde96b61ba2010-06-03 10:51:51 +0200305 rt2x00usb_register_multiwrite(rt2x00dev, reg,
306 &key_entry, sizeof(key_entry));
Ivo van Doorn906c1102008-08-04 16:38:24 +0200307
308 /*
309 * The cipher types are stored over 2 registers.
310 * bssidx 0 and 1 keys are stored in SEC_CSR1 and
311 * bssidx 1 and 2 keys are stored in SEC_CSR5.
312 * Using the correct defines correctly will cause overhead,
313 * so just calculate the correct offset.
314 */
315 if (key->hw_key_idx < 8) {
316 field.bit_offset = (3 * key->hw_key_idx);
317 field.bit_mask = 0x7 << field.bit_offset;
318
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100319 rt2x00usb_register_read(rt2x00dev, SEC_CSR1, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200320 rt2x00_set_field32(&reg, field, crypto->cipher);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100321 rt2x00usb_register_write(rt2x00dev, SEC_CSR1, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200322 } else {
323 field.bit_offset = (3 * (key->hw_key_idx - 8));
324 field.bit_mask = 0x7 << field.bit_offset;
325
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100326 rt2x00usb_register_read(rt2x00dev, SEC_CSR5, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200327 rt2x00_set_field32(&reg, field, crypto->cipher);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100328 rt2x00usb_register_write(rt2x00dev, SEC_CSR5, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200329 }
330
331 /*
332 * The driver does not support the IV/EIV generation
333 * in hardware. However it doesn't support the IV/EIV
334 * inside the ieee80211 frame either, but requires it
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800335 * to be provided separately for the descriptor.
Ivo van Doorn906c1102008-08-04 16:38:24 +0200336 * rt2x00lib will cut the IV/EIV data out of all frames
337 * given to us by mac80211, but we must tell mac80211
338 * to generate the IV/EIV data.
339 */
340 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
341 }
342
343 /*
344 * SEC_CSR0 contains only single-bit fields to indicate
345 * a particular key is valid. Because using the FIELD32()
346 * defines directly will cause a lot of overhead we use
347 * a calculation to determine the correct bit directly.
348 */
349 mask = 1 << key->hw_key_idx;
350
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100351 rt2x00usb_register_read(rt2x00dev, SEC_CSR0, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200352 if (crypto->cmd == SET_KEY)
353 reg |= mask;
354 else if (crypto->cmd == DISABLE_KEY)
355 reg &= ~mask;
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100356 rt2x00usb_register_write(rt2x00dev, SEC_CSR0, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200357
358 return 0;
359}
360
361static int rt73usb_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
362 struct rt2x00lib_crypto *crypto,
363 struct ieee80211_key_conf *key)
364{
365 struct hw_pairwise_ta_entry addr_entry;
366 struct hw_key_entry key_entry;
Ivo van Doorn906c1102008-08-04 16:38:24 +0200367 u32 mask;
368 u32 reg;
369
370 if (crypto->cmd == SET_KEY) {
371 /*
372 * rt2x00lib can't determine the correct free
373 * key_idx for pairwise keys. We have 2 registers
374 * with key valid bits. The goal is simple, read
375 * the first register, if that is full move to
376 * the next register.
377 * When both registers are full, we drop the key,
378 * otherwise we use the first invalid entry.
379 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100380 rt2x00usb_register_read(rt2x00dev, SEC_CSR2, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200381 if (reg && reg == ~0) {
382 key->hw_key_idx = 32;
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100383 rt2x00usb_register_read(rt2x00dev, SEC_CSR3, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200384 if (reg && reg == ~0)
385 return -ENOSPC;
386 }
387
Ivo van Doornacaf908d2008-09-22 19:40:04 +0200388 key->hw_key_idx += reg ? ffz(reg) : 0;
Ivo van Doorn906c1102008-08-04 16:38:24 +0200389
390 /*
391 * Upload key to hardware
392 */
393 memcpy(key_entry.key, crypto->key,
394 sizeof(key_entry.key));
395 memcpy(key_entry.tx_mic, crypto->tx_mic,
396 sizeof(key_entry.tx_mic));
397 memcpy(key_entry.rx_mic, crypto->rx_mic,
398 sizeof(key_entry.rx_mic));
399
400 reg = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
Gertjan van Wingerde96b61ba2010-06-03 10:51:51 +0200401 rt2x00usb_register_multiwrite(rt2x00dev, reg,
402 &key_entry, sizeof(key_entry));
Ivo van Doorn906c1102008-08-04 16:38:24 +0200403
404 /*
405 * Send the address and cipher type to the hardware register.
Ivo van Doorn906c1102008-08-04 16:38:24 +0200406 */
407 memset(&addr_entry, 0, sizeof(addr_entry));
408 memcpy(&addr_entry, crypto->address, ETH_ALEN);
409 addr_entry.cipher = crypto->cipher;
410
411 reg = PAIRWISE_TA_ENTRY(key->hw_key_idx);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100412 rt2x00usb_register_multiwrite(rt2x00dev, reg,
Ivo van Doorn906c1102008-08-04 16:38:24 +0200413 &addr_entry, sizeof(addr_entry));
414
415 /*
416 * Enable pairwise lookup table for given BSS idx,
417 * without this received frames will not be decrypted
418 * by the hardware.
419 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100420 rt2x00usb_register_read(rt2x00dev, SEC_CSR4, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200421 reg |= (1 << crypto->bssidx);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100422 rt2x00usb_register_write(rt2x00dev, SEC_CSR4, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200423
424 /*
425 * The driver does not support the IV/EIV generation
426 * in hardware. However it doesn't support the IV/EIV
427 * inside the ieee80211 frame either, but requires it
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800428 * to be provided separately for the descriptor.
Ivo van Doorn906c1102008-08-04 16:38:24 +0200429 * rt2x00lib will cut the IV/EIV data out of all frames
430 * given to us by mac80211, but we must tell mac80211
431 * to generate the IV/EIV data.
432 */
433 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
434 }
435
436 /*
437 * SEC_CSR2 and SEC_CSR3 contain only single-bit fields to indicate
438 * a particular key is valid. Because using the FIELD32()
439 * defines directly will cause a lot of overhead we use
440 * a calculation to determine the correct bit directly.
441 */
442 if (key->hw_key_idx < 32) {
443 mask = 1 << key->hw_key_idx;
444
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100445 rt2x00usb_register_read(rt2x00dev, SEC_CSR2, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200446 if (crypto->cmd == SET_KEY)
447 reg |= mask;
448 else if (crypto->cmd == DISABLE_KEY)
449 reg &= ~mask;
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100450 rt2x00usb_register_write(rt2x00dev, SEC_CSR2, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200451 } else {
452 mask = 1 << (key->hw_key_idx - 32);
453
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100454 rt2x00usb_register_read(rt2x00dev, SEC_CSR3, &reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200455 if (crypto->cmd == SET_KEY)
456 reg |= mask;
457 else if (crypto->cmd == DISABLE_KEY)
458 reg &= ~mask;
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100459 rt2x00usb_register_write(rt2x00dev, SEC_CSR3, reg);
Ivo van Doorn906c1102008-08-04 16:38:24 +0200460 }
461
462 return 0;
463}
464
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100465static void rt73usb_config_filter(struct rt2x00_dev *rt2x00dev,
466 const unsigned int filter_flags)
467{
468 u32 reg;
469
470 /*
471 * Start configuration steps.
472 * Note that the version error will always be dropped
473 * and broadcast frames will always be accepted since
474 * there is no filter for it at this time.
475 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100476 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100477 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
478 !(filter_flags & FIF_FCSFAIL));
479 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
480 !(filter_flags & FIF_PLCPFAIL));
481 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
Igor Perminov1afcfd542009-08-08 23:55:55 +0200482 !(filter_flags & (FIF_CONTROL | FIF_PSPOLL)));
Eli Cooper262c7412016-01-18 19:30:19 +0800483 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
484 !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100485 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
Eli Cooper262c7412016-01-18 19:30:19 +0800486 !test_bit(CONFIG_MONITORING, &rt2x00dev->flags) &&
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200487 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100488 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
489 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
490 !(filter_flags & FIF_ALLMULTI));
491 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
492 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
493 !(filter_flags & FIF_CONTROL));
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100494 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100495}
496
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100497static void rt73usb_config_intf(struct rt2x00_dev *rt2x00dev,
498 struct rt2x00_intf *intf,
499 struct rt2x00intf_conf *conf,
500 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700501{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700502 u32 reg;
503
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100504 if (flags & CONFIG_UPDATE_TYPE) {
505 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100506 * Enable synchronisation.
507 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100508 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100509 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100510 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200511 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700512
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100513 if (flags & CONFIG_UPDATE_MAC) {
514 reg = le32_to_cpu(conf->mac[1]);
515 rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
516 conf->mac[1] = cpu_to_le32(reg);
517
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100518 rt2x00usb_register_multiwrite(rt2x00dev, MAC_CSR2,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100519 conf->mac, sizeof(conf->mac));
520 }
521
522 if (flags & CONFIG_UPDATE_BSSID) {
523 reg = le32_to_cpu(conf->bssid[1]);
524 rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
525 conf->bssid[1] = cpu_to_le32(reg);
526
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100527 rt2x00usb_register_multiwrite(rt2x00dev, MAC_CSR4,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100528 conf->bssid, sizeof(conf->bssid));
529 }
530}
531
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100532static void rt73usb_config_erp(struct rt2x00_dev *rt2x00dev,
Helmut Schaa02044642010-09-08 20:56:32 +0200533 struct rt2x00lib_erp *erp,
534 u32 changed)
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100535{
536 u32 reg;
537
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100538 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn47896662009-09-06 15:14:23 +0200539 rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, 0x32);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200540 rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100541 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700542
Helmut Schaa02044642010-09-08 20:56:32 +0200543 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
544 rt2x00usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
545 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
546 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
547 !!erp->short_preamble);
548 rt2x00usb_register_write(rt2x00dev, TXRX_CSR4, reg);
549 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700550
Helmut Schaa02044642010-09-08 20:56:32 +0200551 if (changed & BSS_CHANGED_BASIC_RATES)
552 rt2x00usb_register_write(rt2x00dev, TXRX_CSR5,
553 erp->basic_rates);
Ivo van Doornba2ab472008-08-06 16:22:17 +0200554
Helmut Schaa02044642010-09-08 20:56:32 +0200555 if (changed & BSS_CHANGED_BEACON_INT) {
556 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
557 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
558 erp->beacon_int * 16);
559 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
560 }
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200561
Helmut Schaa02044642010-09-08 20:56:32 +0200562 if (changed & BSS_CHANGED_ERP_SLOT) {
563 rt2x00usb_register_read(rt2x00dev, MAC_CSR9, &reg);
564 rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, erp->slot_time);
565 rt2x00usb_register_write(rt2x00dev, MAC_CSR9, reg);
Ivo van Doornba2ab472008-08-06 16:22:17 +0200566
Helmut Schaa02044642010-09-08 20:56:32 +0200567 rt2x00usb_register_read(rt2x00dev, MAC_CSR8, &reg);
568 rt2x00_set_field32(&reg, MAC_CSR8_SIFS, erp->sifs);
569 rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
570 rt2x00_set_field32(&reg, MAC_CSR8_EIFS, erp->eifs);
571 rt2x00usb_register_write(rt2x00dev, MAC_CSR8, reg);
572 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700573}
574
575static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200576 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700577{
578 u8 r3;
579 u8 r4;
580 u8 r77;
Mattias Nissler2676c942007-10-27 13:42:37 +0200581 u8 temp;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700582
583 rt73usb_bbp_read(rt2x00dev, 3, &r3);
584 rt73usb_bbp_read(rt2x00dev, 4, &r4);
585 rt73usb_bbp_read(rt2x00dev, 77, &r77);
586
587 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
588
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200589 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200590 * Configure the RX antenna.
591 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200592 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700593 case ANTENNA_HW_DIVERSITY:
Mattias Nissler2676c942007-10-27 13:42:37 +0200594 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Gabor Juhos7e43f3b2013-10-11 13:18:44 +0200595 temp = !rt2x00_has_cap_frame_type(rt2x00dev) &&
596 (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ);
Mattias Nissler2676c942007-10-27 13:42:37 +0200597 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700598 break;
599 case ANTENNA_A:
Mattias Nissler2676c942007-10-27 13:42:37 +0200600 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700601 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100602 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissler2676c942007-10-27 13:42:37 +0200603 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
604 else
605 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700606 break;
607 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100608 default:
Mattias Nissler2676c942007-10-27 13:42:37 +0200609 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700610 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100611 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissler2676c942007-10-27 13:42:37 +0200612 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
613 else
614 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700615 break;
616 }
617
618 rt73usb_bbp_write(rt2x00dev, 77, r77);
619 rt73usb_bbp_write(rt2x00dev, 3, r3);
620 rt73usb_bbp_write(rt2x00dev, 4, r4);
621}
622
623static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200624 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700625{
626 u8 r3;
627 u8 r4;
628 u8 r77;
629
630 rt73usb_bbp_read(rt2x00dev, 3, &r3);
631 rt73usb_bbp_read(rt2x00dev, 4, &r4);
632 rt73usb_bbp_read(rt2x00dev, 77, &r77);
633
634 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
635 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
Gabor Juhos7e43f3b2013-10-11 13:18:44 +0200636 !rt2x00_has_cap_frame_type(rt2x00dev));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700637
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200638 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200639 * Configure the RX antenna.
640 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200641 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700642 case ANTENNA_HW_DIVERSITY:
Mattias Nissler2676c942007-10-27 13:42:37 +0200643 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700644 break;
645 case ANTENNA_A:
Mattias Nissler2676c942007-10-27 13:42:37 +0200646 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
647 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700648 break;
649 case ANTENNA_B:
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100650 default:
Mattias Nissler2676c942007-10-27 13:42:37 +0200651 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
652 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700653 break;
654 }
655
656 rt73usb_bbp_write(rt2x00dev, 77, r77);
657 rt73usb_bbp_write(rt2x00dev, 3, r3);
658 rt73usb_bbp_write(rt2x00dev, 4, r4);
659}
660
661struct antenna_sel {
662 u8 word;
663 /*
664 * value[0] -> non-LNA
665 * value[1] -> LNA
666 */
667 u8 value[2];
668};
669
670static const struct antenna_sel antenna_sel_a[] = {
671 { 96, { 0x58, 0x78 } },
672 { 104, { 0x38, 0x48 } },
673 { 75, { 0xfe, 0x80 } },
674 { 86, { 0xfe, 0x80 } },
675 { 88, { 0xfe, 0x80 } },
676 { 35, { 0x60, 0x60 } },
677 { 97, { 0x58, 0x58 } },
678 { 98, { 0x58, 0x58 } },
679};
680
681static const struct antenna_sel antenna_sel_bg[] = {
682 { 96, { 0x48, 0x68 } },
683 { 104, { 0x2c, 0x3c } },
684 { 75, { 0xfe, 0x80 } },
685 { 86, { 0xfe, 0x80 } },
686 { 88, { 0xfe, 0x80 } },
687 { 35, { 0x50, 0x50 } },
688 { 97, { 0x48, 0x48 } },
689 { 98, { 0x48, 0x48 } },
690};
691
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100692static void rt73usb_config_ant(struct rt2x00_dev *rt2x00dev,
693 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700694{
695 const struct antenna_sel *sel;
696 unsigned int lna;
697 unsigned int i;
698 u32 reg;
699
Ivo van Doorna4fe07d2008-03-09 22:45:21 +0100700 /*
701 * We should never come here because rt2x00lib is supposed
702 * to catch this and send us the correct antenna explicitely.
703 */
704 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
705 ant->tx == ANTENNA_SW_DIVERSITY);
706
Johannes Berg8318d782008-01-24 19:38:38 +0100707 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700708 sel = antenna_sel_a;
Gabor Juhos7e43f3b2013-10-11 13:18:44 +0200709 lna = rt2x00_has_cap_external_lna_a(rt2x00dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700710 } else {
711 sel = antenna_sel_bg;
Gabor Juhos7e43f3b2013-10-11 13:18:44 +0200712 lna = rt2x00_has_cap_external_lna_bg(rt2x00dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700713 }
714
Mattias Nissler2676c942007-10-27 13:42:37 +0200715 for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
716 rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
717
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100718 rt2x00usb_register_read(rt2x00dev, PHY_CSR0, &reg);
Mattias Nissler2676c942007-10-27 13:42:37 +0200719
Ivo van Doornddc827f2007-10-13 16:26:42 +0200720 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
Johannes Berg8318d782008-01-24 19:38:38 +0100721 (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ));
Ivo van Doornddc827f2007-10-13 16:26:42 +0200722 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
Johannes Berg8318d782008-01-24 19:38:38 +0100723 (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ));
Ivo van Doornddc827f2007-10-13 16:26:42 +0200724
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100725 rt2x00usb_register_write(rt2x00dev, PHY_CSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700726
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100727 if (rt2x00_rf(rt2x00dev, RF5226) || rt2x00_rf(rt2x00dev, RF5225))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200728 rt73usb_config_antenna_5x(rt2x00dev, ant);
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100729 else if (rt2x00_rf(rt2x00dev, RF2528) || rt2x00_rf(rt2x00dev, RF2527))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200730 rt73usb_config_antenna_2x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700731}
732
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100733static void rt73usb_config_lna_gain(struct rt2x00_dev *rt2x00dev,
734 struct rt2x00lib_conf *libconf)
735{
736 u16 eeprom;
737 short lna_gain = 0;
738
Karl Beldan675a0b02013-03-25 16:26:57 +0100739 if (libconf->conf->chandef.chan->band == IEEE80211_BAND_2GHZ) {
Gabor Juhos7e43f3b2013-10-11 13:18:44 +0200740 if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100741 lna_gain += 14;
742
743 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
744 lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
745 } else {
746 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
747 lna_gain -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
748 }
749
750 rt2x00dev->lna_gain = lna_gain;
751}
752
753static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
754 struct rf_channel *rf, const int txpower)
755{
756 u8 r3;
757 u8 r94;
758 u8 smart;
759
760 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
761 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
762
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100763 smart = !(rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527));
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100764
765 rt73usb_bbp_read(rt2x00dev, 3, &r3);
766 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
767 rt73usb_bbp_write(rt2x00dev, 3, r3);
768
769 r94 = 6;
770 if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
771 r94 += txpower - MAX_TXPOWER;
772 else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
773 r94 += txpower;
774 rt73usb_bbp_write(rt2x00dev, 94, r94);
775
776 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
777 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
778 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
779 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
780
781 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
782 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
783 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
784 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
785
786 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
787 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
788 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
789 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
790
791 udelay(10);
792}
793
794static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
795 const int txpower)
796{
797 struct rf_channel rf;
798
799 rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
800 rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
801 rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
802 rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
803
804 rt73usb_config_channel(rt2x00dev, &rf, txpower);
805}
806
807static void rt73usb_config_retry_limit(struct rt2x00_dev *rt2x00dev,
808 struct rt2x00lib_conf *libconf)
809{
810 u32 reg;
811
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100812 rt2x00usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
Ivo van Doorne1b4d7b2010-06-14 22:12:54 +0200813 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_DOWN, 1);
814 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_RATE_STEP, 0);
815 rt2x00_set_field32(&reg, TXRX_CSR4_OFDM_TX_FALLBACK_CCK, 0);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100816 rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT,
817 libconf->conf->long_frame_max_tx_count);
818 rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT,
819 libconf->conf->short_frame_max_tx_count);
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100820 rt2x00usb_register_write(rt2x00dev, TXRX_CSR4, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100821}
822
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100823static void rt73usb_config_ps(struct rt2x00_dev *rt2x00dev,
824 struct rt2x00lib_conf *libconf)
825{
826 enum dev_state state =
827 (libconf->conf->flags & IEEE80211_CONF_PS) ?
828 STATE_SLEEP : STATE_AWAKE;
829 u32 reg;
830
831 if (state == STATE_SLEEP) {
832 rt2x00usb_register_read(rt2x00dev, MAC_CSR11, &reg);
833 rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN,
Ivo van Doorn6b347bf2009-05-23 21:09:28 +0200834 rt2x00dev->beacon_int - 10);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100835 rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP,
836 libconf->conf->listen_interval - 1);
837 rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 5);
838
839 /* We must first disable autowake before it can be enabled */
840 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
841 rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);
842
843 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 1);
844 rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);
845
846 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
847 USB_MODE_SLEEP, REGISTER_TIMEOUT);
848 } else {
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100849 rt2x00usb_register_read(rt2x00dev, MAC_CSR11, &reg);
850 rt2x00_set_field32(&reg, MAC_CSR11_DELAY_AFTER_TBCN, 0);
851 rt2x00_set_field32(&reg, MAC_CSR11_TBCN_BEFORE_WAKEUP, 0);
852 rt2x00_set_field32(&reg, MAC_CSR11_AUTOWAKE, 0);
853 rt2x00_set_field32(&reg, MAC_CSR11_WAKEUP_LATENCY, 0);
854 rt2x00usb_register_write(rt2x00dev, MAC_CSR11, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200855
856 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
857 USB_MODE_WAKEUP, REGISTER_TIMEOUT);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100858 }
859}
860
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700861static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100862 struct rt2x00lib_conf *libconf,
863 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700864{
Ivo van Doornba2ab472008-08-06 16:22:17 +0200865 /* Always recalculate LNA gain before changing configuration */
866 rt73usb_config_lna_gain(rt2x00dev, libconf);
867
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100868 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200869 rt73usb_config_channel(rt2x00dev, &libconf->rf,
870 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100871 if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
872 !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200873 rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100874 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
875 rt73usb_config_retry_limit(rt2x00dev, libconf);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100876 if (flags & IEEE80211_CONF_CHANGE_PS)
877 rt73usb_config_ps(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700878}
879
880/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700881 * Link tuning
882 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200883static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
884 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700885{
886 u32 reg;
887
888 /*
889 * Update FCS error count from register.
890 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100891 rt2x00usb_register_read(rt2x00dev, STA_CSR0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200892 qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700893
894 /*
895 * Update False CCA count from register.
896 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +0100897 rt2x00usb_register_read(rt2x00dev, STA_CSR1, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200898 qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700899}
900
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100901static inline void rt73usb_set_vgc(struct rt2x00_dev *rt2x00dev,
902 struct link_qual *qual, u8 vgc_level)
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100903{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100904 if (qual->vgc_level != vgc_level) {
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100905 rt73usb_bbp_write(rt2x00dev, 17, vgc_level);
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100906 qual->vgc_level = vgc_level;
907 qual->vgc_level_reg = vgc_level;
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100908 }
909}
910
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100911static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev,
912 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700913{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100914 rt73usb_set_vgc(rt2x00dev, qual, 0x20);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700915}
916
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100917static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev,
918 struct link_qual *qual, const u32 count)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700919{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700920 u8 up_bound;
921 u8 low_bound;
922
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700923 /*
924 * Determine r17 bounds.
925 */
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +0200926 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700927 low_bound = 0x28;
928 up_bound = 0x48;
929
Gabor Juhos7e43f3b2013-10-11 13:18:44 +0200930 if (rt2x00_has_cap_external_lna_a(rt2x00dev)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700931 low_bound += 0x10;
932 up_bound += 0x10;
933 }
934 } else {
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100935 if (qual->rssi > -82) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700936 low_bound = 0x1c;
937 up_bound = 0x40;
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100938 } else if (qual->rssi > -84) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700939 low_bound = 0x1c;
940 up_bound = 0x20;
941 } else {
942 low_bound = 0x1c;
943 up_bound = 0x1c;
944 }
945
Gabor Juhos7e43f3b2013-10-11 13:18:44 +0200946 if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700947 low_bound += 0x14;
948 up_bound += 0x10;
949 }
950 }
951
952 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100953 * If we are not associated, we should go straight to the
954 * dynamic CCA tuning.
955 */
956 if (!rt2x00dev->intf_associated)
957 goto dynamic_cca_tune;
958
959 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700960 * Special big-R17 for very short distance
961 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100962 if (qual->rssi > -35) {
963 rt73usb_set_vgc(rt2x00dev, qual, 0x60);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700964 return;
965 }
966
967 /*
968 * Special big-R17 for short distance
969 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100970 if (qual->rssi >= -58) {
971 rt73usb_set_vgc(rt2x00dev, qual, up_bound);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700972 return;
973 }
974
975 /*
976 * Special big-R17 for middle-short distance
977 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100978 if (qual->rssi >= -66) {
979 rt73usb_set_vgc(rt2x00dev, qual, low_bound + 0x10);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700980 return;
981 }
982
983 /*
984 * Special mid-R17 for middle distance
985 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100986 if (qual->rssi >= -74) {
987 rt73usb_set_vgc(rt2x00dev, qual, low_bound + 0x08);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700988 return;
989 }
990
991 /*
992 * Special case: Change up_bound based on the rssi.
993 * Lower up_bound when rssi is weaker then -74 dBm.
994 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100995 up_bound -= 2 * (-74 - qual->rssi);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700996 if (low_bound > up_bound)
997 up_bound = low_bound;
998
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100999 if (qual->vgc_level > up_bound) {
1000 rt73usb_set_vgc(rt2x00dev, qual, up_bound);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001001 return;
1002 }
1003
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001004dynamic_cca_tune:
1005
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001006 /*
1007 * r17 does not yet exceed upper limit, continue and base
1008 * the r17 tuning on the false CCA count.
1009 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +01001010 if ((qual->false_cca > 512) && (qual->vgc_level < up_bound))
1011 rt73usb_set_vgc(rt2x00dev, qual,
1012 min_t(u8, qual->vgc_level + 4, up_bound));
1013 else if ((qual->false_cca < 100) && (qual->vgc_level > low_bound))
1014 rt73usb_set_vgc(rt2x00dev, qual,
1015 max_t(u8, qual->vgc_level - 4, low_bound));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001016}
1017
1018/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001019 * Queue handlers.
1020 */
1021static void rt73usb_start_queue(struct data_queue *queue)
1022{
1023 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1024 u32 reg;
1025
1026 switch (queue->qid) {
1027 case QID_RX:
1028 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1029 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1030 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1031 break;
1032 case QID_BEACON:
1033 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1034 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
1035 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
1036 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1037 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1038 break;
1039 default:
1040 break;
1041 }
1042}
1043
1044static void rt73usb_stop_queue(struct data_queue *queue)
1045{
1046 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
1047 u32 reg;
1048
1049 switch (queue->qid) {
1050 case QID_RX:
1051 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1052 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 1);
1053 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1054 break;
1055 case QID_BEACON:
1056 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1057 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1058 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1059 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1060 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1061 break;
1062 default:
1063 break;
1064 }
Ivo van Doorn5450b7e2010-12-13 12:34:22 +01001065}
1066
1067/*
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001068 * Firmware functions
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001069 */
1070static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
1071{
1072 return FIRMWARE_RT2571;
1073}
1074
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001075static int rt73usb_check_firmware(struct rt2x00_dev *rt2x00dev,
1076 const u8 *data, const size_t len)
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001077{
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001078 u16 fw_crc;
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001079 u16 crc;
1080
1081 /*
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001082 * Only support 2kb firmware files.
1083 */
1084 if (len != 2048)
1085 return FW_BAD_LENGTH;
1086
1087 /*
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001088 * The last 2 bytes in the firmware array are the crc checksum itself,
1089 * this means that we should never pass those 2 bytes to the crc
1090 * algorithm.
1091 */
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001092 fw_crc = (data[len - 2] << 8 | data[len - 1]);
1093
1094 /*
1095 * Use the crc itu-t algorithm.
1096 */
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001097 crc = crc_itu_t(0, data, len - 2);
1098 crc = crc_itu_t_byte(crc, 0);
1099 crc = crc_itu_t_byte(crc, 0);
1100
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001101 return (fw_crc == crc) ? FW_OK : FW_BAD_CRC;
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001102}
1103
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01001104static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev,
1105 const u8 *data, const size_t len)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001106{
1107 unsigned int i;
1108 int status;
1109 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001110
1111 /*
1112 * Wait for stable hardware.
1113 */
1114 for (i = 0; i < 100; i++) {
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001115 rt2x00usb_register_read(rt2x00dev, MAC_CSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001116 if (reg)
1117 break;
1118 msleep(1);
1119 }
1120
1121 if (!reg) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001122 rt2x00_err(rt2x00dev, "Unstable hardware\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001123 return -EBUSY;
1124 }
1125
1126 /*
1127 * Write firmware to device.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001128 */
Gertjan van Wingerde96b61ba2010-06-03 10:51:51 +02001129 rt2x00usb_register_multiwrite(rt2x00dev, FIRMWARE_IMAGE_BASE, data, len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001130
1131 /*
1132 * Send firmware request to device to load firmware,
1133 * we need to specify a long timeout time.
1134 */
1135 status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
Ivo van Doorn3b640f22008-02-03 15:54:11 +01001136 0, USB_MODE_FIRMWARE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001137 REGISTER_TIMEOUT_FIRMWARE);
1138 if (status < 0) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001139 rt2x00_err(rt2x00dev, "Failed to write Firmware to device\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001140 return status;
1141 }
1142
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001143 return 0;
1144}
1145
Ivo van Doorna7f3a062008-03-09 22:44:54 +01001146/*
1147 * Initialization functions.
1148 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001149static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
1150{
1151 u32 reg;
1152
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001153 rt2x00usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001154 rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
1155 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
1156 rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001157 rt2x00usb_register_write(rt2x00dev, TXRX_CSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001158
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001159 rt2x00usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001160 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
1161 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
1162 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
1163 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
1164 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
1165 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
1166 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
1167 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001168 rt2x00usb_register_write(rt2x00dev, TXRX_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001169
1170 /*
1171 * CCK TXD BBP registers
1172 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001173 rt2x00usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001174 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
1175 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
1176 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
1177 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
1178 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
1179 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
1180 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
1181 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001182 rt2x00usb_register_write(rt2x00dev, TXRX_CSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001183
1184 /*
1185 * OFDM TXD BBP registers
1186 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001187 rt2x00usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001188 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
1189 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
1190 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
1191 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
1192 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
1193 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001194 rt2x00usb_register_write(rt2x00dev, TXRX_CSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001195
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001196 rt2x00usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001197 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
1198 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
1199 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
1200 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001201 rt2x00usb_register_write(rt2x00dev, TXRX_CSR7, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001202
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001203 rt2x00usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001204 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
1205 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
1206 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
1207 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001208 rt2x00usb_register_write(rt2x00dev, TXRX_CSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001209
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001210 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +02001211 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL, 0);
1212 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 0);
1213 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, 0);
1214 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 0);
1215 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1216 rt2x00_set_field32(&reg, TXRX_CSR9_TIMESTAMP_COMPENSATE, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001217 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +02001218
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001219 rt2x00usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001220
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001221 rt2x00usb_register_read(rt2x00dev, MAC_CSR6, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001222 rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001223 rt2x00usb_register_write(rt2x00dev, MAC_CSR6, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001224
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001225 rt2x00usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001226
1227 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1228 return -EBUSY;
1229
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001230 rt2x00usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001231
1232 /*
1233 * Invalidate all Shared Keys (SEC_CSR0),
1234 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
1235 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001236 rt2x00usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
1237 rt2x00usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
1238 rt2x00usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001239
1240 reg = 0x000023b0;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001241 if (rt2x00_rf(rt2x00dev, RF5225) || rt2x00_rf(rt2x00dev, RF2527))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001242 rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001243 rt2x00usb_register_write(rt2x00dev, PHY_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001244
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001245 rt2x00usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
1246 rt2x00usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
1247 rt2x00usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001248
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001249 rt2x00usb_register_read(rt2x00dev, MAC_CSR9, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001250 rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001251 rt2x00usb_register_write(rt2x00dev, MAC_CSR9, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001252
1253 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001254 * Clear all beacons
1255 * For the Beacon base registers we only need to clear
1256 * the first byte since that byte contains the VALID and OWNER
1257 * bits which (when set to 0) will invalidate the entire beacon.
1258 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001259 rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1260 rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1261 rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1262 rt2x00usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001263
1264 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001265 * We must clear the error counters.
1266 * These registers are cleared on read,
1267 * so we may pass a useless variable to store the value.
1268 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001269 rt2x00usb_register_read(rt2x00dev, STA_CSR0, &reg);
1270 rt2x00usb_register_read(rt2x00dev, STA_CSR1, &reg);
1271 rt2x00usb_register_read(rt2x00dev, STA_CSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001272
1273 /*
1274 * Reset MAC and BBP registers.
1275 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001276 rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001277 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1278 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001279 rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001280
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001281 rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001282 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1283 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001284 rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001285
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001286 rt2x00usb_register_read(rt2x00dev, MAC_CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001287 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001288 rt2x00usb_register_write(rt2x00dev, MAC_CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001289
1290 return 0;
1291}
1292
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001293static int rt73usb_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1294{
1295 unsigned int i;
1296 u8 value;
1297
Stanislaw Gruszka7a5a7352014-11-26 15:29:14 +01001298 for (i = 0; i < REGISTER_USB_BUSY_COUNT; i++) {
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001299 rt73usb_bbp_read(rt2x00dev, 0, &value);
1300 if ((value != 0xff) && (value != 0x00))
1301 return 0;
1302 udelay(REGISTER_BUSY_DELAY);
1303 }
1304
Joe Perchesec9c4982013-04-19 08:33:40 -07001305 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001306 return -EACCES;
1307}
1308
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001309static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
1310{
1311 unsigned int i;
1312 u16 eeprom;
1313 u8 reg_id;
1314 u8 value;
1315
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001316 if (unlikely(rt73usb_wait_bbp_ready(rt2x00dev)))
1317 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001318
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001319 rt73usb_bbp_write(rt2x00dev, 3, 0x80);
1320 rt73usb_bbp_write(rt2x00dev, 15, 0x30);
1321 rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
1322 rt73usb_bbp_write(rt2x00dev, 22, 0x38);
1323 rt73usb_bbp_write(rt2x00dev, 23, 0x06);
1324 rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
1325 rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
1326 rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
1327 rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
1328 rt73usb_bbp_write(rt2x00dev, 34, 0x12);
1329 rt73usb_bbp_write(rt2x00dev, 37, 0x07);
1330 rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
1331 rt73usb_bbp_write(rt2x00dev, 41, 0x60);
1332 rt73usb_bbp_write(rt2x00dev, 53, 0x10);
1333 rt73usb_bbp_write(rt2x00dev, 54, 0x18);
1334 rt73usb_bbp_write(rt2x00dev, 60, 0x10);
1335 rt73usb_bbp_write(rt2x00dev, 61, 0x04);
1336 rt73usb_bbp_write(rt2x00dev, 62, 0x04);
1337 rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
1338 rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
1339 rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
1340 rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
1341 rt73usb_bbp_write(rt2x00dev, 99, 0x00);
1342 rt73usb_bbp_write(rt2x00dev, 102, 0x16);
1343 rt73usb_bbp_write(rt2x00dev, 107, 0x04);
1344
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001345 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1346 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1347
1348 if (eeprom != 0xffff && eeprom != 0x0000) {
1349 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1350 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001351 rt73usb_bbp_write(rt2x00dev, reg_id, value);
1352 }
1353 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001354
1355 return 0;
1356}
1357
1358/*
1359 * Device state switch handlers.
1360 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001361static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
1362{
1363 /*
1364 * Initialize all registers.
1365 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001366 if (unlikely(rt73usb_init_registers(rt2x00dev) ||
1367 rt73usb_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001368 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001369
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001370 return 0;
1371}
1372
1373static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
1374{
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001375 rt2x00usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001376
1377 /*
1378 * Disable synchronisation.
1379 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001380 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001381
1382 rt2x00usb_disable_radio(rt2x00dev);
1383}
1384
1385static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1386{
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001387 u32 reg, reg2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001388 unsigned int i;
1389 char put_to_sleep;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001390
1391 put_to_sleep = (state != STATE_AWAKE);
1392
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001393 rt2x00usb_register_read(rt2x00dev, MAC_CSR12, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001394 rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1395 rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001396 rt2x00usb_register_write(rt2x00dev, MAC_CSR12, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001397
1398 /*
1399 * Device is not guaranteed to be in the requested state yet.
1400 * We must wait until the register indicates that the
1401 * device has entered the correct state.
1402 */
1403 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001404 rt2x00usb_register_read(rt2x00dev, MAC_CSR12, &reg2);
1405 state = rt2x00_get_field32(reg2, MAC_CSR12_BBP_CURRENT_STATE);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001406 if (state == !put_to_sleep)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001407 return 0;
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001408 rt2x00usb_register_write(rt2x00dev, MAC_CSR12, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001409 msleep(10);
1410 }
1411
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001412 return -EBUSY;
1413}
1414
1415static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
1416 enum dev_state state)
1417{
1418 int retval = 0;
1419
1420 switch (state) {
1421 case STATE_RADIO_ON:
1422 retval = rt73usb_enable_radio(rt2x00dev);
1423 break;
1424 case STATE_RADIO_OFF:
1425 rt73usb_disable_radio(rt2x00dev);
1426 break;
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001427 case STATE_RADIO_IRQ_ON:
1428 case STATE_RADIO_IRQ_OFF:
1429 /* No support, but no error either */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001430 break;
1431 case STATE_DEEP_SLEEP:
1432 case STATE_SLEEP:
1433 case STATE_STANDBY:
1434 case STATE_AWAKE:
1435 retval = rt73usb_set_state(rt2x00dev, state);
1436 break;
1437 default:
1438 retval = -ENOTSUPP;
1439 break;
1440 }
1441
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001442 if (unlikely(retval))
Joe Perchesec9c4982013-04-19 08:33:40 -07001443 rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
1444 state, retval);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001445
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001446 return retval;
1447}
1448
1449/*
1450 * TX descriptor initialization
1451 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001452static void rt73usb_write_tx_desc(struct queue_entry *entry,
Ivo van Doorn906c1102008-08-04 16:38:24 +02001453 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001454{
Ivo van Doorn93331452010-08-23 19:53:39 +02001455 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
1456 __le32 *txd = (__le32 *) entry->skb->data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001457 u32 word;
1458
1459 /*
1460 * Start writing the descriptor words.
1461 */
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001462 rt2x00_desc_read(txd, 0, &word);
1463 rt2x00_set_field32(&word, TXD_W0_BURST,
1464 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
1465 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1466 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
1467 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
1468 rt2x00_set_field32(&word, TXD_W0_ACK,
1469 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
1470 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
1471 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
1472 rt2x00_set_field32(&word, TXD_W0_OFDM,
1473 (txdesc->rate_mode == RATE_MODE_OFDM));
Helmut Schaa25177942011-03-03 19:43:25 +01001474 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001475 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1476 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
1477 rt2x00_set_field32(&word, TXD_W0_TKIP_MIC,
1478 test_bit(ENTRY_TXD_ENCRYPT_MMIC, &txdesc->flags));
1479 rt2x00_set_field32(&word, TXD_W0_KEY_TABLE,
1480 test_bit(ENTRY_TXD_ENCRYPT_PAIRWISE, &txdesc->flags));
1481 rt2x00_set_field32(&word, TXD_W0_KEY_INDEX, txdesc->key_idx);
1482 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
1483 rt2x00_set_field32(&word, TXD_W0_BURST2,
1484 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
1485 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, txdesc->cipher);
1486 rt2x00_desc_write(txd, 0, word);
1487
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001488 rt2x00_desc_read(txd, 1, &word);
Helmut Schaa2b23cda2010-11-04 20:38:15 +01001489 rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, entry->queue->qid);
1490 rt2x00_set_field32(&word, TXD_W1_AIFSN, entry->queue->aifs);
1491 rt2x00_set_field32(&word, TXD_W1_CWMIN, entry->queue->cw_min);
1492 rt2x00_set_field32(&word, TXD_W1_CWMAX, entry->queue->cw_max);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001493 rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, txdesc->iv_offset);
Ivo van Doorn5adf6d62008-07-20 18:03:38 +02001494 rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE,
1495 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001496 rt2x00_desc_write(txd, 1, word);
1497
1498 rt2x00_desc_read(txd, 2, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001499 rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->u.plcp.signal);
1500 rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->u.plcp.service);
1501 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW,
1502 txdesc->u.plcp.length_low);
1503 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH,
1504 txdesc->u.plcp.length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001505 rt2x00_desc_write(txd, 2, word);
1506
Ivo van Doorn906c1102008-08-04 16:38:24 +02001507 if (test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags)) {
Ivo van Doorn1ce9cda2008-12-02 18:19:48 +01001508 _rt2x00_desc_write(txd, 3, skbdesc->iv[0]);
1509 _rt2x00_desc_write(txd, 4, skbdesc->iv[1]);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001510 }
1511
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001512 rt2x00_desc_read(txd, 5, &word);
1513 rt2x00_set_field32(&word, TXD_W5_TX_POWER,
Ivo van Doorn93331452010-08-23 19:53:39 +02001514 TXPOWER_TO_DEV(entry->queue->rt2x00dev->tx_power));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001515 rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1516 rt2x00_desc_write(txd, 5, word);
1517
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001518 /*
1519 * Register descriptor details in skb frame descriptor.
1520 */
Gertjan van Wingerde0b8004a2010-06-03 10:51:45 +02001521 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001522 skbdesc->desc = txd;
1523 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001524}
1525
Ivo van Doornbd88a782008-07-09 15:12:44 +02001526/*
1527 * TX data initialization
1528 */
Gertjan van Wingerdef224f4e2010-05-08 23:40:25 +02001529static void rt73usb_write_beacon(struct queue_entry *entry,
1530 struct txentry_desc *txdesc)
Ivo van Doornbd88a782008-07-09 15:12:44 +02001531{
1532 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001533 unsigned int beacon_base;
Wolfgang Kufner739fd942010-12-13 12:39:12 +01001534 unsigned int padding_len;
Seth Forsheed76dfc62011-02-14 08:52:25 -06001535 u32 orig_reg, reg;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001536
1537 /*
Ivo van Doornbd88a782008-07-09 15:12:44 +02001538 * Disable beaconing while we are reloading the beacon data,
1539 * otherwise we might be sending out invalid data.
1540 */
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001541 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Seth Forsheed76dfc62011-02-14 08:52:25 -06001542 orig_reg = reg;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001543 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001544 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001545
1546 /*
Gertjan van Wingerde0b8004a2010-06-03 10:51:45 +02001547 * Add space for the descriptor in front of the skb.
1548 */
1549 skb_push(entry->skb, TXD_DESC_SIZE);
1550 memset(entry->skb->data, 0, TXD_DESC_SIZE);
1551
1552 /*
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001553 * Write the TX descriptor for the beacon.
1554 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001555 rt73usb_write_tx_desc(entry, txdesc);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001556
1557 /*
1558 * Dump beacon to userspace through debugfs.
1559 */
1560 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
1561
1562 /*
Wolfgang Kufner739fd942010-12-13 12:39:12 +01001563 * Write entire beacon with descriptor and padding to register.
Ivo van Doornbd88a782008-07-09 15:12:44 +02001564 */
Wolfgang Kufner739fd942010-12-13 12:39:12 +01001565 padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
Seth Forsheed76dfc62011-02-14 08:52:25 -06001566 if (padding_len && skb_pad(entry->skb, padding_len)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001567 rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
Seth Forsheed76dfc62011-02-14 08:52:25 -06001568 /* skb freed by skb_pad() on failure */
1569 entry->skb = NULL;
1570 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, orig_reg);
1571 return;
1572 }
1573
Ivo van Doornbd88a782008-07-09 15:12:44 +02001574 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
Wolfgang Kufner739fd942010-12-13 12:39:12 +01001575 rt2x00usb_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
1576 entry->skb->len + padding_len);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001577
1578 /*
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001579 * Enable beaconing again.
1580 *
1581 * For Wi-Fi faily generated beacons between participating stations.
1582 * Set TBTT phase adaptive adjustment step to 8us (default 16us)
1583 */
1584 rt2x00usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
1585
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001586 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1587 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1588
1589 /*
Ivo van Doornbd88a782008-07-09 15:12:44 +02001590 * Clean up the beacon skb.
1591 */
1592 dev_kfree_skb(entry->skb);
1593 entry->skb = NULL;
1594}
1595
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001596static void rt73usb_clear_beacon(struct queue_entry *entry)
1597{
1598 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
1599 unsigned int beacon_base;
Stanislaw Gruszkabc0df75a2014-04-17 11:08:48 +02001600 u32 orig_reg, reg;
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001601
1602 /*
1603 * Disable beaconing while we are reloading the beacon data,
1604 * otherwise we might be sending out invalid data.
1605 */
Stanislaw Gruszkabc0df75a2014-04-17 11:08:48 +02001606 rt2x00usb_register_read(rt2x00dev, TXRX_CSR9, &orig_reg);
1607 reg = orig_reg;
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001608 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
1609 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1610
1611 /*
1612 * Clear beacon.
1613 */
1614 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
1615 rt2x00usb_register_write(rt2x00dev, beacon_base, 0);
1616
1617 /*
Stanislaw Gruszkabc0df75a2014-04-17 11:08:48 +02001618 * Restore beaconing state.
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001619 */
Stanislaw Gruszkabc0df75a2014-04-17 11:08:48 +02001620 rt2x00usb_register_write(rt2x00dev, TXRX_CSR9, orig_reg);
Helmut Schaa69cf36a2011-01-30 13:16:03 +01001621}
1622
Ivo van Doornf1ca2162008-11-13 23:07:33 +01001623static int rt73usb_get_tx_data_len(struct queue_entry *entry)
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001624{
1625 int length;
1626
1627 /*
1628 * The length _must_ be a multiple of 4,
1629 * but it must _not_ be a multiple of the USB packet size.
1630 */
Ivo van Doornf1ca2162008-11-13 23:07:33 +01001631 length = roundup(entry->skb->len, 4);
1632 length += (4 * !(length % entry->queue->usb_maxpacket));
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001633
1634 return length;
1635}
1636
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001637/*
1638 * RX control handlers
1639 */
1640static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
1641{
Ivo van Doornba2ab472008-08-06 16:22:17 +02001642 u8 offset = rt2x00dev->lna_gain;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001643 u8 lna;
1644
1645 lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
1646 switch (lna) {
1647 case 3:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001648 offset += 90;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001649 break;
1650 case 2:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001651 offset += 74;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001652 break;
1653 case 1:
Ivo van Doornba2ab472008-08-06 16:22:17 +02001654 offset += 64;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001655 break;
1656 default:
1657 return 0;
1658 }
1659
Ivo van Doorne5ef5ba2010-08-06 20:49:27 +02001660 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Gabor Juhos7e43f3b2013-10-11 13:18:44 +02001661 if (rt2x00_has_cap_external_lna_a(rt2x00dev)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001662 if (lna == 3 || lna == 2)
1663 offset += 10;
1664 } else {
1665 if (lna == 3)
1666 offset += 6;
1667 else if (lna == 2)
1668 offset += 8;
1669 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001670 }
1671
1672 return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
1673}
1674
Ivo van Doorn181d6902008-02-05 16:42:23 -05001675static void rt73usb_fill_rxdone(struct queue_entry *entry,
John Daiker55887512008-10-17 12:16:17 -07001676 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001677{
Ivo van Doorn906c1102008-08-04 16:38:24 +02001678 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001679 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn4bd7c452008-01-24 00:48:03 -08001680 __le32 *rxd = (__le32 *)entry->skb->data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001681 u32 word0;
1682 u32 word1;
1683
Ivo van Doornf855c102008-03-09 22:38:18 +01001684 /*
Gertjan van Wingerdea26cbc62008-06-06 22:54:28 +02001685 * Copy descriptor to the skbdesc->desc buffer, making it safe from moving of
1686 * frame data in rt2x00usb.
Ivo van Doornf855c102008-03-09 22:38:18 +01001687 */
Gertjan van Wingerdea26cbc62008-06-06 22:54:28 +02001688 memcpy(skbdesc->desc, rxd, skbdesc->desc_len);
Ivo van Doorn70a96102008-05-10 13:43:38 +02001689 rxd = (__le32 *)skbdesc->desc;
Ivo van Doornf855c102008-03-09 22:38:18 +01001690
1691 /*
Ivo van Doorn70a96102008-05-10 13:43:38 +02001692 * It is now safe to read the descriptor on all architectures.
Ivo van Doornf855c102008-03-09 22:38:18 +01001693 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001694 rt2x00_desc_read(rxd, 0, &word0);
1695 rt2x00_desc_read(rxd, 1, &word1);
1696
Johannes Berg4150c572007-09-17 01:29:23 -04001697 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001698 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001699
Gertjan van Wingerde78b8f3b2010-05-08 23:40:20 +02001700 rxdesc->cipher = rt2x00_get_field32(word0, RXD_W0_CIPHER_ALG);
1701 rxdesc->cipher_status = rt2x00_get_field32(word0, RXD_W0_CIPHER_ERROR);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001702
1703 if (rxdesc->cipher != CIPHER_NONE) {
Ivo van Doorn1ce9cda2008-12-02 18:19:48 +01001704 _rt2x00_desc_read(rxd, 2, &rxdesc->iv[0]);
1705 _rt2x00_desc_read(rxd, 3, &rxdesc->iv[1]);
Ivo van Doorn74415ed2008-12-02 22:50:33 +01001706 rxdesc->dev_flags |= RXDONE_CRYPTO_IV;
1707
Ivo van Doorn906c1102008-08-04 16:38:24 +02001708 _rt2x00_desc_read(rxd, 4, &rxdesc->icv);
Ivo van Doorn74415ed2008-12-02 22:50:33 +01001709 rxdesc->dev_flags |= RXDONE_CRYPTO_ICV;
Ivo van Doorn906c1102008-08-04 16:38:24 +02001710
1711 /*
1712 * Hardware has stripped IV/EIV data from 802.11 frame during
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001713 * decryption. It has provided the data separately but rt2x00lib
Ivo van Doorn906c1102008-08-04 16:38:24 +02001714 * should decide if it should be reinserted.
1715 */
1716 rxdesc->flags |= RX_FLAG_IV_STRIPPED;
1717
1718 /*
Gertjan van Wingerdea0aff622011-01-30 13:23:22 +01001719 * The hardware has already checked the Michael Mic and has
1720 * stripped it from the frame. Signal this to mac80211.
Ivo van Doorn906c1102008-08-04 16:38:24 +02001721 */
1722 rxdesc->flags |= RX_FLAG_MMIC_STRIPPED;
1723
1724 if (rxdesc->cipher_status == RX_CRYPTO_SUCCESS)
1725 rxdesc->flags |= RX_FLAG_DECRYPTED;
1726 else if (rxdesc->cipher_status == RX_CRYPTO_FAIL_MIC)
1727 rxdesc->flags |= RX_FLAG_MMIC_ERROR;
1728 }
1729
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001730 /*
1731 * Obtain the status about this packet.
Ivo van Doorn89993892008-03-09 22:49:04 +01001732 * When frame was received with an OFDM bitrate,
1733 * the signal is the PLCP value. If it was received with
1734 * a CCK bitrate the signal is the rate in 100kbit/s.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001735 */
Ivo van Doorn89993892008-03-09 22:49:04 +01001736 rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
Ivo van Doorn906c1102008-08-04 16:38:24 +02001737 rxdesc->rssi = rt73usb_agc_to_rssi(rt2x00dev, word1);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001738 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001739
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001740 if (rt2x00_get_field32(word0, RXD_W0_OFDM))
1741 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn6c6aa3c2008-08-29 21:07:16 +02001742 else
1743 rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001744 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1745 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001746
1747 /*
Ivo van Doorn70a96102008-05-10 13:43:38 +02001748 * Set skb pointers, and update frame information.
Mattias Nissler2ae23852008-03-09 22:41:22 +01001749 */
Ivo van Doorn70a96102008-05-10 13:43:38 +02001750 skb_pull(entry->skb, entry->queue->desc_size);
Mattias Nissler2ae23852008-03-09 22:41:22 +01001751 skb_trim(entry->skb, rxdesc->size);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001752}
1753
1754/*
1755 * Device probe functions.
1756 */
1757static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1758{
1759 u16 word;
1760 u8 *mac;
1761 s8 value;
1762
1763 rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
1764
1765 /*
1766 * Start validation of the data that has been read.
1767 */
1768 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1769 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00001770 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07001771 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001772 }
1773
1774 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1775 if (word == 0xffff) {
1776 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001777 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1778 ANTENNA_B);
1779 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1780 ANTENNA_B);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001781 rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
1782 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1783 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1784 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
1785 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001786 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001787 }
1788
1789 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1790 if (word == 0xffff) {
1791 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
1792 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001793 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001794 }
1795
1796 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
1797 if (word == 0xffff) {
1798 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
1799 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
1800 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
1801 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
1802 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
1803 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
1804 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
1805 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
1806 rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
1807 LED_MODE_DEFAULT);
1808 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001809 rt2x00_eeprom_dbg(rt2x00dev, "Led: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001810 }
1811
1812 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
1813 if (word == 0xffff) {
1814 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
1815 rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
1816 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001817 rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001818 }
1819
1820 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
1821 if (word == 0xffff) {
1822 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1823 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1824 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001825 rt2x00_eeprom_dbg(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001826 } else {
1827 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
1828 if (value < -10 || value > 10)
1829 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1830 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
1831 if (value < -10 || value > 10)
1832 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1833 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1834 }
1835
1836 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
1837 if (word == 0xffff) {
1838 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1839 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1840 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001841 rt2x00_eeprom_dbg(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001842 } else {
1843 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
1844 if (value < -10 || value > 10)
1845 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1846 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
1847 if (value < -10 || value > 10)
1848 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1849 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1850 }
1851
1852 return 0;
1853}
1854
1855static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
1856{
1857 u32 reg;
1858 u16 value;
1859 u16 eeprom;
1860
1861 /*
1862 * Read EEPROM word for configuration.
1863 */
1864 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1865
1866 /*
1867 * Identify RF chipset.
1868 */
1869 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01001870 rt2x00usb_register_read(rt2x00dev, MAC_CSR0, &reg);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001871 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
1872 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001873
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001874 if (!rt2x00_rt(rt2x00dev, RT2573) || (rt2x00_rev(rt2x00dev) == 0)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001875 rt2x00_err(rt2x00dev, "Invalid RT chipset detected\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001876 return -ENODEV;
1877 }
1878
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001879 if (!rt2x00_rf(rt2x00dev, RF5226) &&
1880 !rt2x00_rf(rt2x00dev, RF2528) &&
1881 !rt2x00_rf(rt2x00dev, RF5225) &&
1882 !rt2x00_rf(rt2x00dev, RF2527)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001883 rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001884 return -ENODEV;
1885 }
1886
1887 /*
1888 * Identify default antenna configuration.
1889 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001890 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001891 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001892 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001893 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1894
1895 /*
1896 * Read the Frame type.
1897 */
1898 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001899 __set_bit(CAPABILITY_FRAME_TYPE, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001900
1901 /*
Ivo van Doorn7396faf2008-12-20 10:55:57 +01001902 * Detect if this device has an hardware controlled radio.
1903 */
Ivo van Doorn7396faf2008-12-20 10:55:57 +01001904 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001905 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Ivo van Doorn7396faf2008-12-20 10:55:57 +01001906
1907 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001908 * Read frequency offset.
1909 */
1910 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1911 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
1912
1913 /*
1914 * Read external LNA informations.
1915 */
1916 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1917
1918 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001919 __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
1920 __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001921 }
1922
1923 /*
1924 * Store led settings, for correct led behaviour.
1925 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02001926#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001927 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
1928
Ivo van Doorn475433b2008-06-03 20:30:01 +02001929 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
1930 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
1931 if (value == LED_MODE_SIGNAL_STRENGTH)
1932 rt73usb_init_led(rt2x00dev, &rt2x00dev->led_qual,
1933 LED_TYPE_QUALITY);
Ivo van Doorna9450b72008-02-03 15:53:40 +01001934
1935 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
1936 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001937 rt2x00_get_field16(eeprom,
1938 EEPROM_LED_POLARITY_GPIO_0));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001939 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001940 rt2x00_get_field16(eeprom,
1941 EEPROM_LED_POLARITY_GPIO_1));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001942 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001943 rt2x00_get_field16(eeprom,
1944 EEPROM_LED_POLARITY_GPIO_2));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001945 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001946 rt2x00_get_field16(eeprom,
1947 EEPROM_LED_POLARITY_GPIO_3));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001948 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001949 rt2x00_get_field16(eeprom,
1950 EEPROM_LED_POLARITY_GPIO_4));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001951 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001952 rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001953 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001954 rt2x00_get_field16(eeprom,
1955 EEPROM_LED_POLARITY_RDY_G));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001956 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001957 rt2x00_get_field16(eeprom,
1958 EEPROM_LED_POLARITY_RDY_A));
Ivo van Doorn771fd562008-09-08 19:07:15 +02001959#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001960
1961 return 0;
1962}
1963
1964/*
1965 * RF value list for RF2528
1966 * Supports: 2.4 GHz
1967 */
1968static const struct rf_channel rf_vals_bg_2528[] = {
1969 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1970 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1971 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1972 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1973 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1974 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1975 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1976 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1977 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
1978 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
1979 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
1980 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
1981 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
1982 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
1983};
1984
1985/*
1986 * RF value list for RF5226
1987 * Supports: 2.4 GHz & 5.2 GHz
1988 */
1989static const struct rf_channel rf_vals_5226[] = {
1990 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1991 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1992 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1993 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1994 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1995 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1996 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1997 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1998 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
1999 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
2000 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
2001 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
2002 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
2003 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
2004
2005 /* 802.11 UNI / HyperLan 2 */
2006 { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
2007 { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
2008 { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
2009 { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
2010 { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
2011 { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
2012 { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
2013 { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
2014
2015 /* 802.11 HyperLan 2 */
2016 { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
2017 { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
2018 { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
2019 { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
2020 { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
2021 { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
2022 { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
2023 { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
2024 { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
2025 { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
2026
2027 /* 802.11 UNII */
2028 { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
2029 { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
2030 { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
2031 { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
2032 { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
2033 { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
2034
2035 /* MMAC(Japan)J52 ch 34,38,42,46 */
2036 { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
2037 { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
2038 { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
2039 { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
2040};
2041
2042/*
2043 * RF value list for RF5225 & RF2527
2044 * Supports: 2.4 GHz & 5.2 GHz
2045 */
2046static const struct rf_channel rf_vals_5225_2527[] = {
2047 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
2048 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
2049 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
2050 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
2051 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
2052 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
2053 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
2054 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
2055 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
2056 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
2057 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
2058 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
2059 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
2060 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
2061
2062 /* 802.11 UNI / HyperLan 2 */
2063 { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
2064 { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
2065 { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
2066 { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
2067 { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
2068 { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
2069 { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
2070 { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
2071
2072 /* 802.11 HyperLan 2 */
2073 { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
2074 { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
2075 { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
2076 { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
2077 { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
2078 { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
2079 { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
2080 { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
2081 { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
2082 { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
2083
2084 /* 802.11 UNII */
2085 { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
2086 { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
2087 { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
2088 { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
2089 { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
2090 { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
2091
2092 /* MMAC(Japan)J52 ch 34,38,42,46 */
2093 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
2094 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
2095 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
2096 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
2097};
2098
2099
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002100static int rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002101{
2102 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002103 struct channel_info *info;
2104 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002105 unsigned int i;
2106
2107 /*
2108 * Initialize all hw fields.
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02002109 *
Johannes Berg30686bf2015-06-02 21:39:54 +02002110 * Don't set IEEE80211_HOST_BROADCAST_PS_BUFFERING unless we are
Helmut Schaa5a5b6ed2010-10-02 11:31:33 +02002111 * capable of sending the buffered frames out after the DTIM
2112 * transmission using rt2x00lib_beacondone. This will send out
2113 * multicast and broadcast traffic immediately instead of buffering it
2114 * infinitly and thus dropping it after some time.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002115 */
Johannes Berg30686bf2015-06-02 21:39:54 +02002116 ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
2117 ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
2118 ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002119
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02002120 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002121 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2122 rt2x00_eeprom_addr(rt2x00dev,
2123 EEPROM_MAC_ADDR_0));
2124
2125 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002126 * Initialize hw_mode information.
2127 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01002128 spec->supported_bands = SUPPORT_BAND_2GHZ;
2129 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002130
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002131 if (rt2x00_rf(rt2x00dev, RF2528)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002132 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
2133 spec->channels = rf_vals_bg_2528;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002134 } else if (rt2x00_rf(rt2x00dev, RF5226)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01002135 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002136 spec->num_channels = ARRAY_SIZE(rf_vals_5226);
2137 spec->channels = rf_vals_5226;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002138 } else if (rt2x00_rf(rt2x00dev, RF2527)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002139 spec->num_channels = 14;
2140 spec->channels = rf_vals_5225_2527;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002141 } else if (rt2x00_rf(rt2x00dev, RF5225)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01002142 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002143 spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
2144 spec->channels = rf_vals_5225_2527;
2145 }
2146
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002147 /*
2148 * Create channel information array
2149 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00002150 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002151 if (!info)
2152 return -ENOMEM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002153
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002154 spec->channels_info = info;
2155
2156 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002157 for (i = 0; i < 14; i++) {
2158 info[i].max_power = MAX_TXPOWER;
2159 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
2160 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002161
2162 if (spec->num_channels > 14) {
2163 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002164 for (i = 14; i < spec->num_channels; i++) {
2165 info[i].max_power = MAX_TXPOWER;
Gabor Juhos0a6f3a82013-06-22 13:13:25 +02002166 info[i].default_power1 =
2167 TXPOWER_FROM_DEV(tx_power[i - 14]);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02002168 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002169 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002170
2171 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002172}
2173
2174static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
2175{
2176 int retval;
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02002177 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002178
2179 /*
2180 * Allocate eeprom data.
2181 */
2182 retval = rt73usb_validate_eeprom(rt2x00dev);
2183 if (retval)
2184 return retval;
2185
2186 retval = rt73usb_init_eeprom(rt2x00dev);
2187 if (retval)
2188 return retval;
2189
2190 /*
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02002191 * Enable rfkill polling by setting GPIO direction of the
2192 * rfkill switch GPIO pin correctly.
2193 */
2194 rt2x00usb_register_read(rt2x00dev, MAC_CSR13, &reg);
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +02002195 rt2x00_set_field32(&reg, MAC_CSR13_DIR7, 0);
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02002196 rt2x00usb_register_write(rt2x00dev, MAC_CSR13, reg);
2197
2198 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002199 * Initialize hw specifications.
2200 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02002201 retval = rt73usb_probe_hw_mode(rt2x00dev);
2202 if (retval)
2203 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002204
2205 /*
Igor Perminov1afcfd542009-08-08 23:55:55 +02002206 * This device has multiple filters for control frames,
2207 * but has no a separate filter for PS Poll frames.
2208 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002209 __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
Igor Perminov1afcfd542009-08-08 23:55:55 +02002210
2211 /*
Ivo van Doorn9404ef32008-02-03 15:48:38 +01002212 * This device requires firmware.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002213 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002214 __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
Ivo van Doorn008c4482008-08-06 17:27:31 +02002215 if (!modparam_nohwcrypt)
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02002216 __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
2217 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
Ivo van Doorn1c0bcf82011-04-30 17:18:18 +02002218 __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002219
2220 /*
2221 * Set the rssi offset.
2222 */
2223 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
2224
2225 return 0;
2226}
2227
2228/*
2229 * IEEE80211 stack callback functions.
2230 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02002231static int rt73usb_conf_tx(struct ieee80211_hw *hw,
2232 struct ieee80211_vif *vif, u16 queue_idx,
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002233 const struct ieee80211_tx_queue_params *params)
2234{
2235 struct rt2x00_dev *rt2x00dev = hw->priv;
2236 struct data_queue *queue;
2237 struct rt2x00_field32 field;
2238 int retval;
2239 u32 reg;
Ivo van Doorn5e790022009-01-17 20:42:58 +01002240 u32 offset;
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002241
2242 /*
2243 * First pass the configuration through rt2x00lib, that will
2244 * update the queue settings and validate the input. After that
2245 * we are free to update the registers based on the value
2246 * in the queue parameter.
2247 */
Eliad Peller8a3a3c82011-10-02 10:15:52 +02002248 retval = rt2x00mac_conf_tx(hw, vif, queue_idx, params);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002249 if (retval)
2250 return retval;
2251
Ivo van Doorn5e790022009-01-17 20:42:58 +01002252 /*
2253 * We only need to perform additional register initialization
2254 * for WMM queues/
2255 */
2256 if (queue_idx >= 4)
2257 return 0;
2258
Helmut Schaa11f818e2011-03-03 19:38:55 +01002259 queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002260
2261 /* Update WMM TXOP register */
Ivo van Doorn5e790022009-01-17 20:42:58 +01002262 offset = AC_TXOP_CSR0 + (sizeof(u32) * (!!(queue_idx & 2)));
2263 field.bit_offset = (queue_idx & 1) * 16;
2264 field.bit_mask = 0xffff << field.bit_offset;
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002265
Ivo van Doorn5e790022009-01-17 20:42:58 +01002266 rt2x00usb_register_read(rt2x00dev, offset, &reg);
2267 rt2x00_set_field32(&reg, field, queue->txop);
2268 rt2x00usb_register_write(rt2x00dev, offset, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002269
2270 /* Update WMM registers */
2271 field.bit_offset = queue_idx * 4;
2272 field.bit_mask = 0xf << field.bit_offset;
2273
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002274 rt2x00usb_register_read(rt2x00dev, AIFSN_CSR, &reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002275 rt2x00_set_field32(&reg, field, queue->aifs);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002276 rt2x00usb_register_write(rt2x00dev, AIFSN_CSR, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002277
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002278 rt2x00usb_register_read(rt2x00dev, CWMIN_CSR, &reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002279 rt2x00_set_field32(&reg, field, queue->cw_min);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002280 rt2x00usb_register_write(rt2x00dev, CWMIN_CSR, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002281
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002282 rt2x00usb_register_read(rt2x00dev, CWMAX_CSR, &reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002283 rt2x00_set_field32(&reg, field, queue->cw_max);
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002284 rt2x00usb_register_write(rt2x00dev, CWMAX_CSR, reg);
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002285
2286 return 0;
2287}
2288
Eliad Peller37a41b42011-09-21 14:06:11 +03002289static u64 rt73usb_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002290{
2291 struct rt2x00_dev *rt2x00dev = hw->priv;
2292 u64 tsf;
2293 u32 reg;
2294
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002295 rt2x00usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002296 tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
Ivo van Doorn0f829b12008-11-10 19:42:18 +01002297 rt2x00usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002298 tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
2299
2300 return tsf;
2301}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002302
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002303static const struct ieee80211_ops rt73usb_mac80211_ops = {
2304 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04002305 .start = rt2x00mac_start,
2306 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002307 .add_interface = rt2x00mac_add_interface,
2308 .remove_interface = rt2x00mac_remove_interface,
2309 .config = rt2x00mac_config,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002310 .configure_filter = rt2x00mac_configure_filter,
Stefan Steuerwald930c06f2009-07-10 20:42:55 +02002311 .set_tim = rt2x00mac_set_tim,
Ivo van Doorn906c1102008-08-04 16:38:24 +02002312 .set_key = rt2x00mac_set_key,
Ivo van Doornd8147f92010-07-11 12:24:47 +02002313 .sw_scan_start = rt2x00mac_sw_scan_start,
2314 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002315 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002316 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn2af0a572008-08-29 21:05:45 +02002317 .conf_tx = rt73usb_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002318 .get_tsf = rt73usb_get_tsf,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002319 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornf44df182010-11-04 20:40:11 +01002320 .flush = rt2x00mac_flush,
Ivo van Doorn0ed7b3c2011-04-18 15:35:12 +02002321 .set_antenna = rt2x00mac_set_antenna,
2322 .get_antenna = rt2x00mac_get_antenna,
Ivo van Doorne7dee442011-04-18 15:34:41 +02002323 .get_ringparam = rt2x00mac_get_ringparam,
Gertjan van Wingerde5f0dd292011-07-06 23:00:21 +02002324 .tx_frames_pending = rt2x00mac_tx_frames_pending,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002325};
2326
2327static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
2328 .probe_hw = rt73usb_probe_hw,
2329 .get_firmware_name = rt73usb_get_firmware_name,
Ivo van Doorn0cbe0062009-01-28 00:33:47 +01002330 .check_firmware = rt73usb_check_firmware,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002331 .load_firmware = rt73usb_load_firmware,
2332 .initialize = rt2x00usb_initialize,
2333 .uninitialize = rt2x00usb_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01002334 .clear_entry = rt2x00usb_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002335 .set_device_state = rt73usb_set_device_state,
Ivo van Doorn7396faf2008-12-20 10:55:57 +01002336 .rfkill_poll = rt73usb_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002337 .link_stats = rt73usb_link_stats,
2338 .reset_tuner = rt73usb_reset_tuner,
2339 .link_tuner = rt73usb_link_tuner,
Ivo van Doornc965c742010-07-11 12:25:46 +02002340 .watchdog = rt2x00usb_watchdog,
Ivo van Doorndbba3062010-12-13 12:34:54 +01002341 .start_queue = rt73usb_start_queue,
2342 .kick_queue = rt2x00usb_kick_queue,
2343 .stop_queue = rt73usb_stop_queue,
Ivo van Doorn5be65602010-12-13 12:35:40 +01002344 .flush_queue = rt2x00usb_flush_queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002345 .write_tx_desc = rt73usb_write_tx_desc,
Ivo van Doornbd88a782008-07-09 15:12:44 +02002346 .write_beacon = rt73usb_write_beacon,
Helmut Schaa69cf36a2011-01-30 13:16:03 +01002347 .clear_beacon = rt73usb_clear_beacon,
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02002348 .get_tx_data_len = rt73usb_get_tx_data_len,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002349 .fill_rxdone = rt73usb_fill_rxdone,
Ivo van Doorn906c1102008-08-04 16:38:24 +02002350 .config_shared_key = rt73usb_config_shared_key,
2351 .config_pairwise_key = rt73usb_config_pairwise_key,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002352 .config_filter = rt73usb_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002353 .config_intf = rt73usb_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01002354 .config_erp = rt73usb_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01002355 .config_ant = rt73usb_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002356 .config = rt73usb_config,
2357};
2358
Gabor Juhos0d7aada2013-06-04 13:40:45 +02002359static void rt73usb_queue_init(struct data_queue *queue)
2360{
2361 switch (queue->qid) {
2362 case QID_RX:
2363 queue->limit = 32;
2364 queue->data_size = DATA_FRAME_SIZE;
2365 queue->desc_size = RXD_DESC_SIZE;
2366 queue->priv_size = sizeof(struct queue_entry_priv_usb);
2367 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05002368
Gabor Juhos0d7aada2013-06-04 13:40:45 +02002369 case QID_AC_VO:
2370 case QID_AC_VI:
2371 case QID_AC_BE:
2372 case QID_AC_BK:
2373 queue->limit = 32;
2374 queue->data_size = DATA_FRAME_SIZE;
2375 queue->desc_size = TXD_DESC_SIZE;
2376 queue->priv_size = sizeof(struct queue_entry_priv_usb);
2377 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05002378
Gabor Juhos0d7aada2013-06-04 13:40:45 +02002379 case QID_BEACON:
2380 queue->limit = 4;
2381 queue->data_size = MGMT_FRAME_SIZE;
2382 queue->desc_size = TXINFO_SIZE;
2383 queue->priv_size = sizeof(struct queue_entry_priv_usb);
2384 break;
2385
2386 case QID_ATIM:
2387 /* fallthrough */
2388 default:
2389 BUG();
2390 break;
2391 }
2392}
Ivo van Doorn181d6902008-02-05 16:42:23 -05002393
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002394static const struct rt2x00_ops rt73usb_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002395 .name = KBUILD_MODNAME,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002396 .max_ap_intf = 4,
2397 .eeprom_size = EEPROM_SIZE,
2398 .rf_size = RF_SIZE,
2399 .tx_queues = NUM_TX_QUEUES,
Gabor Juhos0d7aada2013-06-04 13:40:45 +02002400 .queue_init = rt73usb_queue_init,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002401 .lib = &rt73usb_rt2x00_ops,
2402 .hw = &rt73usb_mac80211_ops,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002403#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002404 .debugfs = &rt73usb_rt2x00debug,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002405#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2406};
2407
2408/*
2409 * rt73usb module information.
2410 */
2411static struct usb_device_id rt73usb_device_table[] = {
2412 /* AboCom */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002413 { USB_DEVICE(0x07b8, 0xb21b) },
2414 { USB_DEVICE(0x07b8, 0xb21c) },
2415 { USB_DEVICE(0x07b8, 0xb21d) },
2416 { USB_DEVICE(0x07b8, 0xb21e) },
2417 { USB_DEVICE(0x07b8, 0xb21f) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002418 /* AL */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002419 { USB_DEVICE(0x14b2, 0x3c10) },
Ivo van Doorn144d9ad2009-02-15 17:43:05 +01002420 /* Amigo */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002421 { USB_DEVICE(0x148f, 0x9021) },
2422 { USB_DEVICE(0x0eb0, 0x9021) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002423 /* AMIT */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002424 { USB_DEVICE(0x18c5, 0x0002) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002425 /* Askey */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002426 { USB_DEVICE(0x1690, 0x0722) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002427 /* ASUS */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002428 { USB_DEVICE(0x0b05, 0x1723) },
2429 { USB_DEVICE(0x0b05, 0x1724) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002430 /* Belkin */
Xose Vazquez Perez8f35f782012-04-14 23:00:01 +02002431 { USB_DEVICE(0x050d, 0x7050) }, /* FCC ID: K7SF5D7050B ver. 3.x */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002432 { USB_DEVICE(0x050d, 0x705a) },
2433 { USB_DEVICE(0x050d, 0x905b) },
2434 { USB_DEVICE(0x050d, 0x905c) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002435 /* Billionton */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002436 { USB_DEVICE(0x1631, 0xc019) },
2437 { USB_DEVICE(0x08dd, 0x0120) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002438 /* Buffalo */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002439 { USB_DEVICE(0x0411, 0x00d8) },
2440 { USB_DEVICE(0x0411, 0x00d9) },
Ivo van Doornb8b1ec62011-08-03 21:09:49 +02002441 { USB_DEVICE(0x0411, 0x00e6) },
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002442 { USB_DEVICE(0x0411, 0x00f4) },
2443 { USB_DEVICE(0x0411, 0x0116) },
2444 { USB_DEVICE(0x0411, 0x0119) },
2445 { USB_DEVICE(0x0411, 0x0137) },
Bryan Polk51b28532010-03-01 12:23:28 -05002446 /* CEIVA */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002447 { USB_DEVICE(0x178d, 0x02be) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002448 /* CNet */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002449 { USB_DEVICE(0x1371, 0x9022) },
2450 { USB_DEVICE(0x1371, 0x9032) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002451 /* Conceptronic */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002452 { USB_DEVICE(0x14b2, 0x3c22) },
Masakazu Mokuno0a748922008-03-15 21:38:29 +01002453 /* Corega */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002454 { USB_DEVICE(0x07aa, 0x002e) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002455 /* D-Link */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002456 { USB_DEVICE(0x07d1, 0x3c03) },
2457 { USB_DEVICE(0x07d1, 0x3c04) },
2458 { USB_DEVICE(0x07d1, 0x3c06) },
2459 { USB_DEVICE(0x07d1, 0x3c07) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002460 /* Edimax */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002461 { USB_DEVICE(0x7392, 0x7318) },
2462 { USB_DEVICE(0x7392, 0x7618) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002463 /* EnGenius */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002464 { USB_DEVICE(0x1740, 0x3701) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002465 /* Gemtek */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002466 { USB_DEVICE(0x15a9, 0x0004) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002467 /* Gigabyte */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002468 { USB_DEVICE(0x1044, 0x8008) },
2469 { USB_DEVICE(0x1044, 0x800a) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002470 /* Huawei-3Com */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002471 { USB_DEVICE(0x1472, 0x0009) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002472 /* Hercules */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002473 { USB_DEVICE(0x06f8, 0xe002) },
2474 { USB_DEVICE(0x06f8, 0xe010) },
2475 { USB_DEVICE(0x06f8, 0xe020) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002476 /* Linksys */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002477 { USB_DEVICE(0x13b1, 0x0020) },
2478 { USB_DEVICE(0x13b1, 0x0023) },
2479 { USB_DEVICE(0x13b1, 0x0028) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002480 /* MSI */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002481 { USB_DEVICE(0x0db0, 0x4600) },
2482 { USB_DEVICE(0x0db0, 0x6877) },
2483 { USB_DEVICE(0x0db0, 0x6874) },
2484 { USB_DEVICE(0x0db0, 0xa861) },
2485 { USB_DEVICE(0x0db0, 0xa874) },
Xose Vazquez Perez22720642009-10-19 11:51:11 +02002486 /* Ovislink */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002487 { USB_DEVICE(0x1b75, 0x7318) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002488 /* Ralink */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002489 { USB_DEVICE(0x04bb, 0x093d) },
2490 { USB_DEVICE(0x148f, 0x2573) },
2491 { USB_DEVICE(0x148f, 0x2671) },
2492 { USB_DEVICE(0x0812, 0x3101) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002493 /* Qcom */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002494 { USB_DEVICE(0x18e8, 0x6196) },
2495 { USB_DEVICE(0x18e8, 0x6229) },
2496 { USB_DEVICE(0x18e8, 0x6238) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002497 /* Samsung */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002498 { USB_DEVICE(0x04e8, 0x4471) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002499 /* Senao */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002500 { USB_DEVICE(0x1740, 0x7100) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002501 /* Sitecom */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002502 { USB_DEVICE(0x0df6, 0x0024) },
2503 { USB_DEVICE(0x0df6, 0x0027) },
2504 { USB_DEVICE(0x0df6, 0x002f) },
2505 { USB_DEVICE(0x0df6, 0x90ac) },
2506 { USB_DEVICE(0x0df6, 0x9712) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002507 /* Surecom */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002508 { USB_DEVICE(0x0769, 0x31f3) },
Ivo van Doorn14344b82009-03-21 00:00:57 +01002509 /* Tilgin */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002510 { USB_DEVICE(0x6933, 0x5001) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002511 /* Philips */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002512 { USB_DEVICE(0x0471, 0x200a) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002513 /* Planex */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002514 { USB_DEVICE(0x2019, 0xab01) },
2515 { USB_DEVICE(0x2019, 0xab50) },
Xose Vazquez Perez22720642009-10-19 11:51:11 +02002516 /* WideTell */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002517 { USB_DEVICE(0x7167, 0x3840) },
Xose Vazquez Perezef4bb702009-02-28 00:34:23 +01002518 /* Zcom */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002519 { USB_DEVICE(0x0cde, 0x001c) },
Ivo van Doorn144d9ad2009-02-15 17:43:05 +01002520 /* ZyXEL */
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002521 { USB_DEVICE(0x0586, 0x3415) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002522 { 0, }
2523};
2524
2525MODULE_AUTHOR(DRV_PROJECT);
2526MODULE_VERSION(DRV_VERSION);
2527MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
2528MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
2529MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
2530MODULE_FIRMWARE(FIRMWARE_RT2571);
2531MODULE_LICENSE("GPL");
2532
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002533static int rt73usb_probe(struct usb_interface *usb_intf,
2534 const struct usb_device_id *id)
2535{
2536 return rt2x00usb_probe(usb_intf, &rt73usb_ops);
2537}
2538
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002539static struct usb_driver rt73usb_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002540 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002541 .id_table = rt73usb_device_table,
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002542 .probe = rt73usb_probe,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002543 .disconnect = rt2x00usb_disconnect,
2544 .suspend = rt2x00usb_suspend,
2545 .resume = rt2x00usb_resume,
Stanislaw Gruszka761ce8c2012-10-16 14:34:12 +02002546 .reset_resume = rt2x00usb_resume,
Sarah Sharpe1f12eb2012-04-23 10:08:51 -07002547 .disable_hub_initiated_lpm = 1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002548};
2549
Greg Kroah-Hartmand632eb12011-11-18 09:44:20 -08002550module_usb_driver(rt73usb_driver);