blob: a48c82f09216fec9641fb5d0abf0370639bc1064 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Ivo van Doorn811aa9c2008-02-03 15:42:53 +01002 Copyright (C) 2004 - 2008 rt2x00 SourceForge Project
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt73usb
23 Abstract: rt73usb device specific routines.
24 Supported chipsets: rt2571W & rt2671.
25 */
26
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/delay.h>
28#include <linux/etherdevice.h>
29#include <linux/init.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/usb.h>
33
34#include "rt2x00.h"
35#include "rt2x00usb.h"
36#include "rt73usb.h"
37
38/*
39 * Register access.
40 * All access to the CSR registers will go through the methods
41 * rt73usb_register_read and rt73usb_register_write.
42 * BBP and RF register require indirect register access,
43 * and use the CSR registers BBPCSR and RFCSR to achieve this.
44 * These indirect registers work with busy bits,
45 * and we will try maximal REGISTER_BUSY_COUNT times to access
46 * the register while taking a REGISTER_BUSY_DELAY us delay
47 * between each attampt. When the busy bit is still set at that time,
48 * the access attempt is considered to have failed,
49 * and we will print an error.
Adam Baker3d823462007-10-27 13:43:29 +020050 * The _lock versions must be used if you already hold the usb_cache_mutex
Ivo van Doorn95ea3622007-09-25 17:57:13 -070051 */
Adam Baker0e14f6d2007-10-27 13:41:25 +020052static inline void rt73usb_register_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070053 const unsigned int offset, u32 *value)
54{
55 __le32 reg;
56 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
57 USB_VENDOR_REQUEST_IN, offset,
58 &reg, sizeof(u32), REGISTER_TIMEOUT);
59 *value = le32_to_cpu(reg);
60}
61
Adam Baker3d823462007-10-27 13:43:29 +020062static inline void rt73usb_register_read_lock(struct rt2x00_dev *rt2x00dev,
63 const unsigned int offset, u32 *value)
64{
65 __le32 reg;
66 rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_READ,
67 USB_VENDOR_REQUEST_IN, offset,
68 &reg, sizeof(u32), REGISTER_TIMEOUT);
69 *value = le32_to_cpu(reg);
70}
71
Adam Baker0e14f6d2007-10-27 13:41:25 +020072static inline void rt73usb_register_multiread(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070073 const unsigned int offset,
74 void *value, const u32 length)
75{
76 int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
77 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
78 USB_VENDOR_REQUEST_IN, offset,
79 value, length, timeout);
80}
81
Adam Baker0e14f6d2007-10-27 13:41:25 +020082static inline void rt73usb_register_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070083 const unsigned int offset, u32 value)
84{
85 __le32 reg = cpu_to_le32(value);
86 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
87 USB_VENDOR_REQUEST_OUT, offset,
88 &reg, sizeof(u32), REGISTER_TIMEOUT);
89}
90
Adam Baker3d823462007-10-27 13:43:29 +020091static inline void rt73usb_register_write_lock(struct rt2x00_dev *rt2x00dev,
92 const unsigned int offset, u32 value)
93{
94 __le32 reg = cpu_to_le32(value);
95 rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_WRITE,
96 USB_VENDOR_REQUEST_OUT, offset,
97 &reg, sizeof(u32), REGISTER_TIMEOUT);
98}
99
Adam Baker0e14f6d2007-10-27 13:41:25 +0200100static inline void rt73usb_register_multiwrite(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700101 const unsigned int offset,
102 void *value, const u32 length)
103{
104 int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
105 rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
106 USB_VENDOR_REQUEST_OUT, offset,
107 value, length, timeout);
108}
109
Adam Baker0e14f6d2007-10-27 13:41:25 +0200110static u32 rt73usb_bbp_check(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700111{
112 u32 reg;
113 unsigned int i;
114
115 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Adam Baker3d823462007-10-27 13:43:29 +0200116 rt73usb_register_read_lock(rt2x00dev, PHY_CSR3, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700117 if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
118 break;
119 udelay(REGISTER_BUSY_DELAY);
120 }
121
122 return reg;
123}
124
Adam Baker0e14f6d2007-10-27 13:41:25 +0200125static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700126 const unsigned int word, const u8 value)
127{
128 u32 reg;
129
Adam Baker3d823462007-10-27 13:43:29 +0200130 mutex_lock(&rt2x00dev->usb_cache_mutex);
131
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700132 /*
133 * Wait until the BBP becomes ready.
134 */
135 reg = rt73usb_bbp_check(rt2x00dev);
136 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
137 ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
Adam Baker3d823462007-10-27 13:43:29 +0200138 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700139 return;
140 }
141
142 /*
143 * Write the data into the BBP.
144 */
145 reg = 0;
146 rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
147 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
148 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
149 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
150
Adam Baker3d823462007-10-27 13:43:29 +0200151 rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
152 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700153}
154
Adam Baker0e14f6d2007-10-27 13:41:25 +0200155static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700156 const unsigned int word, u8 *value)
157{
158 u32 reg;
159
Adam Baker3d823462007-10-27 13:43:29 +0200160 mutex_lock(&rt2x00dev->usb_cache_mutex);
161
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700162 /*
163 * Wait until the BBP becomes ready.
164 */
165 reg = rt73usb_bbp_check(rt2x00dev);
166 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
167 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
Adam Baker3d823462007-10-27 13:43:29 +0200168 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700169 return;
170 }
171
172 /*
173 * Write the request into the BBP.
174 */
175 reg = 0;
176 rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
177 rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
178 rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
179
Adam Baker3d823462007-10-27 13:43:29 +0200180 rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700181
182 /*
183 * Wait until the BBP becomes ready.
184 */
185 reg = rt73usb_bbp_check(rt2x00dev);
186 if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
187 ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
188 *value = 0xff;
189 return;
190 }
191
192 *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
Adam Baker3d823462007-10-27 13:43:29 +0200193 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700194}
195
Adam Baker0e14f6d2007-10-27 13:41:25 +0200196static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700197 const unsigned int word, const u32 value)
198{
199 u32 reg;
200 unsigned int i;
201
202 if (!word)
203 return;
204
Adam Baker3d823462007-10-27 13:43:29 +0200205 mutex_lock(&rt2x00dev->usb_cache_mutex);
206
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700207 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Adam Baker3d823462007-10-27 13:43:29 +0200208 rt73usb_register_read_lock(rt2x00dev, PHY_CSR4, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700209 if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
210 goto rf_write;
211 udelay(REGISTER_BUSY_DELAY);
212 }
213
Adam Baker3d823462007-10-27 13:43:29 +0200214 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700215 ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
216 return;
217
218rf_write:
219 reg = 0;
220 rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
221
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200222 /*
223 * RF5225 and RF2527 contain 21 bits per RF register value,
224 * all others contain 20 bits.
225 */
226 rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
Ivo van Doornddc827f2007-10-13 16:26:42 +0200227 20 + (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
228 rt2x00_rf(&rt2x00dev->chip, RF2527)));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700229 rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
230 rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
231
Adam Baker3d823462007-10-27 13:43:29 +0200232 rt73usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700233 rt2x00_rf_write(rt2x00dev, word, value);
Adam Baker3d823462007-10-27 13:43:29 +0200234 mutex_unlock(&rt2x00dev->usb_cache_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700235}
236
237#ifdef CONFIG_RT2X00_LIB_DEBUGFS
238#define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
239
Adam Baker0e14f6d2007-10-27 13:41:25 +0200240static void rt73usb_read_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700241 const unsigned int word, u32 *data)
242{
243 rt73usb_register_read(rt2x00dev, CSR_OFFSET(word), data);
244}
245
Adam Baker0e14f6d2007-10-27 13:41:25 +0200246static void rt73usb_write_csr(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700247 const unsigned int word, u32 data)
248{
249 rt73usb_register_write(rt2x00dev, CSR_OFFSET(word), data);
250}
251
252static const struct rt2x00debug rt73usb_rt2x00debug = {
253 .owner = THIS_MODULE,
254 .csr = {
255 .read = rt73usb_read_csr,
256 .write = rt73usb_write_csr,
257 .word_size = sizeof(u32),
258 .word_count = CSR_REG_SIZE / sizeof(u32),
259 },
260 .eeprom = {
261 .read = rt2x00_eeprom_read,
262 .write = rt2x00_eeprom_write,
263 .word_size = sizeof(u16),
264 .word_count = EEPROM_SIZE / sizeof(u16),
265 },
266 .bbp = {
267 .read = rt73usb_bbp_read,
268 .write = rt73usb_bbp_write,
269 .word_size = sizeof(u8),
270 .word_count = BBP_SIZE / sizeof(u8),
271 },
272 .rf = {
273 .read = rt2x00_rf_read,
274 .write = rt73usb_rf_write,
275 .word_size = sizeof(u32),
276 .word_count = RF_SIZE / sizeof(u32),
277 },
278};
279#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
280
Ivo van Doorna9450b72008-02-03 15:53:40 +0100281#ifdef CONFIG_RT73USB_LEDS
282static void rt73usb_led_brightness(struct led_classdev *led_cdev,
283 enum led_brightness brightness)
284{
285 struct rt2x00_led *led =
286 container_of(led_cdev, struct rt2x00_led, led_dev);
287 unsigned int enabled = brightness != LED_OFF;
288 unsigned int a_mode =
289 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_5GHZ);
290 unsigned int bg_mode =
291 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
292
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100293 if (in_atomic()) {
294 NOTICE(led->rt2x00dev,
295 "Ignoring LED brightness command for led %d", led->type);
296 return;
297 }
298
Ivo van Doorna9450b72008-02-03 15:53:40 +0100299 if (led->type == LED_TYPE_RADIO) {
300 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
301 MCU_LEDCS_RADIO_STATUS, enabled);
302
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100303 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
304 0, led->rt2x00dev->led_mcu_reg,
305 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100306 } else if (led->type == LED_TYPE_ASSOC) {
307 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
308 MCU_LEDCS_LINK_BG_STATUS, bg_mode);
309 rt2x00_set_field16(&led->rt2x00dev->led_mcu_reg,
310 MCU_LEDCS_LINK_A_STATUS, a_mode);
311
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100312 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
313 0, led->rt2x00dev->led_mcu_reg,
314 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100315 } else if (led->type == LED_TYPE_QUALITY) {
316 /*
317 * The brightness is divided into 6 levels (0 - 5),
318 * this means we need to convert the brightness
319 * argument into the matching level within that range.
320 */
Ivo van Doorn47b10cd2008-02-17 17:35:28 +0100321 rt2x00usb_vendor_request_sw(led->rt2x00dev, USB_LED_CONTROL,
322 brightness / (LED_FULL / 6),
323 led->rt2x00dev->led_mcu_reg,
324 REGISTER_TIMEOUT);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100325 }
326}
327#else
328#define rt73usb_led_brightness NULL
329#endif /* CONFIG_RT73USB_LEDS */
330
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700331/*
332 * Configuration handlers.
333 */
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100334static void rt73usb_config_intf(struct rt2x00_dev *rt2x00dev,
335 struct rt2x00_intf *intf,
336 struct rt2x00intf_conf *conf,
337 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700338{
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100339 unsigned int beacon_base;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700340 u32 reg;
341
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100342 if (flags & CONFIG_UPDATE_TYPE) {
343 /*
344 * Clear current synchronisation setup.
345 * For the Beacon base registers we only need to clear
346 * the first byte since that byte contains the VALID and OWNER
347 * bits which (when set to 0) will invalidate the entire beacon.
348 */
349 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
350 rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
351 rt73usb_register_write(rt2x00dev, beacon_base, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700352
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100353 /*
354 * Enable synchronisation.
355 */
356 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
357 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
358 rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE,
359 (conf->sync == TSF_SYNC_BEACON));
360 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
361 rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, conf->sync);
362 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200363 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700364
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100365 if (flags & CONFIG_UPDATE_MAC) {
366 reg = le32_to_cpu(conf->mac[1]);
367 rt2x00_set_field32(&reg, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
368 conf->mac[1] = cpu_to_le32(reg);
369
370 rt73usb_register_multiwrite(rt2x00dev, MAC_CSR2,
371 conf->mac, sizeof(conf->mac));
372 }
373
374 if (flags & CONFIG_UPDATE_BSSID) {
375 reg = le32_to_cpu(conf->bssid[1]);
376 rt2x00_set_field32(&reg, MAC_CSR5_BSS_ID_MASK, 3);
377 conf->bssid[1] = cpu_to_le32(reg);
378
379 rt73usb_register_multiwrite(rt2x00dev, MAC_CSR4,
380 conf->bssid, sizeof(conf->bssid));
381 }
382}
383
384static int rt73usb_config_preamble(struct rt2x00_dev *rt2x00dev,
385 const int short_preamble,
386 const int ack_timeout,
387 const int ack_consume_time)
388{
389 u32 reg;
390
391 /*
392 * When in atomic context, we should let rt2x00lib
393 * try this configuration again later.
394 */
395 if (in_atomic())
396 return -EAGAIN;
397
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700398 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200399 rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700400 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
401
402 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
Ivo van Doorn4f5af6eb2007-10-06 14:16:30 +0200403 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200404 !!short_preamble);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700405 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100406
407 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700408}
409
410static void rt73usb_config_phymode(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200411 const int basic_rate_mask)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700412{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200413 rt73usb_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700414}
415
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200416static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
417 struct rf_channel *rf, const int txpower)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700418{
419 u8 r3;
420 u8 r94;
421 u8 smart;
422
423 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
424 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
425
426 smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
427 rt2x00_rf(&rt2x00dev->chip, RF2527));
428
429 rt73usb_bbp_read(rt2x00dev, 3, &r3);
430 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
431 rt73usb_bbp_write(rt2x00dev, 3, r3);
432
433 r94 = 6;
434 if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
435 r94 += txpower - MAX_TXPOWER;
436 else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
437 r94 += txpower;
438 rt73usb_bbp_write(rt2x00dev, 94, r94);
439
440 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
441 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
442 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
443 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
444
445 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
446 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
447 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
448 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
449
450 rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
451 rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
452 rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
453 rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
454
455 udelay(10);
456}
457
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700458static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
459 const int txpower)
460{
461 struct rf_channel rf;
462
463 rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
464 rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
465 rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
466 rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
467
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200468 rt73usb_config_channel(rt2x00dev, &rf, txpower);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700469}
470
471static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200472 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700473{
474 u8 r3;
475 u8 r4;
476 u8 r77;
Mattias Nissler2676c942007-10-27 13:42:37 +0200477 u8 temp;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700478
479 rt73usb_bbp_read(rt2x00dev, 3, &r3);
480 rt73usb_bbp_read(rt2x00dev, 4, &r4);
481 rt73usb_bbp_read(rt2x00dev, 77, &r77);
482
483 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
484
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200485 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200486 * Configure the RX antenna.
487 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200488 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700489 case ANTENNA_HW_DIVERSITY:
Mattias Nissler2676c942007-10-27 13:42:37 +0200490 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
491 temp = !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags)
Johannes Berg8318d782008-01-24 19:38:38 +0100492 && (rt2x00dev->curr_band != IEEE80211_BAND_5GHZ);
Mattias Nissler2676c942007-10-27 13:42:37 +0200493 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700494 break;
495 case ANTENNA_A:
Mattias Nissler2676c942007-10-27 13:42:37 +0200496 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700497 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100498 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissler2676c942007-10-27 13:42:37 +0200499 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
500 else
501 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700502 break;
Ivo van Doorn39e75852007-10-13 16:26:27 +0200503 case ANTENNA_SW_DIVERSITY:
504 /*
505 * NOTE: We should never come here because rt2x00lib is
506 * supposed to catch this and send us the correct antenna
507 * explicitely. However we are nog going to bug about this.
508 * Instead, just default to antenna B.
509 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700510 case ANTENNA_B:
Mattias Nissler2676c942007-10-27 13:42:37 +0200511 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700512 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
Johannes Berg8318d782008-01-24 19:38:38 +0100513 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ)
Mattias Nissler2676c942007-10-27 13:42:37 +0200514 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
515 else
516 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700517 break;
518 }
519
520 rt73usb_bbp_write(rt2x00dev, 77, r77);
521 rt73usb_bbp_write(rt2x00dev, 3, r3);
522 rt73usb_bbp_write(rt2x00dev, 4, r4);
523}
524
525static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200526 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700527{
528 u8 r3;
529 u8 r4;
530 u8 r77;
531
532 rt73usb_bbp_read(rt2x00dev, 3, &r3);
533 rt73usb_bbp_read(rt2x00dev, 4, &r4);
534 rt73usb_bbp_read(rt2x00dev, 77, &r77);
535
536 rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
537 rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
538 !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
539
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200540 /*
Ivo van Doorne4cd2ff2007-10-27 13:39:57 +0200541 * Configure the RX antenna.
542 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200543 switch (ant->rx) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700544 case ANTENNA_HW_DIVERSITY:
Mattias Nissler2676c942007-10-27 13:42:37 +0200545 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700546 break;
547 case ANTENNA_A:
Mattias Nissler2676c942007-10-27 13:42:37 +0200548 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
549 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700550 break;
Ivo van Doorn39e75852007-10-13 16:26:27 +0200551 case ANTENNA_SW_DIVERSITY:
552 /*
553 * NOTE: We should never come here because rt2x00lib is
554 * supposed to catch this and send us the correct antenna
555 * explicitely. However we are nog going to bug about this.
556 * Instead, just default to antenna B.
557 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700558 case ANTENNA_B:
Mattias Nissler2676c942007-10-27 13:42:37 +0200559 rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
560 rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700561 break;
562 }
563
564 rt73usb_bbp_write(rt2x00dev, 77, r77);
565 rt73usb_bbp_write(rt2x00dev, 3, r3);
566 rt73usb_bbp_write(rt2x00dev, 4, r4);
567}
568
569struct antenna_sel {
570 u8 word;
571 /*
572 * value[0] -> non-LNA
573 * value[1] -> LNA
574 */
575 u8 value[2];
576};
577
578static const struct antenna_sel antenna_sel_a[] = {
579 { 96, { 0x58, 0x78 } },
580 { 104, { 0x38, 0x48 } },
581 { 75, { 0xfe, 0x80 } },
582 { 86, { 0xfe, 0x80 } },
583 { 88, { 0xfe, 0x80 } },
584 { 35, { 0x60, 0x60 } },
585 { 97, { 0x58, 0x58 } },
586 { 98, { 0x58, 0x58 } },
587};
588
589static const struct antenna_sel antenna_sel_bg[] = {
590 { 96, { 0x48, 0x68 } },
591 { 104, { 0x2c, 0x3c } },
592 { 75, { 0xfe, 0x80 } },
593 { 86, { 0xfe, 0x80 } },
594 { 88, { 0xfe, 0x80 } },
595 { 35, { 0x50, 0x50 } },
596 { 97, { 0x48, 0x48 } },
597 { 98, { 0x48, 0x48 } },
598};
599
600static void rt73usb_config_antenna(struct rt2x00_dev *rt2x00dev,
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200601 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700602{
603 const struct antenna_sel *sel;
604 unsigned int lna;
605 unsigned int i;
606 u32 reg;
607
Johannes Berg8318d782008-01-24 19:38:38 +0100608 if (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700609 sel = antenna_sel_a;
610 lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700611 } else {
612 sel = antenna_sel_bg;
613 lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700614 }
615
Mattias Nissler2676c942007-10-27 13:42:37 +0200616 for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
617 rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
618
619 rt73usb_register_read(rt2x00dev, PHY_CSR0, &reg);
620
Ivo van Doornddc827f2007-10-13 16:26:42 +0200621 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
Johannes Berg8318d782008-01-24 19:38:38 +0100622 (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ));
Ivo van Doornddc827f2007-10-13 16:26:42 +0200623 rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
Johannes Berg8318d782008-01-24 19:38:38 +0100624 (rt2x00dev->curr_band == IEEE80211_BAND_5GHZ));
Ivo van Doornddc827f2007-10-13 16:26:42 +0200625
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700626 rt73usb_register_write(rt2x00dev, PHY_CSR0, reg);
627
628 if (rt2x00_rf(&rt2x00dev->chip, RF5226) ||
629 rt2x00_rf(&rt2x00dev->chip, RF5225))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200630 rt73usb_config_antenna_5x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700631 else if (rt2x00_rf(&rt2x00dev->chip, RF2528) ||
632 rt2x00_rf(&rt2x00dev->chip, RF2527))
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200633 rt73usb_config_antenna_2x(rt2x00dev, ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700634}
635
636static void rt73usb_config_duration(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200637 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700638{
639 u32 reg;
640
641 rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200642 rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700643 rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
644
645 rt73usb_register_read(rt2x00dev, MAC_CSR8, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200646 rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700647 rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200648 rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700649 rt73usb_register_write(rt2x00dev, MAC_CSR8, reg);
650
651 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
652 rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
653 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
654
655 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
656 rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
657 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
658
659 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200660 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
661 libconf->conf->beacon_int * 16);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700662 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
663}
664
665static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100666 struct rt2x00lib_conf *libconf,
667 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700668{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700669 if (flags & CONFIG_UPDATE_PHYMODE)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200670 rt73usb_config_phymode(rt2x00dev, libconf->basic_rates);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700671 if (flags & CONFIG_UPDATE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200672 rt73usb_config_channel(rt2x00dev, &libconf->rf,
673 libconf->conf->power_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700674 if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200675 rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700676 if (flags & CONFIG_UPDATE_ANTENNA)
Ivo van Doornaddc81bd2007-10-13 16:26:23 +0200677 rt73usb_config_antenna(rt2x00dev, &libconf->ant);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700678 if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200679 rt73usb_config_duration(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700680}
681
682/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700683 * Link tuning
684 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200685static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
686 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700687{
688 u32 reg;
689
690 /*
691 * Update FCS error count from register.
692 */
693 rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200694 qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700695
696 /*
697 * Update False CCA count from register.
698 */
699 rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200700 qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700701}
702
703static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev)
704{
705 rt73usb_bbp_write(rt2x00dev, 17, 0x20);
706 rt2x00dev->link.vgc_level = 0x20;
707}
708
709static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev)
710{
711 int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
712 u8 r17;
713 u8 up_bound;
714 u8 low_bound;
715
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700716 rt73usb_bbp_read(rt2x00dev, 17, &r17);
717
718 /*
719 * Determine r17 bounds.
720 */
Johannes Berg8318d782008-01-24 19:38:38 +0100721 if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700722 low_bound = 0x28;
723 up_bound = 0x48;
724
725 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
726 low_bound += 0x10;
727 up_bound += 0x10;
728 }
729 } else {
730 if (rssi > -82) {
731 low_bound = 0x1c;
732 up_bound = 0x40;
733 } else if (rssi > -84) {
734 low_bound = 0x1c;
735 up_bound = 0x20;
736 } else {
737 low_bound = 0x1c;
738 up_bound = 0x1c;
739 }
740
741 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
742 low_bound += 0x14;
743 up_bound += 0x10;
744 }
745 }
746
747 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100748 * If we are not associated, we should go straight to the
749 * dynamic CCA tuning.
750 */
751 if (!rt2x00dev->intf_associated)
752 goto dynamic_cca_tune;
753
754 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700755 * Special big-R17 for very short distance
756 */
757 if (rssi > -35) {
758 if (r17 != 0x60)
759 rt73usb_bbp_write(rt2x00dev, 17, 0x60);
760 return;
761 }
762
763 /*
764 * Special big-R17 for short distance
765 */
766 if (rssi >= -58) {
767 if (r17 != up_bound)
768 rt73usb_bbp_write(rt2x00dev, 17, up_bound);
769 return;
770 }
771
772 /*
773 * Special big-R17 for middle-short distance
774 */
775 if (rssi >= -66) {
776 low_bound += 0x10;
777 if (r17 != low_bound)
778 rt73usb_bbp_write(rt2x00dev, 17, low_bound);
779 return;
780 }
781
782 /*
783 * Special mid-R17 for middle distance
784 */
785 if (rssi >= -74) {
786 if (r17 != (low_bound + 0x10))
787 rt73usb_bbp_write(rt2x00dev, 17, low_bound + 0x08);
788 return;
789 }
790
791 /*
792 * Special case: Change up_bound based on the rssi.
793 * Lower up_bound when rssi is weaker then -74 dBm.
794 */
795 up_bound -= 2 * (-74 - rssi);
796 if (low_bound > up_bound)
797 up_bound = low_bound;
798
799 if (r17 > up_bound) {
800 rt73usb_bbp_write(rt2x00dev, 17, up_bound);
801 return;
802 }
803
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100804dynamic_cca_tune:
805
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700806 /*
807 * r17 does not yet exceed upper limit, continue and base
808 * the r17 tuning on the false CCA count.
809 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200810 if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700811 r17 += 4;
812 if (r17 > up_bound)
813 r17 = up_bound;
814 rt73usb_bbp_write(rt2x00dev, 17, r17);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200815 } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700816 r17 -= 4;
817 if (r17 < low_bound)
818 r17 = low_bound;
819 rt73usb_bbp_write(rt2x00dev, 17, r17);
820 }
821}
822
823/*
824 * Firmware name function.
825 */
826static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
827{
828 return FIRMWARE_RT2571;
829}
830
831/*
832 * Initialization functions.
833 */
834static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
835 const size_t len)
836{
837 unsigned int i;
838 int status;
839 u32 reg;
840 char *ptr = data;
841 char *cache;
842 int buflen;
843 int timeout;
844
845 /*
846 * Wait for stable hardware.
847 */
848 for (i = 0; i < 100; i++) {
849 rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
850 if (reg)
851 break;
852 msleep(1);
853 }
854
855 if (!reg) {
856 ERROR(rt2x00dev, "Unstable hardware.\n");
857 return -EBUSY;
858 }
859
860 /*
861 * Write firmware to device.
862 * We setup a seperate cache for this action,
863 * since we are going to write larger chunks of data
864 * then normally used cache size.
865 */
866 cache = kmalloc(CSR_CACHE_SIZE_FIRMWARE, GFP_KERNEL);
867 if (!cache) {
868 ERROR(rt2x00dev, "Failed to allocate firmware cache.\n");
869 return -ENOMEM;
870 }
871
872 for (i = 0; i < len; i += CSR_CACHE_SIZE_FIRMWARE) {
873 buflen = min_t(int, len - i, CSR_CACHE_SIZE_FIRMWARE);
874 timeout = REGISTER_TIMEOUT * (buflen / sizeof(u32));
875
876 memcpy(cache, ptr, buflen);
877
878 rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
879 USB_VENDOR_REQUEST_OUT,
Ivo van Doorn3b640f22008-02-03 15:54:11 +0100880 FIRMWARE_IMAGE_BASE + i, 0,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700881 cache, buflen, timeout);
882
883 ptr += buflen;
884 }
885
886 kfree(cache);
887
888 /*
889 * Send firmware request to device to load firmware,
890 * we need to specify a long timeout time.
891 */
892 status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
Ivo van Doorn3b640f22008-02-03 15:54:11 +0100893 0, USB_MODE_FIRMWARE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700894 REGISTER_TIMEOUT_FIRMWARE);
895 if (status < 0) {
896 ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
897 return status;
898 }
899
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700900 return 0;
901}
902
903static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
904{
905 u32 reg;
906
907 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
908 rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
909 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
910 rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
911 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
912
913 rt73usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
914 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
915 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
916 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
917 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
918 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
919 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
920 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
921 rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
922 rt73usb_register_write(rt2x00dev, TXRX_CSR1, reg);
923
924 /*
925 * CCK TXD BBP registers
926 */
927 rt73usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
928 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
929 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
930 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
931 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
932 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
933 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
934 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
935 rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
936 rt73usb_register_write(rt2x00dev, TXRX_CSR2, reg);
937
938 /*
939 * OFDM TXD BBP registers
940 */
941 rt73usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
942 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
943 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
944 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
945 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
946 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
947 rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
948 rt73usb_register_write(rt2x00dev, TXRX_CSR3, reg);
949
950 rt73usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
951 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
952 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
953 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
954 rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
955 rt73usb_register_write(rt2x00dev, TXRX_CSR7, reg);
956
957 rt73usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
958 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
959 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
960 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
961 rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
962 rt73usb_register_write(rt2x00dev, TXRX_CSR8, reg);
963
964 rt73usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
965
966 rt73usb_register_read(rt2x00dev, MAC_CSR6, &reg);
967 rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
968 rt73usb_register_write(rt2x00dev, MAC_CSR6, reg);
969
970 rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
971
972 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
973 return -EBUSY;
974
975 rt73usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
976
Ivo van Doorna9450b72008-02-03 15:53:40 +0100977 rt73usb_register_read(rt2x00dev, MAC_CSR14, &reg);
978 rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
979 rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
980 rt73usb_register_write(rt2x00dev, MAC_CSR14, reg);
981
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700982 /*
983 * Invalidate all Shared Keys (SEC_CSR0),
984 * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
985 */
986 rt73usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
987 rt73usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
988 rt73usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
989
990 reg = 0x000023b0;
991 if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
992 rt2x00_rf(&rt2x00dev->chip, RF2527))
993 rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
994 rt73usb_register_write(rt2x00dev, PHY_CSR1, reg);
995
996 rt73usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
997 rt73usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
998 rt73usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
999
1000 rt73usb_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
1001 rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
1002 rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
1003 rt73usb_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
1004
1005 rt73usb_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
1006 rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
1007 rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
1008 rt73usb_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
1009
1010 rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
1011 rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
1012 rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
1013
1014 /*
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001015 * Clear all beacons
1016 * For the Beacon base registers we only need to clear
1017 * the first byte since that byte contains the VALID and OWNER
1018 * bits which (when set to 0) will invalidate the entire beacon.
1019 */
1020 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1021 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1022 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1023 rt73usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1024
1025 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001026 * We must clear the error counters.
1027 * These registers are cleared on read,
1028 * so we may pass a useless variable to store the value.
1029 */
1030 rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
1031 rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
1032 rt73usb_register_read(rt2x00dev, STA_CSR2, &reg);
1033
1034 /*
1035 * Reset MAC and BBP registers.
1036 */
1037 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1038 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
1039 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
1040 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1041
1042 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1043 rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
1044 rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
1045 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1046
1047 rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
1048 rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
1049 rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
1050
1051 return 0;
1052}
1053
1054static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
1055{
1056 unsigned int i;
1057 u16 eeprom;
1058 u8 reg_id;
1059 u8 value;
1060
1061 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1062 rt73usb_bbp_read(rt2x00dev, 0, &value);
1063 if ((value != 0xff) && (value != 0x00))
1064 goto continue_csr_init;
1065 NOTICE(rt2x00dev, "Waiting for BBP register.\n");
1066 udelay(REGISTER_BUSY_DELAY);
1067 }
1068
1069 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1070 return -EACCES;
1071
1072continue_csr_init:
1073 rt73usb_bbp_write(rt2x00dev, 3, 0x80);
1074 rt73usb_bbp_write(rt2x00dev, 15, 0x30);
1075 rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
1076 rt73usb_bbp_write(rt2x00dev, 22, 0x38);
1077 rt73usb_bbp_write(rt2x00dev, 23, 0x06);
1078 rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
1079 rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
1080 rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
1081 rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
1082 rt73usb_bbp_write(rt2x00dev, 34, 0x12);
1083 rt73usb_bbp_write(rt2x00dev, 37, 0x07);
1084 rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
1085 rt73usb_bbp_write(rt2x00dev, 41, 0x60);
1086 rt73usb_bbp_write(rt2x00dev, 53, 0x10);
1087 rt73usb_bbp_write(rt2x00dev, 54, 0x18);
1088 rt73usb_bbp_write(rt2x00dev, 60, 0x10);
1089 rt73usb_bbp_write(rt2x00dev, 61, 0x04);
1090 rt73usb_bbp_write(rt2x00dev, 62, 0x04);
1091 rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
1092 rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
1093 rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
1094 rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
1095 rt73usb_bbp_write(rt2x00dev, 99, 0x00);
1096 rt73usb_bbp_write(rt2x00dev, 102, 0x16);
1097 rt73usb_bbp_write(rt2x00dev, 107, 0x04);
1098
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001099 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1100 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1101
1102 if (eeprom != 0xffff && eeprom != 0x0000) {
1103 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1104 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001105 rt73usb_bbp_write(rt2x00dev, reg_id, value);
1106 }
1107 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001108
1109 return 0;
1110}
1111
1112/*
1113 * Device state switch handlers.
1114 */
1115static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
1116 enum dev_state state)
1117{
1118 u32 reg;
1119
1120 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1121 rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
1122 state == STATE_RADIO_RX_OFF);
1123 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1124}
1125
1126static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
1127{
1128 /*
1129 * Initialize all registers.
1130 */
1131 if (rt73usb_init_registers(rt2x00dev) ||
1132 rt73usb_init_bbp(rt2x00dev)) {
1133 ERROR(rt2x00dev, "Register initialization failed.\n");
1134 return -EIO;
1135 }
1136
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001137 return 0;
1138}
1139
1140static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
1141{
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001142 rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
1143
1144 /*
1145 * Disable synchronisation.
1146 */
1147 rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
1148
1149 rt2x00usb_disable_radio(rt2x00dev);
1150}
1151
1152static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
1153{
1154 u32 reg;
1155 unsigned int i;
1156 char put_to_sleep;
1157 char current_state;
1158
1159 put_to_sleep = (state != STATE_AWAKE);
1160
1161 rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
1162 rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
1163 rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
1164 rt73usb_register_write(rt2x00dev, MAC_CSR12, reg);
1165
1166 /*
1167 * Device is not guaranteed to be in the requested state yet.
1168 * We must wait until the register indicates that the
1169 * device has entered the correct state.
1170 */
1171 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1172 rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
1173 current_state =
1174 rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
1175 if (current_state == !put_to_sleep)
1176 return 0;
1177 msleep(10);
1178 }
1179
1180 NOTICE(rt2x00dev, "Device failed to enter state %d, "
1181 "current device state %d.\n", !put_to_sleep, current_state);
1182
1183 return -EBUSY;
1184}
1185
1186static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
1187 enum dev_state state)
1188{
1189 int retval = 0;
1190
1191 switch (state) {
1192 case STATE_RADIO_ON:
1193 retval = rt73usb_enable_radio(rt2x00dev);
1194 break;
1195 case STATE_RADIO_OFF:
1196 rt73usb_disable_radio(rt2x00dev);
1197 break;
1198 case STATE_RADIO_RX_ON:
Ivo van Doorn61667d82008-02-25 23:15:05 +01001199 case STATE_RADIO_RX_ON_LINK:
1200 rt73usb_toggle_rx(rt2x00dev, STATE_RADIO_RX_ON);
1201 break;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001202 case STATE_RADIO_RX_OFF:
Ivo van Doorn61667d82008-02-25 23:15:05 +01001203 case STATE_RADIO_RX_OFF_LINK:
1204 rt73usb_toggle_rx(rt2x00dev, STATE_RADIO_RX_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001205 break;
1206 case STATE_DEEP_SLEEP:
1207 case STATE_SLEEP:
1208 case STATE_STANDBY:
1209 case STATE_AWAKE:
1210 retval = rt73usb_set_state(rt2x00dev, state);
1211 break;
1212 default:
1213 retval = -ENOTSUPP;
1214 break;
1215 }
1216
1217 return retval;
1218}
1219
1220/*
1221 * TX descriptor initialization
1222 */
1223static void rt73usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001224 struct sk_buff *skb,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001225 struct txentry_desc *txdesc,
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001226 struct ieee80211_tx_control *control)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001227{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001228 struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb);
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001229 __le32 *txd = skbdesc->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001230 u32 word;
1231
1232 /*
1233 * Start writing the descriptor words.
1234 */
1235 rt2x00_desc_read(txd, 1, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001236 rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, txdesc->queue);
1237 rt2x00_set_field32(&word, TXD_W1_AIFSN, txdesc->aifs);
1238 rt2x00_set_field32(&word, TXD_W1_CWMIN, txdesc->cw_min);
1239 rt2x00_set_field32(&word, TXD_W1_CWMAX, txdesc->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001240 rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
1241 rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
1242 rt2x00_desc_write(txd, 1, word);
1243
1244 rt2x00_desc_read(txd, 2, &word);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001245 rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, txdesc->signal);
1246 rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, txdesc->service);
1247 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, txdesc->length_low);
1248 rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, txdesc->length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001249 rt2x00_desc_write(txd, 2, word);
1250
1251 rt2x00_desc_read(txd, 5, &word);
1252 rt2x00_set_field32(&word, TXD_W5_TX_POWER,
Ivo van Doornac1aa7e2008-02-17 17:31:48 +01001253 TXPOWER_TO_DEV(rt2x00dev->tx_power));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001254 rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
1255 rt2x00_desc_write(txd, 5, word);
1256
1257 rt2x00_desc_read(txd, 0, &word);
1258 rt2x00_set_field32(&word, TXD_W0_BURST,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001259 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001260 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1261 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001262 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001263 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001264 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001265 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001266 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001267 rt2x00_set_field32(&word, TXD_W0_OFDM,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001268 test_bit(ENTRY_TXD_OFDM_RATE, &txdesc->flags));
1269 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001270 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
1271 !!(control->flags &
1272 IEEE80211_TXCTL_LONG_RETRY_LIMIT));
1273 rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
Ivo van Doorndd3193e2008-01-06 23:41:10 +01001274 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, skbdesc->data_len);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001275 rt2x00_set_field32(&word, TXD_W0_BURST2,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001276 test_bit(ENTRY_TXD_BURST, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001277 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
1278 rt2x00_desc_write(txd, 0, word);
1279}
1280
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001281static int rt73usb_get_tx_data_len(struct rt2x00_dev *rt2x00dev,
Ivo van Doornb242e892007-11-15 23:41:31 +01001282 struct sk_buff *skb)
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001283{
1284 int length;
1285
1286 /*
1287 * The length _must_ be a multiple of 4,
1288 * but it must _not_ be a multiple of the USB packet size.
1289 */
1290 length = roundup(skb->len, 4);
Ivo van Doornb242e892007-11-15 23:41:31 +01001291 length += (4 * !(length % rt2x00dev->usb_maxpacket));
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02001292
1293 return length;
1294}
1295
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001296/*
1297 * TX data initialization
1298 */
1299static void rt73usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5957da42008-02-03 15:54:57 +01001300 const unsigned int queue)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001301{
1302 u32 reg;
1303
Ivo van Doorn5957da42008-02-03 15:54:57 +01001304 if (queue != RT2X00_BCN_QUEUE_BEACON)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001305 return;
1306
1307 /*
1308 * For Wi-Fi faily generated beacons between participating stations.
1309 * Set TBTT phase adaptive adjustment step to 8us (default 16us)
1310 */
1311 rt73usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
1312
1313 rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
1314 if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
1315 rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
1316 rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
1317 }
1318}
1319
1320/*
1321 * RX control handlers
1322 */
1323static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
1324{
1325 u16 eeprom;
1326 u8 offset;
1327 u8 lna;
1328
1329 lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
1330 switch (lna) {
1331 case 3:
1332 offset = 90;
1333 break;
1334 case 2:
1335 offset = 74;
1336 break;
1337 case 1:
1338 offset = 64;
1339 break;
1340 default:
1341 return 0;
1342 }
1343
Johannes Berg8318d782008-01-24 19:38:38 +01001344 if (rt2x00dev->rx_status.band == IEEE80211_BAND_5GHZ) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001345 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
1346 if (lna == 3 || lna == 2)
1347 offset += 10;
1348 } else {
1349 if (lna == 3)
1350 offset += 6;
1351 else if (lna == 2)
1352 offset += 8;
1353 }
1354
1355 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
1356 offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
1357 } else {
1358 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
1359 offset += 14;
1360
1361 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
1362 offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
1363 }
1364
1365 return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
1366}
1367
Ivo van Doorn181d6902008-02-05 16:42:23 -05001368static void rt73usb_fill_rxdone(struct queue_entry *entry,
1369 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001370{
Ivo van Doorn181d6902008-02-05 16:42:23 -05001371 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn4bd7c452008-01-24 00:48:03 -08001372 __le32 *rxd = (__le32 *)entry->skb->data;
Ivo van Doornf855c102008-03-09 22:38:18 +01001373 unsigned int offset = entry->queue->desc_size + 2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001374 u32 word0;
1375 u32 word1;
1376
Ivo van Doornf855c102008-03-09 22:38:18 +01001377 /*
1378 * Copy descriptor to the available headroom inside the skbuffer.
1379 * Remove the original copy by pulling the skbuffer.
1380 */
1381 skb_push(entry->skb, offset);
1382 memcpy(entry->skb->data, rxd, entry->queue->desc_size);
1383 rxd = (__le32 *)entry->skb->data;
Ivo van Doorn2d1be5b2008-03-09 22:40:06 +01001384 skb_pull(entry->skb, offset + entry->queue->desc_size);
Ivo van Doornf855c102008-03-09 22:38:18 +01001385 skb_trim(entry->skb, rxdesc->size);
1386
1387 /*
1388 * The descriptor is now aligned to 4 bytes and thus it is
1389 * now safe to read it on all architectures.
1390 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001391 rt2x00_desc_read(rxd, 0, &word0);
1392 rt2x00_desc_read(rxd, 1, &word1);
1393
Ivo van Doorn181d6902008-02-05 16:42:23 -05001394 rxdesc->flags = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04001395 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001396 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001397
1398 /*
1399 * Obtain the status about this packet.
1400 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001401 rxdesc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
1402 rxdesc->rssi = rt73usb_agc_to_rssi(entry->queue->rt2x00dev, word1);
1403 rxdesc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
1404 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
1405 rxdesc->my_bss = !!rt2x00_get_field32(word0, RXD_W0_MY_BSS);
1406
1407 /*
Ivo van Doorn7d1de802008-01-06 23:42:04 +01001408 * Set descriptor and data pointer.
1409 */
Ivo van Doornf855c102008-03-09 22:38:18 +01001410 skbdesc->data = entry->skb->data;
Ivo van Doorn647d0ca2008-02-10 22:51:21 +01001411 skbdesc->data_len = rxdesc->size;
Ivo van Doornf855c102008-03-09 22:38:18 +01001412 skbdesc->desc = entry->skb->data - offset;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001413 skbdesc->desc_len = entry->queue->desc_size;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001414}
1415
1416/*
1417 * Device probe functions.
1418 */
1419static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1420{
1421 u16 word;
1422 u8 *mac;
1423 s8 value;
1424
1425 rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
1426
1427 /*
1428 * Start validation of the data that has been read.
1429 */
1430 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1431 if (!is_valid_ether_addr(mac)) {
Joe Perches0795af52007-10-03 17:59:30 -07001432 DECLARE_MAC_BUF(macbuf);
1433
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001434 random_ether_addr(mac);
Joe Perches0795af52007-10-03 17:59:30 -07001435 EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001436 }
1437
1438 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1439 if (word == 0xffff) {
1440 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001441 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1442 ANTENNA_B);
1443 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1444 ANTENNA_B);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001445 rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
1446 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1447 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1448 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
1449 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1450 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
1451 }
1452
1453 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1454 if (word == 0xffff) {
1455 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
1456 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1457 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1458 }
1459
1460 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
1461 if (word == 0xffff) {
1462 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
1463 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
1464 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
1465 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
1466 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
1467 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
1468 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
1469 rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
1470 rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
1471 LED_MODE_DEFAULT);
1472 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
1473 EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
1474 }
1475
1476 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
1477 if (word == 0xffff) {
1478 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
1479 rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
1480 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
1481 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
1482 }
1483
1484 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
1485 if (word == 0xffff) {
1486 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1487 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1488 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1489 EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
1490 } else {
1491 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
1492 if (value < -10 || value > 10)
1493 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
1494 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
1495 if (value < -10 || value > 10)
1496 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
1497 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
1498 }
1499
1500 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
1501 if (word == 0xffff) {
1502 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1503 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1504 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
Ivo van Doorn417f4122008-02-10 22:50:58 +01001505 EEPROM(rt2x00dev, "RSSI OFFSET A: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001506 } else {
1507 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
1508 if (value < -10 || value > 10)
1509 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
1510 value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
1511 if (value < -10 || value > 10)
1512 rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
1513 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
1514 }
1515
1516 return 0;
1517}
1518
1519static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
1520{
1521 u32 reg;
1522 u16 value;
1523 u16 eeprom;
1524
1525 /*
1526 * Read EEPROM word for configuration.
1527 */
1528 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1529
1530 /*
1531 * Identify RF chipset.
1532 */
1533 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1534 rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
1535 rt2x00_set_chip(rt2x00dev, RT2571, value, reg);
1536
Ivo van Doorn755a9572007-11-12 15:02:22 +01001537 if (!rt2x00_check_rev(&rt2x00dev->chip, 0x25730)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001538 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
1539 return -ENODEV;
1540 }
1541
1542 if (!rt2x00_rf(&rt2x00dev->chip, RF5226) &&
1543 !rt2x00_rf(&rt2x00dev->chip, RF2528) &&
1544 !rt2x00_rf(&rt2x00dev->chip, RF5225) &&
1545 !rt2x00_rf(&rt2x00dev->chip, RF2527)) {
1546 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1547 return -ENODEV;
1548 }
1549
1550 /*
1551 * Identify default antenna configuration.
1552 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001553 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001554 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001555 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001556 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1557
1558 /*
1559 * Read the Frame type.
1560 */
1561 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
1562 __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
1563
1564 /*
1565 * Read frequency offset.
1566 */
1567 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1568 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
1569
1570 /*
1571 * Read external LNA informations.
1572 */
1573 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1574
1575 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
1576 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
1577 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
1578 }
1579
1580 /*
1581 * Store led settings, for correct led behaviour.
1582 */
Ivo van Doorna9450b72008-02-03 15:53:40 +01001583#ifdef CONFIG_RT73USB_LEDS
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001584 rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
1585
Ivo van Doorna9450b72008-02-03 15:53:40 +01001586 switch (value) {
1587 case LED_MODE_TXRX_ACTIVITY:
1588 case LED_MODE_ASUS:
1589 case LED_MODE_ALPHA:
1590 case LED_MODE_DEFAULT:
1591 rt2x00dev->led_flags =
1592 LED_SUPPORT_RADIO | LED_SUPPORT_ASSOC;
1593 break;
1594 case LED_MODE_SIGNAL_STRENGTH:
1595 rt2x00dev->led_flags =
1596 LED_SUPPORT_RADIO | LED_SUPPORT_ASSOC |
1597 LED_SUPPORT_QUALITY;
1598 break;
1599 }
1600
1601 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_LED_MODE, value);
1602 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_0,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001603 rt2x00_get_field16(eeprom,
1604 EEPROM_LED_POLARITY_GPIO_0));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001605 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_1,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001606 rt2x00_get_field16(eeprom,
1607 EEPROM_LED_POLARITY_GPIO_1));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001608 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_2,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001609 rt2x00_get_field16(eeprom,
1610 EEPROM_LED_POLARITY_GPIO_2));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001611 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_3,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001612 rt2x00_get_field16(eeprom,
1613 EEPROM_LED_POLARITY_GPIO_3));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001614 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_GPIO_4,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001615 rt2x00_get_field16(eeprom,
1616 EEPROM_LED_POLARITY_GPIO_4));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001617 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_ACT,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001618 rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001619 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_BG,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001620 rt2x00_get_field16(eeprom,
1621 EEPROM_LED_POLARITY_RDY_G));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001622 rt2x00_set_field16(&rt2x00dev->led_mcu_reg, MCU_LEDCS_POLARITY_READY_A,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001623 rt2x00_get_field16(eeprom,
1624 EEPROM_LED_POLARITY_RDY_A));
Ivo van Doorna9450b72008-02-03 15:53:40 +01001625#endif /* CONFIG_RT73USB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001626
1627 return 0;
1628}
1629
1630/*
1631 * RF value list for RF2528
1632 * Supports: 2.4 GHz
1633 */
1634static const struct rf_channel rf_vals_bg_2528[] = {
1635 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1636 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1637 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1638 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1639 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1640 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1641 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1642 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1643 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
1644 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
1645 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
1646 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
1647 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
1648 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
1649};
1650
1651/*
1652 * RF value list for RF5226
1653 * Supports: 2.4 GHz & 5.2 GHz
1654 */
1655static const struct rf_channel rf_vals_5226[] = {
1656 { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
1657 { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
1658 { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
1659 { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
1660 { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
1661 { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
1662 { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
1663 { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
1664 { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
1665 { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
1666 { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
1667 { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
1668 { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
1669 { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
1670
1671 /* 802.11 UNI / HyperLan 2 */
1672 { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
1673 { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
1674 { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
1675 { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
1676 { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
1677 { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
1678 { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
1679 { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
1680
1681 /* 802.11 HyperLan 2 */
1682 { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
1683 { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
1684 { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
1685 { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
1686 { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
1687 { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
1688 { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
1689 { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
1690 { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
1691 { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
1692
1693 /* 802.11 UNII */
1694 { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
1695 { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
1696 { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
1697 { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
1698 { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
1699 { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
1700
1701 /* MMAC(Japan)J52 ch 34,38,42,46 */
1702 { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
1703 { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
1704 { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
1705 { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
1706};
1707
1708/*
1709 * RF value list for RF5225 & RF2527
1710 * Supports: 2.4 GHz & 5.2 GHz
1711 */
1712static const struct rf_channel rf_vals_5225_2527[] = {
1713 { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
1714 { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
1715 { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
1716 { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
1717 { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
1718 { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
1719 { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
1720 { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
1721 { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
1722 { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
1723 { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
1724 { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
1725 { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
1726 { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
1727
1728 /* 802.11 UNI / HyperLan 2 */
1729 { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
1730 { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
1731 { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
1732 { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
1733 { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
1734 { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
1735 { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
1736 { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
1737
1738 /* 802.11 HyperLan 2 */
1739 { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
1740 { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
1741 { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
1742 { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
1743 { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
1744 { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
1745 { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
1746 { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
1747 { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
1748 { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
1749
1750 /* 802.11 UNII */
1751 { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
1752 { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
1753 { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
1754 { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
1755 { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
1756 { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
1757
1758 /* MMAC(Japan)J52 ch 34,38,42,46 */
1759 { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
1760 { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
1761 { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
1762 { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
1763};
1764
1765
1766static void rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
1767{
1768 struct hw_mode_spec *spec = &rt2x00dev->spec;
1769 u8 *txpower;
1770 unsigned int i;
1771
1772 /*
1773 * Initialize all hw fields.
1774 */
1775 rt2x00dev->hw->flags =
1776 IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
Johannes Berg4150c572007-09-17 01:29:23 -04001777 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001778 rt2x00dev->hw->extra_tx_headroom = TXD_DESC_SIZE;
1779 rt2x00dev->hw->max_signal = MAX_SIGNAL;
1780 rt2x00dev->hw->max_rssi = MAX_RX_SSI;
Ivo van Doorn871ff6e2008-02-03 15:51:47 +01001781 rt2x00dev->hw->queues = 4;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001782
1783 SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_usb(rt2x00dev)->dev);
1784 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1785 rt2x00_eeprom_addr(rt2x00dev,
1786 EEPROM_MAC_ADDR_0));
1787
1788 /*
1789 * Convert tx_power array in eeprom.
1790 */
1791 txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
1792 for (i = 0; i < 14; i++)
1793 txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
1794
1795 /*
1796 * Initialize hw_mode information.
1797 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001798 spec->supported_bands = SUPPORT_BAND_2GHZ;
1799 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001800 spec->tx_power_a = NULL;
1801 spec->tx_power_bg = txpower;
1802 spec->tx_power_default = DEFAULT_TXPOWER;
1803
1804 if (rt2x00_rf(&rt2x00dev->chip, RF2528)) {
1805 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
1806 spec->channels = rf_vals_bg_2528;
1807 } else if (rt2x00_rf(&rt2x00dev->chip, RF5226)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01001808 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001809 spec->num_channels = ARRAY_SIZE(rf_vals_5226);
1810 spec->channels = rf_vals_5226;
1811 } else if (rt2x00_rf(&rt2x00dev->chip, RF2527)) {
1812 spec->num_channels = 14;
1813 spec->channels = rf_vals_5225_2527;
1814 } else if (rt2x00_rf(&rt2x00dev->chip, RF5225)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01001815 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001816 spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
1817 spec->channels = rf_vals_5225_2527;
1818 }
1819
1820 if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
1821 rt2x00_rf(&rt2x00dev->chip, RF5226)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001822 txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
1823 for (i = 0; i < 14; i++)
1824 txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
1825
1826 spec->tx_power_a = txpower;
1827 }
1828}
1829
1830static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
1831{
1832 int retval;
1833
1834 /*
1835 * Allocate eeprom data.
1836 */
1837 retval = rt73usb_validate_eeprom(rt2x00dev);
1838 if (retval)
1839 return retval;
1840
1841 retval = rt73usb_init_eeprom(rt2x00dev);
1842 if (retval)
1843 return retval;
1844
1845 /*
1846 * Initialize hw specifications.
1847 */
1848 rt73usb_probe_hw_mode(rt2x00dev);
1849
1850 /*
Ivo van Doorn9404ef32008-02-03 15:48:38 +01001851 * This device requires firmware.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001852 */
Ivo van Doorn066cb632007-09-25 20:55:39 +02001853 __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
Ivo van Doorn9404ef32008-02-03 15:48:38 +01001854 __set_bit(DRIVER_REQUIRE_FIRMWARE_CRC_ITU_T, &rt2x00dev->flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001855
1856 /*
1857 * Set the rssi offset.
1858 */
1859 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1860
1861 return 0;
1862}
1863
1864/*
1865 * IEEE80211 stack callback functions.
1866 */
Johannes Berg4150c572007-09-17 01:29:23 -04001867static void rt73usb_configure_filter(struct ieee80211_hw *hw,
1868 unsigned int changed_flags,
1869 unsigned int *total_flags,
1870 int mc_count,
1871 struct dev_addr_list *mc_list)
1872{
1873 struct rt2x00_dev *rt2x00dev = hw->priv;
Johannes Berg4150c572007-09-17 01:29:23 -04001874 u32 reg;
1875
1876 /*
1877 * Mask off any flags we are going to ignore from
1878 * the total_flags field.
1879 */
1880 *total_flags &=
1881 FIF_ALLMULTI |
1882 FIF_FCSFAIL |
1883 FIF_PLCPFAIL |
1884 FIF_CONTROL |
1885 FIF_OTHER_BSS |
1886 FIF_PROMISC_IN_BSS;
1887
1888 /*
1889 * Apply some rules to the filters:
1890 * - Some filters imply different filters to be set.
1891 * - Some things we can't filter out at all.
Johannes Berg4150c572007-09-17 01:29:23 -04001892 */
1893 if (mc_count)
1894 *total_flags |= FIF_ALLMULTI;
Ivo van Doorn5886d0d2007-10-06 14:13:38 +02001895 if (*total_flags & FIF_OTHER_BSS ||
1896 *total_flags & FIF_PROMISC_IN_BSS)
Johannes Berg4150c572007-09-17 01:29:23 -04001897 *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
Johannes Berg4150c572007-09-17 01:29:23 -04001898
1899 /*
1900 * Check if there is any work left for us.
1901 */
Ivo van Doorn3c4f2082008-01-06 23:40:49 +01001902 if (rt2x00dev->packet_filter == *total_flags)
Johannes Berg4150c572007-09-17 01:29:23 -04001903 return;
Ivo van Doorn3c4f2082008-01-06 23:40:49 +01001904 rt2x00dev->packet_filter = *total_flags;
Johannes Berg4150c572007-09-17 01:29:23 -04001905
1906 /*
1907 * When in atomic context, reschedule and let rt2x00lib
1908 * call this function again.
1909 */
1910 if (in_atomic()) {
1911 queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->filter_work);
1912 return;
1913 }
1914
1915 /*
1916 * Start configuration steps.
1917 * Note that the version error will always be dropped
1918 * and broadcast frames will always be accepted since
1919 * there is no filter for it at this time.
1920 */
1921 rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
1922 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
1923 !(*total_flags & FIF_FCSFAIL));
1924 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
1925 !(*total_flags & FIF_PLCPFAIL));
1926 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
1927 !(*total_flags & FIF_CONTROL));
1928 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
1929 !(*total_flags & FIF_PROMISC_IN_BSS));
1930 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
1931 !(*total_flags & FIF_PROMISC_IN_BSS));
1932 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
1933 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
1934 !(*total_flags & FIF_ALLMULTI));
1935 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
Ivo van Doorne5422392008-02-17 17:33:13 +01001936 rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS,
1937 !(*total_flags & FIF_CONTROL));
Johannes Berg4150c572007-09-17 01:29:23 -04001938 rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
1939}
1940
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001941static int rt73usb_set_retry_limit(struct ieee80211_hw *hw,
1942 u32 short_retry, u32 long_retry)
1943{
1944 struct rt2x00_dev *rt2x00dev = hw->priv;
1945 u32 reg;
1946
1947 rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
1948 rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
1949 rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
1950 rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
1951
1952 return 0;
1953}
1954
1955#if 0
1956/*
1957 * Mac80211 demands get_tsf must be atomic.
1958 * This is not possible for rt73usb since all register access
1959 * functions require sleeping. Untill mac80211 no longer needs
1960 * get_tsf to be atomic, this function should be disabled.
1961 */
1962static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
1963{
1964 struct rt2x00_dev *rt2x00dev = hw->priv;
1965 u64 tsf;
1966 u32 reg;
1967
1968 rt73usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
1969 tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
1970 rt73usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
1971 tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
1972
1973 return tsf;
1974}
Ivo van Doorn37894472007-10-06 14:18:00 +02001975#else
1976#define rt73usb_get_tsf NULL
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001977#endif
1978
Ivo van Doorn24845912007-09-25 20:53:43 +02001979static int rt73usb_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001980 struct ieee80211_tx_control *control)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001981{
1982 struct rt2x00_dev *rt2x00dev = hw->priv;
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001983 struct rt2x00_intf *intf = vif_to_intf(control->vif);
Ivo van Doorn181d6902008-02-05 16:42:23 -05001984 struct skb_frame_desc *skbdesc;
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01001985 unsigned int beacon_base;
1986 unsigned int timeout;
1987
1988 if (unlikely(!intf->beacon))
1989 return -ENOBUFS;
1990
1991 /*
1992 * Add the descriptor in front of the skb.
1993 */
1994 skb_push(skb, intf->beacon->queue->desc_size);
1995 memset(skb->data, 0, intf->beacon->queue->desc_size);
1996
1997 /*
1998 * Fill in skb descriptor
1999 */
2000 skbdesc = get_skb_frame_desc(skb);
2001 memset(skbdesc, 0, sizeof(*skbdesc));
Ivo van Doornbaf26a72008-02-17 17:32:08 +01002002 skbdesc->flags |= FRAME_DESC_DRIVER_GENERATED;
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002003 skbdesc->data = skb->data + intf->beacon->queue->desc_size;
2004 skbdesc->data_len = skb->len - intf->beacon->queue->desc_size;
2005 skbdesc->desc = skb->data;
2006 skbdesc->desc_len = intf->beacon->queue->desc_size;
2007 skbdesc->entry = intf->beacon;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002008
2009 /*
Ivo van Doorn5957da42008-02-03 15:54:57 +01002010 * mac80211 doesn't provide the control->queue variable
2011 * for beacons. Set our own queue identification so
2012 * it can be used during descriptor initialization.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002013 */
Ivo van Doorn5957da42008-02-03 15:54:57 +01002014 control->queue = RT2X00_BCN_QUEUE_BEACON;
Ivo van Doorn08992f72008-01-24 01:56:25 -08002015 rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002016
2017 /*
2018 * Write entire beacon with descriptor to register,
2019 * and kick the beacon generator.
2020 */
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002021 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002022 timeout = REGISTER_TIMEOUT * (skb->len / sizeof(u32));
2023 rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002024 USB_VENDOR_REQUEST_OUT, beacon_base, 0,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002025 skb->data, skb->len, timeout);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002026 rt73usb_kick_tx_queue(rt2x00dev, control->queue);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002027
2028 return 0;
2029}
2030
2031static const struct ieee80211_ops rt73usb_mac80211_ops = {
2032 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04002033 .start = rt2x00mac_start,
2034 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002035 .add_interface = rt2x00mac_add_interface,
2036 .remove_interface = rt2x00mac_remove_interface,
2037 .config = rt2x00mac_config,
2038 .config_interface = rt2x00mac_config_interface,
Johannes Berg4150c572007-09-17 01:29:23 -04002039 .configure_filter = rt73usb_configure_filter,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002040 .get_stats = rt2x00mac_get_stats,
2041 .set_retry_limit = rt73usb_set_retry_limit,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002042 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002043 .conf_tx = rt2x00mac_conf_tx,
2044 .get_tx_stats = rt2x00mac_get_tx_stats,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002045 .get_tsf = rt73usb_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002046 .beacon_update = rt73usb_beacon_update,
2047};
2048
2049static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
2050 .probe_hw = rt73usb_probe_hw,
2051 .get_firmware_name = rt73usb_get_firmware_name,
2052 .load_firmware = rt73usb_load_firmware,
2053 .initialize = rt2x00usb_initialize,
2054 .uninitialize = rt2x00usb_uninitialize,
Ivo van Doorn837e7f22008-01-06 23:41:45 +01002055 .init_rxentry = rt2x00usb_init_rxentry,
2056 .init_txentry = rt2x00usb_init_txentry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002057 .set_device_state = rt73usb_set_device_state,
2058 .link_stats = rt73usb_link_stats,
2059 .reset_tuner = rt73usb_reset_tuner,
2060 .link_tuner = rt73usb_link_tuner,
Ivo van Doorna9450b72008-02-03 15:53:40 +01002061 .led_brightness = rt73usb_led_brightness,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002062 .write_tx_desc = rt73usb_write_tx_desc,
2063 .write_tx_data = rt2x00usb_write_tx_data,
Ivo van Doorndd9fa2d2007-10-06 14:15:46 +02002064 .get_tx_data_len = rt73usb_get_tx_data_len,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002065 .kick_tx_queue = rt73usb_kick_tx_queue,
2066 .fill_rxdone = rt73usb_fill_rxdone,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002067 .config_intf = rt73usb_config_intf,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +02002068 .config_preamble = rt73usb_config_preamble,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002069 .config = rt73usb_config,
2070};
2071
Ivo van Doorn181d6902008-02-05 16:42:23 -05002072static const struct data_queue_desc rt73usb_queue_rx = {
2073 .entry_num = RX_ENTRIES,
2074 .data_size = DATA_FRAME_SIZE,
2075 .desc_size = RXD_DESC_SIZE,
2076 .priv_size = sizeof(struct queue_entry_priv_usb_rx),
2077};
2078
2079static const struct data_queue_desc rt73usb_queue_tx = {
2080 .entry_num = TX_ENTRIES,
2081 .data_size = DATA_FRAME_SIZE,
2082 .desc_size = TXD_DESC_SIZE,
2083 .priv_size = sizeof(struct queue_entry_priv_usb_tx),
2084};
2085
2086static const struct data_queue_desc rt73usb_queue_bcn = {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002087 .entry_num = 4 * BEACON_ENTRIES,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002088 .data_size = MGMT_FRAME_SIZE,
2089 .desc_size = TXINFO_SIZE,
2090 .priv_size = sizeof(struct queue_entry_priv_usb_tx),
2091};
2092
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002093static const struct rt2x00_ops rt73usb_ops = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002094 .name = KBUILD_MODNAME,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002095 .max_sta_intf = 1,
2096 .max_ap_intf = 4,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002097 .eeprom_size = EEPROM_SIZE,
2098 .rf_size = RF_SIZE,
Ivo van Doorn181d6902008-02-05 16:42:23 -05002099 .rx = &rt73usb_queue_rx,
2100 .tx = &rt73usb_queue_tx,
2101 .bcn = &rt73usb_queue_bcn,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002102 .lib = &rt73usb_rt2x00_ops,
2103 .hw = &rt73usb_mac80211_ops,
2104#ifdef CONFIG_RT2X00_LIB_DEBUGFS
2105 .debugfs = &rt73usb_rt2x00debug,
2106#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2107};
2108
2109/*
2110 * rt73usb module information.
2111 */
2112static struct usb_device_id rt73usb_device_table[] = {
2113 /* AboCom */
2114 { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
2115 /* Askey */
2116 { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
2117 /* ASUS */
2118 { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
2119 { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
2120 /* Belkin */
2121 { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
2122 { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
2123 { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn1f068622007-10-13 16:27:13 +02002124 { USB_DEVICE(0x050d, 0x905c), USB_DEVICE_DATA(&rt73usb_ops) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002125 /* Billionton */
2126 { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
2127 /* Buffalo */
2128 { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
2129 /* CNet */
2130 { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
2131 { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
2132 /* Conceptronic */
2133 { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
2134 /* D-Link */
2135 { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
2136 { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
2137 /* Gemtek */
2138 { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
2139 /* Gigabyte */
2140 { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
2141 { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
2142 /* Huawei-3Com */
2143 { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
2144 /* Hercules */
2145 { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
2146 { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
2147 /* Linksys */
2148 { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
2149 { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
2150 /* MSI */
2151 { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
2152 { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
2153 { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
2154 { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
2155 /* Ralink */
2156 { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
2157 { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
2158 /* Qcom */
2159 { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
2160 { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
2161 { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
2162 /* Senao */
2163 { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
2164 /* Sitecom */
2165 { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
2166 { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
2167 /* Surecom */
2168 { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
2169 /* Planex */
2170 { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
2171 { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
2172 { 0, }
2173};
2174
2175MODULE_AUTHOR(DRV_PROJECT);
2176MODULE_VERSION(DRV_VERSION);
2177MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
2178MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
2179MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
2180MODULE_FIRMWARE(FIRMWARE_RT2571);
2181MODULE_LICENSE("GPL");
2182
2183static struct usb_driver rt73usb_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002184 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002185 .id_table = rt73usb_device_table,
2186 .probe = rt2x00usb_probe,
2187 .disconnect = rt2x00usb_disconnect,
2188 .suspend = rt2x00usb_suspend,
2189 .resume = rt2x00usb_resume,
2190};
2191
2192static int __init rt73usb_init(void)
2193{
2194 return usb_register(&rt73usb_driver);
2195}
2196
2197static void __exit rt73usb_exit(void)
2198{
2199 usb_deregister(&rt73usb_driver);
2200}
2201
2202module_init(rt73usb_init);
2203module_exit(rt73usb_exit);