blob: 67edf839dce39d71400ab2b1216fcce76c57c000 [file] [log] [blame]
Andy Gross71e88312011-12-05 19:19:21 -06001/*
2 * DMM IOMMU driver support functions for TI OMAP processors.
3 *
4 * Author: Rob Clark <rob@ti.com>
5 * Andy Gross <andy.gross@ti.com>
6 *
7 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation version 2.
12 *
13 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
14 * kind, whether express or implied; without even the implied warranty
15 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
Laurent Pinchart2d278f52015-03-05 21:31:37 +020018
19#include <linux/completion.h>
20#include <linux/delay.h>
21#include <linux/dma-mapping.h>
22#include <linux/errno.h>
Andy Gross71e88312011-12-05 19:19:21 -060023#include <linux/init.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024#include <linux/interrupt.h>
25#include <linux/list.h>
26#include <linux/mm.h>
Andy Gross71e88312011-12-05 19:19:21 -060027#include <linux/module.h>
28#include <linux/platform_device.h> /* platform_device() */
Andy Gross71e88312011-12-05 19:19:21 -060029#include <linux/sched.h>
Andy Gross71e88312011-12-05 19:19:21 -060030#include <linux/slab.h>
Andy Gross71e88312011-12-05 19:19:21 -060031#include <linux/time.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020032#include <linux/vmalloc.h>
33#include <linux/wait.h>
Andy Gross71e88312011-12-05 19:19:21 -060034
35#include "omap_dmm_tiler.h"
36#include "omap_dmm_priv.h"
37
Andy Gross5c137792012-03-05 10:48:39 -060038#define DMM_DRIVER_NAME "dmm"
39
Andy Gross71e88312011-12-05 19:19:21 -060040/* mappings for associating views to luts */
41static struct tcm *containers[TILFMT_NFORMATS];
42static struct dmm *omap_dmm;
43
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +000044#if defined(CONFIG_OF)
45static const struct of_device_id dmm_of_match[];
46#endif
47
Andy Grossef445932012-05-24 11:43:32 -050048/* global spinlock for protecting lists */
49static DEFINE_SPINLOCK(list_lock);
50
Andy Gross71e88312011-12-05 19:19:21 -060051/* Geometry table */
52#define GEOM(xshift, yshift, bytes_per_pixel) { \
53 .x_shft = (xshift), \
54 .y_shft = (yshift), \
55 .cpp = (bytes_per_pixel), \
56 .slot_w = 1 << (SLOT_WIDTH_BITS - (xshift)), \
57 .slot_h = 1 << (SLOT_HEIGHT_BITS - (yshift)), \
58 }
59
60static const struct {
61 uint32_t x_shft; /* unused X-bits (as part of bpp) */
62 uint32_t y_shft; /* unused Y-bits (as part of bpp) */
63 uint32_t cpp; /* bytes/chars per pixel */
64 uint32_t slot_w; /* width of each slot (in pixels) */
65 uint32_t slot_h; /* height of each slot (in pixels) */
66} geom[TILFMT_NFORMATS] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020067 [TILFMT_8BIT] = GEOM(0, 0, 1),
68 [TILFMT_16BIT] = GEOM(0, 1, 2),
69 [TILFMT_32BIT] = GEOM(1, 1, 4),
70 [TILFMT_PAGE] = GEOM(SLOT_WIDTH_BITS, SLOT_HEIGHT_BITS, 1),
Andy Gross71e88312011-12-05 19:19:21 -060071};
72
73
74/* lookup table for registers w/ per-engine instances */
75static const uint32_t reg[][4] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020076 [PAT_STATUS] = {DMM_PAT_STATUS__0, DMM_PAT_STATUS__1,
77 DMM_PAT_STATUS__2, DMM_PAT_STATUS__3},
78 [PAT_DESCR] = {DMM_PAT_DESCR__0, DMM_PAT_DESCR__1,
79 DMM_PAT_DESCR__2, DMM_PAT_DESCR__3},
Andy Gross71e88312011-12-05 19:19:21 -060080};
81
82/* simple allocator to grab next 16 byte aligned memory from txn */
83static void *alloc_dma(struct dmm_txn *txn, size_t sz, dma_addr_t *pa)
84{
85 void *ptr;
86 struct refill_engine *engine = txn->engine_handle;
87
88 /* dmm programming requires 16 byte aligned addresses */
89 txn->current_pa = round_up(txn->current_pa, 16);
90 txn->current_va = (void *)round_up((long)txn->current_va, 16);
91
92 ptr = txn->current_va;
93 *pa = txn->current_pa;
94
95 txn->current_pa += sz;
96 txn->current_va += sz;
97
98 BUG_ON((txn->current_va - engine->refill_va) > REFILL_BUFFER_SIZE);
99
100 return ptr;
101}
102
103/* check status and spin until wait_mask comes true */
104static int wait_status(struct refill_engine *engine, uint32_t wait_mask)
105{
106 struct dmm *dmm = engine->dmm;
107 uint32_t r = 0, err, i;
108
109 i = DMM_FIXED_RETRY_COUNT;
110 while (true) {
111 r = readl(dmm->base + reg[PAT_STATUS][engine->id]);
112 err = r & DMM_PATSTATUS_ERR;
113 if (err)
114 return -EFAULT;
115
116 if ((r & wait_mask) == wait_mask)
117 break;
118
119 if (--i == 0)
120 return -ETIMEDOUT;
121
122 udelay(1);
123 }
124
125 return 0;
126}
127
Andy Grossfaaa0542012-10-12 11:18:11 -0500128static void release_engine(struct refill_engine *engine)
129{
130 unsigned long flags;
131
132 spin_lock_irqsave(&list_lock, flags);
133 list_add(&engine->idle_node, &omap_dmm->idle_head);
134 spin_unlock_irqrestore(&list_lock, flags);
135
136 atomic_inc(&omap_dmm->engine_counter);
137 wake_up_interruptible(&omap_dmm->engine_queue);
138}
139
Andy Grossd7de9932012-08-09 00:14:56 -0500140static irqreturn_t omap_dmm_irq_handler(int irq, void *arg)
Andy Gross71e88312011-12-05 19:19:21 -0600141{
142 struct dmm *dmm = arg;
143 uint32_t status = readl(dmm->base + DMM_PAT_IRQSTATUS);
144 int i;
145
146 /* ack IRQ */
147 writel(status, dmm->base + DMM_PAT_IRQSTATUS);
148
149 for (i = 0; i < dmm->num_engines; i++) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500150 if (status & DMM_IRQSTAT_LST) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500151 if (dmm->engines[i].async)
152 release_engine(&dmm->engines[i]);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200153
154 complete(&dmm->engines[i].compl);
Andy Grossfaaa0542012-10-12 11:18:11 -0500155 }
156
Andy Gross71e88312011-12-05 19:19:21 -0600157 status >>= 8;
158 }
159
160 return IRQ_HANDLED;
161}
162
163/**
164 * Get a handle for a DMM transaction
165 */
166static struct dmm_txn *dmm_txn_init(struct dmm *dmm, struct tcm *tcm)
167{
168 struct dmm_txn *txn = NULL;
169 struct refill_engine *engine = NULL;
Andy Grossfaaa0542012-10-12 11:18:11 -0500170 int ret;
171 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600172
Andy Grossfaaa0542012-10-12 11:18:11 -0500173
174 /* wait until an engine is available */
175 ret = wait_event_interruptible(omap_dmm->engine_queue,
176 atomic_add_unless(&omap_dmm->engine_counter, -1, 0));
177 if (ret)
178 return ERR_PTR(ret);
Andy Gross71e88312011-12-05 19:19:21 -0600179
180 /* grab an idle engine */
Andy Grossfaaa0542012-10-12 11:18:11 -0500181 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600182 if (!list_empty(&dmm->idle_head)) {
183 engine = list_entry(dmm->idle_head.next, struct refill_engine,
184 idle_node);
185 list_del(&engine->idle_node);
186 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500187 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600188
189 BUG_ON(!engine);
190
191 txn = &engine->txn;
192 engine->tcm = tcm;
193 txn->engine_handle = engine;
194 txn->last_pat = NULL;
195 txn->current_va = engine->refill_va;
196 txn->current_pa = engine->refill_pa;
197
198 return txn;
199}
200
201/**
202 * Add region to DMM transaction. If pages or pages[i] is NULL, then the
203 * corresponding slot is cleared (ie. dummy_pa is programmed)
204 */
Andy Grossfaaa0542012-10-12 11:18:11 -0500205static void dmm_txn_append(struct dmm_txn *txn, struct pat_area *area,
Rob Clarka6a91822011-12-09 23:26:08 -0600206 struct page **pages, uint32_t npages, uint32_t roll)
Andy Gross71e88312011-12-05 19:19:21 -0600207{
Russell King2d31ca32014-07-12 10:53:41 +0100208 dma_addr_t pat_pa = 0, data_pa = 0;
Andy Gross71e88312011-12-05 19:19:21 -0600209 uint32_t *data;
210 struct pat *pat;
211 struct refill_engine *engine = txn->engine_handle;
212 int columns = (1 + area->x1 - area->x0);
213 int rows = (1 + area->y1 - area->y0);
214 int i = columns*rows;
Andy Gross71e88312011-12-05 19:19:21 -0600215
216 pat = alloc_dma(txn, sizeof(struct pat), &pat_pa);
217
218 if (txn->last_pat)
219 txn->last_pat->next_pa = (uint32_t)pat_pa;
220
221 pat->area = *area;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600222
223 /* adjust Y coordinates based off of container parameters */
224 pat->area.y0 += engine->tcm->y_offset;
225 pat->area.y1 += engine->tcm->y_offset;
226
Andy Gross71e88312011-12-05 19:19:21 -0600227 pat->ctrl = (struct pat_ctrl){
228 .start = 1,
229 .lut_id = engine->tcm->lut_id,
230 };
231
Russell King2d31ca32014-07-12 10:53:41 +0100232 data = alloc_dma(txn, 4*i, &data_pa);
233 /* FIXME: what if data_pa is more than 32-bit ? */
234 pat->data_pa = data_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600235
236 while (i--) {
Rob Clarka6a91822011-12-09 23:26:08 -0600237 int n = i + roll;
238 if (n >= npages)
239 n -= npages;
240 data[i] = (pages && pages[n]) ?
241 page_to_phys(pages[n]) : engine->dmm->dummy_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600242 }
243
Andy Gross71e88312011-12-05 19:19:21 -0600244 txn->last_pat = pat;
245
Andy Grossfaaa0542012-10-12 11:18:11 -0500246 return;
Andy Gross71e88312011-12-05 19:19:21 -0600247}
248
249/**
250 * Commit the DMM transaction.
251 */
252static int dmm_txn_commit(struct dmm_txn *txn, bool wait)
253{
254 int ret = 0;
255 struct refill_engine *engine = txn->engine_handle;
256 struct dmm *dmm = engine->dmm;
257
258 if (!txn->last_pat) {
259 dev_err(engine->dmm->dev, "need at least one txn\n");
260 ret = -EINVAL;
261 goto cleanup;
262 }
263
264 txn->last_pat->next_pa = 0;
265
266 /* write to PAT_DESCR to clear out any pending transaction */
267 writel(0x0, dmm->base + reg[PAT_DESCR][engine->id]);
268
269 /* wait for engine ready: */
270 ret = wait_status(engine, DMM_PATSTATUS_READY);
271 if (ret) {
272 ret = -EFAULT;
273 goto cleanup;
274 }
275
Andy Grossfaaa0542012-10-12 11:18:11 -0500276 /* mark whether it is async to denote list management in IRQ handler */
277 engine->async = wait ? false : true;
Tomi Valkeinen74395072014-12-17 14:34:23 +0200278 reinit_completion(&engine->compl);
279 /* verify that the irq handler sees the 'async' and completion value */
Tomi Valkeinene7e24df2014-11-10 12:23:01 +0200280 smp_mb();
Andy Grossfaaa0542012-10-12 11:18:11 -0500281
Andy Gross71e88312011-12-05 19:19:21 -0600282 /* kick reload */
283 writel(engine->refill_pa,
284 dmm->base + reg[PAT_DESCR][engine->id]);
285
286 if (wait) {
Tomi Valkeinen74395072014-12-17 14:34:23 +0200287 if (!wait_for_completion_timeout(&engine->compl,
Tomi Valkeinen96cbd142015-04-28 14:01:32 +0300288 msecs_to_jiffies(100))) {
Andy Gross71e88312011-12-05 19:19:21 -0600289 dev_err(dmm->dev, "timed out waiting for done\n");
290 ret = -ETIMEDOUT;
291 }
292 }
293
294cleanup:
Andy Grossfaaa0542012-10-12 11:18:11 -0500295 /* only place engine back on list if we are done with it */
296 if (ret || wait)
297 release_engine(engine);
Andy Gross71e88312011-12-05 19:19:21 -0600298
Andy Gross71e88312011-12-05 19:19:21 -0600299 return ret;
300}
301
302/*
303 * DMM programming
304 */
Rob Clarka6a91822011-12-09 23:26:08 -0600305static int fill(struct tcm_area *area, struct page **pages,
306 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600307{
308 int ret = 0;
309 struct tcm_area slice, area_s;
310 struct dmm_txn *txn;
311
Tomi Valkeinen2bb2daf2015-04-28 14:01:34 +0300312 /*
313 * FIXME
314 *
315 * Asynchronous fill does not work reliably, as the driver does not
316 * handle errors in the async code paths. The fill operation may
317 * silently fail, leading to leaking DMM engines, which may eventually
318 * lead to deadlock if we run out of DMM engines.
319 *
320 * For now, always set 'wait' so that we only use sync fills. Async
321 * fills should be fixed, or alternatively we could decide to only
322 * support sync fills and so the whole async code path could be removed.
323 */
324
325 wait = true;
326
Andy Gross71e88312011-12-05 19:19:21 -0600327 txn = dmm_txn_init(omap_dmm, area->tcm);
328 if (IS_ERR_OR_NULL(txn))
Andy Gross295c7992012-11-16 13:10:57 -0600329 return -ENOMEM;
Andy Gross71e88312011-12-05 19:19:21 -0600330
331 tcm_for_each_slice(slice, *area, area_s) {
332 struct pat_area p_area = {
333 .x0 = slice.p0.x, .y0 = slice.p0.y,
334 .x1 = slice.p1.x, .y1 = slice.p1.y,
335 };
336
Andy Grossfaaa0542012-10-12 11:18:11 -0500337 dmm_txn_append(txn, &p_area, pages, npages, roll);
Andy Gross71e88312011-12-05 19:19:21 -0600338
Rob Clarka6a91822011-12-09 23:26:08 -0600339 roll += tcm_sizeof(slice);
Andy Gross71e88312011-12-05 19:19:21 -0600340 }
341
342 ret = dmm_txn_commit(txn, wait);
343
Andy Gross71e88312011-12-05 19:19:21 -0600344 return ret;
345}
346
347/*
348 * Pin/unpin
349 */
350
351/* note: slots for which pages[i] == NULL are filled w/ dummy page
352 */
Rob Clarka6a91822011-12-09 23:26:08 -0600353int tiler_pin(struct tiler_block *block, struct page **pages,
354 uint32_t npages, uint32_t roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600355{
356 int ret;
357
Rob Clarka6a91822011-12-09 23:26:08 -0600358 ret = fill(&block->area, pages, npages, roll, wait);
Andy Gross71e88312011-12-05 19:19:21 -0600359
360 if (ret)
361 tiler_unpin(block);
362
363 return ret;
364}
365
366int tiler_unpin(struct tiler_block *block)
367{
Rob Clarka6a91822011-12-09 23:26:08 -0600368 return fill(&block->area, NULL, 0, 0, false);
Andy Gross71e88312011-12-05 19:19:21 -0600369}
370
371/*
372 * Reserve/release
373 */
374struct tiler_block *tiler_reserve_2d(enum tiler_fmt fmt, uint16_t w,
375 uint16_t h, uint16_t align)
376{
377 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
378 u32 min_align = 128;
379 int ret;
Andy Grossfaaa0542012-10-12 11:18:11 -0500380 unsigned long flags;
Andy Gross0d6fa532015-08-12 11:24:38 +0300381 size_t slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600382
383 BUG_ON(!validfmt(fmt));
384
385 /* convert width/height to slots */
386 w = DIV_ROUND_UP(w, geom[fmt].slot_w);
387 h = DIV_ROUND_UP(h, geom[fmt].slot_h);
388
389 /* convert alignment to slots */
Andy Gross0d6fa532015-08-12 11:24:38 +0300390 slot_bytes = geom[fmt].slot_w * geom[fmt].cpp;
391 min_align = max(min_align, slot_bytes);
392 align = (align > min_align) ? ALIGN(align, min_align) : min_align;
393 align /= slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600394
395 block->fmt = fmt;
396
Andy Gross0d6fa532015-08-12 11:24:38 +0300397 ret = tcm_reserve_2d(containers[fmt], w, h, align, -1, slot_bytes,
398 &block->area);
Andy Gross71e88312011-12-05 19:19:21 -0600399 if (ret) {
400 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500401 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600402 }
403
404 /* add to allocation list */
Andy Grossfaaa0542012-10-12 11:18:11 -0500405 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600406 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500407 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600408
409 return block;
410}
411
412struct tiler_block *tiler_reserve_1d(size_t size)
413{
414 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
415 int num_pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
Andy Grossfaaa0542012-10-12 11:18:11 -0500416 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600417
418 if (!block)
Andy Grossd7de9932012-08-09 00:14:56 -0500419 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600420
421 block->fmt = TILFMT_PAGE;
422
423 if (tcm_reserve_1d(containers[TILFMT_PAGE], num_pages,
424 &block->area)) {
425 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500426 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600427 }
428
Andy Grossfaaa0542012-10-12 11:18:11 -0500429 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600430 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500431 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600432
433 return block;
434}
435
436/* note: if you have pin'd pages, you should have already unpin'd first! */
437int tiler_release(struct tiler_block *block)
438{
439 int ret = tcm_free(&block->area);
Andy Grossfaaa0542012-10-12 11:18:11 -0500440 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600441
442 if (block->area.tcm)
443 dev_err(omap_dmm->dev, "failed to release block\n");
444
Andy Grossfaaa0542012-10-12 11:18:11 -0500445 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600446 list_del(&block->alloc_node);
Andy Grossfaaa0542012-10-12 11:18:11 -0500447 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600448
449 kfree(block);
450 return ret;
451}
452
453/*
454 * Utils
455 */
456
Rob Clark3c810c62012-08-15 15:18:01 -0500457/* calculate the tiler space address of a pixel in a view orientation...
458 * below description copied from the display subsystem section of TRM:
459 *
460 * When the TILER is addressed, the bits:
461 * [28:27] = 0x0 for 8-bit tiled
462 * 0x1 for 16-bit tiled
463 * 0x2 for 32-bit tiled
464 * 0x3 for page mode
465 * [31:29] = 0x0 for 0-degree view
466 * 0x1 for 180-degree view + mirroring
467 * 0x2 for 0-degree view + mirroring
468 * 0x3 for 180-degree view
469 * 0x4 for 270-degree view + mirroring
470 * 0x5 for 270-degree view
471 * 0x6 for 90-degree view
472 * 0x7 for 90-degree view + mirroring
473 * Otherwise the bits indicated the corresponding bit address to access
474 * the SDRAM.
475 */
476static u32 tiler_get_address(enum tiler_fmt fmt, u32 orient, u32 x, u32 y)
Andy Gross71e88312011-12-05 19:19:21 -0600477{
478 u32 x_bits, y_bits, tmp, x_mask, y_mask, alignment;
479
480 x_bits = CONT_WIDTH_BITS - geom[fmt].x_shft;
481 y_bits = CONT_HEIGHT_BITS - geom[fmt].y_shft;
482 alignment = geom[fmt].x_shft + geom[fmt].y_shft;
483
484 /* validate coordinate */
485 x_mask = MASK(x_bits);
486 y_mask = MASK(y_bits);
487
Rob Clark3c810c62012-08-15 15:18:01 -0500488 if (x < 0 || x > x_mask || y < 0 || y > y_mask) {
489 DBG("invalid coords: %u < 0 || %u > %u || %u < 0 || %u > %u",
490 x, x, x_mask, y, y, y_mask);
Andy Gross71e88312011-12-05 19:19:21 -0600491 return 0;
Rob Clark3c810c62012-08-15 15:18:01 -0500492 }
Andy Gross71e88312011-12-05 19:19:21 -0600493
494 /* account for mirroring */
495 if (orient & MASK_X_INVERT)
496 x ^= x_mask;
497 if (orient & MASK_Y_INVERT)
498 y ^= y_mask;
499
500 /* get coordinate address */
501 if (orient & MASK_XY_FLIP)
502 tmp = ((x << y_bits) + y);
503 else
504 tmp = ((y << x_bits) + x);
505
506 return TIL_ADDR((tmp << alignment), orient, fmt);
507}
508
509dma_addr_t tiler_ssptr(struct tiler_block *block)
510{
511 BUG_ON(!validfmt(block->fmt));
512
Rob Clark3c810c62012-08-15 15:18:01 -0500513 return TILVIEW_8BIT + tiler_get_address(block->fmt, 0,
Andy Gross71e88312011-12-05 19:19:21 -0600514 block->area.p0.x * geom[block->fmt].slot_w,
515 block->area.p0.y * geom[block->fmt].slot_h);
516}
517
Rob Clark3c810c62012-08-15 15:18:01 -0500518dma_addr_t tiler_tsptr(struct tiler_block *block, uint32_t orient,
519 uint32_t x, uint32_t y)
520{
521 struct tcm_pt *p = &block->area.p0;
522 BUG_ON(!validfmt(block->fmt));
523
524 return tiler_get_address(block->fmt, orient,
525 (p->x * geom[block->fmt].slot_w) + x,
526 (p->y * geom[block->fmt].slot_h) + y);
527}
528
Andy Gross71e88312011-12-05 19:19:21 -0600529void tiler_align(enum tiler_fmt fmt, uint16_t *w, uint16_t *h)
530{
531 BUG_ON(!validfmt(fmt));
532 *w = round_up(*w, geom[fmt].slot_w);
533 *h = round_up(*h, geom[fmt].slot_h);
534}
535
Rob Clark3c810c62012-08-15 15:18:01 -0500536uint32_t tiler_stride(enum tiler_fmt fmt, uint32_t orient)
Andy Gross71e88312011-12-05 19:19:21 -0600537{
538 BUG_ON(!validfmt(fmt));
539
Rob Clark3c810c62012-08-15 15:18:01 -0500540 if (orient & MASK_XY_FLIP)
541 return 1 << (CONT_HEIGHT_BITS + geom[fmt].x_shft);
542 else
543 return 1 << (CONT_WIDTH_BITS + geom[fmt].y_shft);
Andy Gross71e88312011-12-05 19:19:21 -0600544}
545
546size_t tiler_size(enum tiler_fmt fmt, uint16_t w, uint16_t h)
547{
548 tiler_align(fmt, &w, &h);
549 return geom[fmt].cpp * w * h;
550}
551
552size_t tiler_vsize(enum tiler_fmt fmt, uint16_t w, uint16_t h)
553{
554 BUG_ON(!validfmt(fmt));
555 return round_up(geom[fmt].cpp * w, PAGE_SIZE) * h;
556}
557
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000558uint32_t tiler_get_cpu_cache_flags(void)
559{
560 return omap_dmm->plat_data->cpu_cache_flags;
561}
562
Andy Grosse5e4e9b2012-10-17 00:30:03 -0500563bool dmm_is_available(void)
Andy Gross5c137792012-03-05 10:48:39 -0600564{
565 return omap_dmm ? true : false;
566}
567
568static int omap_dmm_remove(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600569{
570 struct tiler_block *block, *_block;
571 int i;
Andy Grossfaaa0542012-10-12 11:18:11 -0500572 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600573
574 if (omap_dmm) {
575 /* free all area regions */
Andy Grossfaaa0542012-10-12 11:18:11 -0500576 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600577 list_for_each_entry_safe(block, _block, &omap_dmm->alloc_head,
578 alloc_node) {
579 list_del(&block->alloc_node);
580 kfree(block);
581 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500582 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600583
584 for (i = 0; i < omap_dmm->num_lut; i++)
585 if (omap_dmm->tcm && omap_dmm->tcm[i])
586 omap_dmm->tcm[i]->deinit(omap_dmm->tcm[i]);
587 kfree(omap_dmm->tcm);
588
589 kfree(omap_dmm->engines);
590 if (omap_dmm->refill_va)
Andy Grossfe4fc162012-10-11 23:07:36 -0500591 dma_free_writecombine(omap_dmm->dev,
Andy Gross71e88312011-12-05 19:19:21 -0600592 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
593 omap_dmm->refill_va,
594 omap_dmm->refill_pa);
595 if (omap_dmm->dummy_page)
596 __free_page(omap_dmm->dummy_page);
597
Andy Grossef445932012-05-24 11:43:32 -0500598 if (omap_dmm->irq > 0)
Andy Gross71e88312011-12-05 19:19:21 -0600599 free_irq(omap_dmm->irq, omap_dmm);
600
Andy Gross5c137792012-03-05 10:48:39 -0600601 iounmap(omap_dmm->base);
Andy Gross71e88312011-12-05 19:19:21 -0600602 kfree(omap_dmm);
Andy Gross5c137792012-03-05 10:48:39 -0600603 omap_dmm = NULL;
Andy Gross71e88312011-12-05 19:19:21 -0600604 }
605
606 return 0;
607}
608
Andy Gross5c137792012-03-05 10:48:39 -0600609static int omap_dmm_probe(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600610{
611 int ret = -EFAULT, i;
612 struct tcm_area area = {0};
Andy Gross0f562d12012-10-11 23:06:43 -0500613 u32 hwinfo, pat_geom;
Andy Gross5c137792012-03-05 10:48:39 -0600614 struct resource *mem;
Andy Gross71e88312011-12-05 19:19:21 -0600615
616 omap_dmm = kzalloc(sizeof(*omap_dmm), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800617 if (!omap_dmm)
Andy Gross71e88312011-12-05 19:19:21 -0600618 goto fail;
Andy Gross71e88312011-12-05 19:19:21 -0600619
Andy Grossef445932012-05-24 11:43:32 -0500620 /* initialize lists */
621 INIT_LIST_HEAD(&omap_dmm->alloc_head);
622 INIT_LIST_HEAD(&omap_dmm->idle_head);
623
Andy Grossfaaa0542012-10-12 11:18:11 -0500624 init_waitqueue_head(&omap_dmm->engine_queue);
625
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000626 if (dev->dev.of_node) {
627 const struct of_device_id *match;
628
629 match = of_match_node(dmm_of_match, dev->dev.of_node);
630 if (!match) {
631 dev_err(&dev->dev, "failed to find matching device node\n");
632 return -ENODEV;
633 }
634
635 omap_dmm->plat_data = match->data;
636 }
637
Andy Gross71e88312011-12-05 19:19:21 -0600638 /* lookup hwmod data - base address and irq */
Andy Gross5c137792012-03-05 10:48:39 -0600639 mem = platform_get_resource(dev, IORESOURCE_MEM, 0);
640 if (!mem) {
641 dev_err(&dev->dev, "failed to get base address resource\n");
Andy Gross71e88312011-12-05 19:19:21 -0600642 goto fail;
643 }
644
Andy Gross5c137792012-03-05 10:48:39 -0600645 omap_dmm->base = ioremap(mem->start, SZ_2K);
646
647 if (!omap_dmm->base) {
648 dev_err(&dev->dev, "failed to get dmm base address\n");
649 goto fail;
650 }
651
652 omap_dmm->irq = platform_get_irq(dev, 0);
653 if (omap_dmm->irq < 0) {
654 dev_err(&dev->dev, "failed to get IRQ resource\n");
655 goto fail;
656 }
657
658 omap_dmm->dev = &dev->dev;
659
Andy Gross71e88312011-12-05 19:19:21 -0600660 hwinfo = readl(omap_dmm->base + DMM_PAT_HWINFO);
661 omap_dmm->num_engines = (hwinfo >> 24) & 0x1F;
662 omap_dmm->num_lut = (hwinfo >> 16) & 0x1F;
663 omap_dmm->container_width = 256;
664 omap_dmm->container_height = 128;
665
Andy Grossfaaa0542012-10-12 11:18:11 -0500666 atomic_set(&omap_dmm->engine_counter, omap_dmm->num_engines);
667
Andy Gross71e88312011-12-05 19:19:21 -0600668 /* read out actual LUT width and height */
669 pat_geom = readl(omap_dmm->base + DMM_PAT_GEOMETRY);
670 omap_dmm->lut_width = ((pat_geom >> 16) & 0xF) << 5;
671 omap_dmm->lut_height = ((pat_geom >> 24) & 0xF) << 5;
672
Andy Grossc6b7ae552012-12-19 14:53:38 -0600673 /* increment LUT by one if on OMAP5 */
674 /* LUT has twice the height, and is split into a separate container */
675 if (omap_dmm->lut_height != omap_dmm->container_height)
676 omap_dmm->num_lut++;
677
Andy Gross71e88312011-12-05 19:19:21 -0600678 /* initialize DMM registers */
679 writel(0x88888888, omap_dmm->base + DMM_PAT_VIEW__0);
680 writel(0x88888888, omap_dmm->base + DMM_PAT_VIEW__1);
681 writel(0x80808080, omap_dmm->base + DMM_PAT_VIEW_MAP__0);
682 writel(0x80000000, omap_dmm->base + DMM_PAT_VIEW_MAP_BASE);
683 writel(0x88888888, omap_dmm->base + DMM_TILER_OR__0);
684 writel(0x88888888, omap_dmm->base + DMM_TILER_OR__1);
685
686 ret = request_irq(omap_dmm->irq, omap_dmm_irq_handler, IRQF_SHARED,
687 "omap_dmm_irq_handler", omap_dmm);
688
689 if (ret) {
Andy Gross5c137792012-03-05 10:48:39 -0600690 dev_err(&dev->dev, "couldn't register IRQ %d, error %d\n",
Andy Gross71e88312011-12-05 19:19:21 -0600691 omap_dmm->irq, ret);
692 omap_dmm->irq = -1;
693 goto fail;
694 }
695
Rob Clarka6a91822011-12-09 23:26:08 -0600696 /* Enable all interrupts for each refill engine except
697 * ERR_LUT_MISS<n> (which is just advisory, and we don't care
698 * about because we want to be able to refill live scanout
699 * buffers for accelerated pan/scroll) and FILL_DSC<n> which
700 * we just generally don't care about.
701 */
702 writel(0x7e7e7e7e, omap_dmm->base + DMM_PAT_IRQENABLE_SET);
Andy Gross71e88312011-12-05 19:19:21 -0600703
Andy Gross71e88312011-12-05 19:19:21 -0600704 omap_dmm->dummy_page = alloc_page(GFP_KERNEL | __GFP_DMA32);
705 if (!omap_dmm->dummy_page) {
Andy Gross5c137792012-03-05 10:48:39 -0600706 dev_err(&dev->dev, "could not allocate dummy page\n");
Andy Gross71e88312011-12-05 19:19:21 -0600707 ret = -ENOMEM;
708 goto fail;
709 }
Andy Gross5c137792012-03-05 10:48:39 -0600710
711 /* set dma mask for device */
Russell Kingd6cfaab2013-06-10 18:41:59 +0100712 ret = dma_set_coherent_mask(&dev->dev, DMA_BIT_MASK(32));
713 if (ret)
714 goto fail;
Andy Gross5c137792012-03-05 10:48:39 -0600715
Andy Gross71e88312011-12-05 19:19:21 -0600716 omap_dmm->dummy_pa = page_to_phys(omap_dmm->dummy_page);
717
718 /* alloc refill memory */
Andy Grossfe4fc162012-10-11 23:07:36 -0500719 omap_dmm->refill_va = dma_alloc_writecombine(&dev->dev,
Andy Gross71e88312011-12-05 19:19:21 -0600720 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
721 &omap_dmm->refill_pa, GFP_KERNEL);
722 if (!omap_dmm->refill_va) {
Andy Gross5c137792012-03-05 10:48:39 -0600723 dev_err(&dev->dev, "could not allocate refill memory\n");
Andy Gross71e88312011-12-05 19:19:21 -0600724 goto fail;
725 }
726
727 /* alloc engines */
Joe Perches78110bb2013-02-11 09:41:29 -0800728 omap_dmm->engines = kcalloc(omap_dmm->num_engines,
729 sizeof(struct refill_engine), GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600730 if (!omap_dmm->engines) {
Andy Gross71e88312011-12-05 19:19:21 -0600731 ret = -ENOMEM;
732 goto fail;
733 }
734
Andy Gross71e88312011-12-05 19:19:21 -0600735 for (i = 0; i < omap_dmm->num_engines; i++) {
736 omap_dmm->engines[i].id = i;
737 omap_dmm->engines[i].dmm = omap_dmm;
738 omap_dmm->engines[i].refill_va = omap_dmm->refill_va +
739 (REFILL_BUFFER_SIZE * i);
740 omap_dmm->engines[i].refill_pa = omap_dmm->refill_pa +
741 (REFILL_BUFFER_SIZE * i);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200742 init_completion(&omap_dmm->engines[i].compl);
Andy Gross71e88312011-12-05 19:19:21 -0600743
744 list_add(&omap_dmm->engines[i].idle_node, &omap_dmm->idle_head);
745 }
746
Joe Perches78110bb2013-02-11 09:41:29 -0800747 omap_dmm->tcm = kcalloc(omap_dmm->num_lut, sizeof(*omap_dmm->tcm),
Andy Gross71e88312011-12-05 19:19:21 -0600748 GFP_KERNEL);
749 if (!omap_dmm->tcm) {
Andy Gross71e88312011-12-05 19:19:21 -0600750 ret = -ENOMEM;
751 goto fail;
752 }
753
754 /* init containers */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600755 /* Each LUT is associated with a TCM (container manager). We use the
756 lut_id to denote the lut_id used to identify the correct LUT for
757 programming during reill operations */
Andy Gross71e88312011-12-05 19:19:21 -0600758 for (i = 0; i < omap_dmm->num_lut; i++) {
759 omap_dmm->tcm[i] = sita_init(omap_dmm->container_width,
Andy Gross0d6fa532015-08-12 11:24:38 +0300760 omap_dmm->container_height);
Andy Gross71e88312011-12-05 19:19:21 -0600761
762 if (!omap_dmm->tcm[i]) {
Andy Gross5c137792012-03-05 10:48:39 -0600763 dev_err(&dev->dev, "failed to allocate container\n");
Andy Gross71e88312011-12-05 19:19:21 -0600764 ret = -ENOMEM;
765 goto fail;
766 }
767
768 omap_dmm->tcm[i]->lut_id = i;
769 }
770
771 /* assign access mode containers to applicable tcm container */
772 /* OMAP 4 has 1 container for all 4 views */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600773 /* OMAP 5 has 2 containers, 1 for 2D and 1 for 1D */
Andy Gross71e88312011-12-05 19:19:21 -0600774 containers[TILFMT_8BIT] = omap_dmm->tcm[0];
775 containers[TILFMT_16BIT] = omap_dmm->tcm[0];
776 containers[TILFMT_32BIT] = omap_dmm->tcm[0];
Andy Grossc6b7ae552012-12-19 14:53:38 -0600777
778 if (omap_dmm->container_height != omap_dmm->lut_height) {
779 /* second LUT is used for PAGE mode. Programming must use
780 y offset that is added to all y coordinates. LUT id is still
781 0, because it is the same LUT, just the upper 128 lines */
782 containers[TILFMT_PAGE] = omap_dmm->tcm[1];
783 omap_dmm->tcm[1]->y_offset = OMAP5_LUT_OFFSET;
784 omap_dmm->tcm[1]->lut_id = 0;
785 } else {
786 containers[TILFMT_PAGE] = omap_dmm->tcm[0];
787 }
Andy Gross71e88312011-12-05 19:19:21 -0600788
Andy Gross71e88312011-12-05 19:19:21 -0600789 area = (struct tcm_area) {
Andy Gross71e88312011-12-05 19:19:21 -0600790 .tcm = NULL,
791 .p1.x = omap_dmm->container_width - 1,
792 .p1.y = omap_dmm->container_height - 1,
793 };
794
Andy Gross71e88312011-12-05 19:19:21 -0600795 /* initialize all LUTs to dummy page entries */
796 for (i = 0; i < omap_dmm->num_lut; i++) {
797 area.tcm = omap_dmm->tcm[i];
Rob Clarka6a91822011-12-09 23:26:08 -0600798 if (fill(&area, NULL, 0, 0, true))
Andy Gross71e88312011-12-05 19:19:21 -0600799 dev_err(omap_dmm->dev, "refill failed");
800 }
801
802 dev_info(omap_dmm->dev, "initialized all PAT entries\n");
803
804 return 0;
805
806fail:
Andy Grossef445932012-05-24 11:43:32 -0500807 if (omap_dmm_remove(dev))
808 dev_err(&dev->dev, "cleanup failed\n");
Andy Gross71e88312011-12-05 19:19:21 -0600809 return ret;
810}
Andy Gross6169a1482011-12-15 21:05:17 -0600811
812/*
813 * debugfs support
814 */
815
816#ifdef CONFIG_DEBUG_FS
817
818static const char *alphabet = "abcdefghijklmnopqrstuvwxyz"
819 "ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789";
820static const char *special = ".,:;'\"`~!^-+";
821
822static void fill_map(char **map, int xdiv, int ydiv, struct tcm_area *a,
823 char c, bool ovw)
824{
825 int x, y;
826 for (y = a->p0.y / ydiv; y <= a->p1.y / ydiv; y++)
827 for (x = a->p0.x / xdiv; x <= a->p1.x / xdiv; x++)
828 if (map[y][x] == ' ' || ovw)
829 map[y][x] = c;
830}
831
832static void fill_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p,
833 char c)
834{
835 map[p->y / ydiv][p->x / xdiv] = c;
836}
837
838static char read_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p)
839{
840 return map[p->y / ydiv][p->x / xdiv];
841}
842
843static int map_width(int xdiv, int x0, int x1)
844{
845 return (x1 / xdiv) - (x0 / xdiv) + 1;
846}
847
848static void text_map(char **map, int xdiv, char *nice, int yd, int x0, int x1)
849{
850 char *p = map[yd] + (x0 / xdiv);
851 int w = (map_width(xdiv, x0, x1) - strlen(nice)) / 2;
852 if (w >= 0) {
853 p += w;
854 while (*nice)
855 *p++ = *nice++;
856 }
857}
858
859static void map_1d_info(char **map, int xdiv, int ydiv, char *nice,
860 struct tcm_area *a)
861{
862 sprintf(nice, "%dK", tcm_sizeof(*a) * 4);
863 if (a->p0.y + 1 < a->p1.y) {
864 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, 0,
865 256 - 1);
866 } else if (a->p0.y < a->p1.y) {
867 if (strlen(nice) < map_width(xdiv, a->p0.x, 256 - 1))
868 text_map(map, xdiv, nice, a->p0.y / ydiv,
869 a->p0.x + xdiv, 256 - 1);
870 else if (strlen(nice) < map_width(xdiv, 0, a->p1.x))
871 text_map(map, xdiv, nice, a->p1.y / ydiv,
872 0, a->p1.y - xdiv);
873 } else if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) {
874 text_map(map, xdiv, nice, a->p0.y / ydiv, a->p0.x, a->p1.x);
875 }
876}
877
878static void map_2d_info(char **map, int xdiv, int ydiv, char *nice,
879 struct tcm_area *a)
880{
881 sprintf(nice, "(%d*%d)", tcm_awidth(*a), tcm_aheight(*a));
882 if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x))
883 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv,
884 a->p0.x, a->p1.x);
885}
886
887int tiler_map_show(struct seq_file *s, void *arg)
888{
889 int xdiv = 2, ydiv = 1;
890 char **map = NULL, *global_map;
891 struct tiler_block *block;
892 struct tcm_area a, p;
893 int i;
894 const char *m2d = alphabet;
895 const char *a2d = special;
896 const char *m2dp = m2d, *a2dp = a2d;
897 char nice[128];
Andy Gross02646fb2012-03-05 10:48:38 -0600898 int h_adj;
899 int w_adj;
Andy Gross6169a1482011-12-15 21:05:17 -0600900 unsigned long flags;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600901 int lut_idx;
902
Andy Gross6169a1482011-12-15 21:05:17 -0600903
Andy Gross02646fb2012-03-05 10:48:38 -0600904 if (!omap_dmm) {
905 /* early return if dmm/tiler device is not initialized */
906 return 0;
907 }
908
Andy Grossc6b7ae552012-12-19 14:53:38 -0600909 h_adj = omap_dmm->container_height / ydiv;
910 w_adj = omap_dmm->container_width / xdiv;
Andy Gross02646fb2012-03-05 10:48:38 -0600911
Andy Grossc6b7ae552012-12-19 14:53:38 -0600912 map = kmalloc(h_adj * sizeof(*map), GFP_KERNEL);
913 global_map = kmalloc((w_adj + 1) * h_adj, GFP_KERNEL);
Andy Gross6169a1482011-12-15 21:05:17 -0600914
915 if (!map || !global_map)
916 goto error;
917
Andy Grossc6b7ae552012-12-19 14:53:38 -0600918 for (lut_idx = 0; lut_idx < omap_dmm->num_lut; lut_idx++) {
Dan Carpentere1e9c902013-08-22 15:42:50 +0300919 memset(map, 0, h_adj * sizeof(*map));
Andy Grossc6b7ae552012-12-19 14:53:38 -0600920 memset(global_map, ' ', (w_adj + 1) * h_adj);
Andy Gross6169a1482011-12-15 21:05:17 -0600921
Andy Grossc6b7ae552012-12-19 14:53:38 -0600922 for (i = 0; i < omap_dmm->container_height; i++) {
923 map[i] = global_map + i * (w_adj + 1);
924 map[i][w_adj] = 0;
Andy Gross6169a1482011-12-15 21:05:17 -0600925 }
Andy Gross6169a1482011-12-15 21:05:17 -0600926
Andy Grossc6b7ae552012-12-19 14:53:38 -0600927 spin_lock_irqsave(&list_lock, flags);
Andy Gross6169a1482011-12-15 21:05:17 -0600928
Andy Grossc6b7ae552012-12-19 14:53:38 -0600929 list_for_each_entry(block, &omap_dmm->alloc_head, alloc_node) {
930 if (block->area.tcm == omap_dmm->tcm[lut_idx]) {
931 if (block->fmt != TILFMT_PAGE) {
932 fill_map(map, xdiv, ydiv, &block->area,
933 *m2dp, true);
934 if (!*++a2dp)
935 a2dp = a2d;
936 if (!*++m2dp)
937 m2dp = m2d;
938 map_2d_info(map, xdiv, ydiv, nice,
939 &block->area);
940 } else {
941 bool start = read_map_pt(map, xdiv,
942 ydiv, &block->area.p0) == ' ';
943 bool end = read_map_pt(map, xdiv, ydiv,
944 &block->area.p1) == ' ';
945
946 tcm_for_each_slice(a, block->area, p)
947 fill_map(map, xdiv, ydiv, &a,
948 '=', true);
949 fill_map_pt(map, xdiv, ydiv,
950 &block->area.p0,
951 start ? '<' : 'X');
952 fill_map_pt(map, xdiv, ydiv,
953 &block->area.p1,
954 end ? '>' : 'X');
955 map_1d_info(map, xdiv, ydiv, nice,
956 &block->area);
957 }
958 }
959 }
960
961 spin_unlock_irqrestore(&list_lock, flags);
962
963 if (s) {
964 seq_printf(s, "CONTAINER %d DUMP BEGIN\n", lut_idx);
965 for (i = 0; i < 128; i++)
966 seq_printf(s, "%03d:%s\n", i, map[i]);
967 seq_printf(s, "CONTAINER %d DUMP END\n", lut_idx);
968 } else {
969 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP BEGIN\n",
970 lut_idx);
971 for (i = 0; i < 128; i++)
972 dev_dbg(omap_dmm->dev, "%03d:%s\n", i, map[i]);
973 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP END\n",
974 lut_idx);
975 }
Andy Gross6169a1482011-12-15 21:05:17 -0600976 }
977
978error:
979 kfree(map);
980 kfree(global_map);
981
982 return 0;
983}
984#endif
Andy Gross5c137792012-03-05 10:48:39 -0600985
Grygorii Strashko1d601da2015-02-25 20:08:20 +0200986#ifdef CONFIG_PM_SLEEP
Andy Grosse78edba2012-12-19 14:53:37 -0600987static int omap_dmm_resume(struct device *dev)
988{
989 struct tcm_area area;
990 int i;
991
992 if (!omap_dmm)
993 return -ENODEV;
994
995 area = (struct tcm_area) {
Andy Grosse78edba2012-12-19 14:53:37 -0600996 .tcm = NULL,
997 .p1.x = omap_dmm->container_width - 1,
998 .p1.y = omap_dmm->container_height - 1,
999 };
1000
1001 /* initialize all LUTs to dummy page entries */
1002 for (i = 0; i < omap_dmm->num_lut; i++) {
1003 area.tcm = omap_dmm->tcm[i];
1004 if (fill(&area, NULL, 0, 0, true))
1005 dev_err(dev, "refill failed");
1006 }
1007
1008 return 0;
1009}
Andy Grosse78edba2012-12-19 14:53:37 -06001010#endif
1011
Grygorii Strashko1d601da2015-02-25 20:08:20 +02001012static SIMPLE_DEV_PM_OPS(omap_dmm_pm_ops, NULL, omap_dmm_resume);
1013
Archit Taneja3d232342013-10-15 12:34:20 +05301014#if defined(CONFIG_OF)
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001015static const struct dmm_platform_data dmm_omap4_platform_data = {
1016 .cpu_cache_flags = OMAP_BO_WC,
1017};
1018
1019static const struct dmm_platform_data dmm_omap5_platform_data = {
1020 .cpu_cache_flags = OMAP_BO_UNCACHED,
1021};
1022
Archit Taneja3d232342013-10-15 12:34:20 +05301023static const struct of_device_id dmm_of_match[] = {
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001024 {
1025 .compatible = "ti,omap4-dmm",
1026 .data = &dmm_omap4_platform_data,
1027 },
1028 {
1029 .compatible = "ti,omap5-dmm",
1030 .data = &dmm_omap5_platform_data,
1031 },
Archit Taneja3d232342013-10-15 12:34:20 +05301032 {},
1033};
1034#endif
1035
Andy Gross5c137792012-03-05 10:48:39 -06001036struct platform_driver omap_dmm_driver = {
1037 .probe = omap_dmm_probe,
1038 .remove = omap_dmm_remove,
1039 .driver = {
1040 .owner = THIS_MODULE,
1041 .name = DMM_DRIVER_NAME,
Archit Taneja3d232342013-10-15 12:34:20 +05301042 .of_match_table = of_match_ptr(dmm_of_match),
Andy Grosse78edba2012-12-19 14:53:37 -06001043 .pm = &omap_dmm_pm_ops,
Andy Gross5c137792012-03-05 10:48:39 -06001044 },
1045};
1046
1047MODULE_LICENSE("GPL v2");
1048MODULE_AUTHOR("Andy Gross <andy.gross@ti.com>");
1049MODULE_DESCRIPTION("OMAP DMM/Tiler Driver");