Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 1 | /* |
| 2 | * net/dsa/mv88e6123_61_65.c - Marvell 88e6123/6161/6165 switch chip support |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 3 | * Copyright (c) 2008-2009 Marvell Semiconductor |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation; either version 2 of the License, or |
| 8 | * (at your option) any later version. |
| 9 | */ |
| 10 | |
| 11 | #include <linux/list.h> |
Paul Gortmaker | 2bbba27 | 2012-01-24 10:41:40 +0000 | [diff] [blame^] | 12 | #include <linux/module.h> |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 13 | #include <linux/netdevice.h> |
| 14 | #include <linux/phy.h> |
Ben Hutchings | c8f0b86 | 2011-11-27 17:06:08 +0000 | [diff] [blame] | 15 | #include <net/dsa.h> |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 16 | #include "mv88e6xxx.h" |
| 17 | |
| 18 | static char *mv88e6123_61_65_probe(struct mii_bus *bus, int sw_addr) |
| 19 | { |
| 20 | int ret; |
| 21 | |
| 22 | ret = __mv88e6xxx_reg_read(bus, sw_addr, REG_PORT(0), 0x03); |
| 23 | if (ret >= 0) { |
Chris Healy | edd664b | 2012-01-22 21:20:54 +0000 | [diff] [blame] | 24 | if (ret == 0x1212) |
| 25 | return "Marvell 88E6123 (A1)"; |
| 26 | if (ret == 0x1213) |
| 27 | return "Marvell 88E6123 (A2)"; |
| 28 | if ((ret & 0xfff0) == 0x1210) |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 29 | return "Marvell 88E6123"; |
Chris Healy | edd664b | 2012-01-22 21:20:54 +0000 | [diff] [blame] | 30 | |
| 31 | if (ret == 0x1612) |
| 32 | return "Marvell 88E6161 (A1)"; |
| 33 | if (ret == 0x1613) |
| 34 | return "Marvell 88E6161 (A2)"; |
| 35 | if ((ret & 0xfff0) == 0x1610) |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 36 | return "Marvell 88E6161"; |
Chris Healy | edd664b | 2012-01-22 21:20:54 +0000 | [diff] [blame] | 37 | |
| 38 | if (ret == 0x1652) |
| 39 | return "Marvell 88E6165 (A1)"; |
| 40 | if (ret == 0x1653) |
| 41 | return "Marvell 88e6165 (A2)"; |
| 42 | if ((ret & 0xfff0) == 0x1650) |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 43 | return "Marvell 88E6165"; |
| 44 | } |
| 45 | |
| 46 | return NULL; |
| 47 | } |
| 48 | |
| 49 | static int mv88e6123_61_65_switch_reset(struct dsa_switch *ds) |
| 50 | { |
| 51 | int i; |
| 52 | int ret; |
| 53 | |
| 54 | /* |
| 55 | * Set all ports to the disabled state. |
| 56 | */ |
| 57 | for (i = 0; i < 8; i++) { |
| 58 | ret = REG_READ(REG_PORT(i), 0x04); |
| 59 | REG_WRITE(REG_PORT(i), 0x04, ret & 0xfffc); |
| 60 | } |
| 61 | |
| 62 | /* |
| 63 | * Wait for transmit queues to drain. |
| 64 | */ |
| 65 | msleep(2); |
| 66 | |
| 67 | /* |
| 68 | * Reset the switch. |
| 69 | */ |
| 70 | REG_WRITE(REG_GLOBAL, 0x04, 0xc400); |
| 71 | |
| 72 | /* |
| 73 | * Wait up to one second for reset to complete. |
| 74 | */ |
| 75 | for (i = 0; i < 1000; i++) { |
| 76 | ret = REG_READ(REG_GLOBAL, 0x00); |
| 77 | if ((ret & 0xc800) == 0xc800) |
| 78 | break; |
| 79 | |
| 80 | msleep(1); |
| 81 | } |
| 82 | if (i == 1000) |
| 83 | return -ETIMEDOUT; |
| 84 | |
| 85 | return 0; |
| 86 | } |
| 87 | |
| 88 | static int mv88e6123_61_65_setup_global(struct dsa_switch *ds) |
| 89 | { |
| 90 | int ret; |
| 91 | int i; |
| 92 | |
| 93 | /* |
| 94 | * Disable the PHY polling unit (since there won't be any |
| 95 | * external PHYs to poll), don't discard packets with |
| 96 | * excessive collisions, and mask all interrupt sources. |
| 97 | */ |
| 98 | REG_WRITE(REG_GLOBAL, 0x04, 0x0000); |
| 99 | |
| 100 | /* |
| 101 | * Set the default address aging time to 5 minutes, and |
| 102 | * enable address learn messages to be sent to all message |
| 103 | * ports. |
| 104 | */ |
| 105 | REG_WRITE(REG_GLOBAL, 0x0a, 0x0148); |
| 106 | |
| 107 | /* |
| 108 | * Configure the priority mapping registers. |
| 109 | */ |
| 110 | ret = mv88e6xxx_config_prio(ds); |
| 111 | if (ret < 0) |
| 112 | return ret; |
| 113 | |
| 114 | /* |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 115 | * Configure the upstream port, and configure the upstream |
| 116 | * port as the port to which ingress and egress monitor frames |
| 117 | * are to be sent. |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 118 | */ |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 119 | REG_WRITE(REG_GLOBAL, 0x1a, (dsa_upstream_port(ds) * 0x1110)); |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 120 | |
| 121 | /* |
| 122 | * Disable remote management for now, and set the switch's |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 123 | * DSA device number. |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 124 | */ |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 125 | REG_WRITE(REG_GLOBAL, 0x1c, ds->index & 0x1f); |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 126 | |
| 127 | /* |
| 128 | * Send all frames with destination addresses matching |
| 129 | * 01:80:c2:00:00:2x to the CPU port. |
| 130 | */ |
| 131 | REG_WRITE(REG_GLOBAL2, 0x02, 0xffff); |
| 132 | |
| 133 | /* |
| 134 | * Send all frames with destination addresses matching |
| 135 | * 01:80:c2:00:00:0x to the CPU port. |
| 136 | */ |
| 137 | REG_WRITE(REG_GLOBAL2, 0x03, 0xffff); |
| 138 | |
| 139 | /* |
| 140 | * Disable the loopback filter, disable flow control |
| 141 | * messages, disable flood broadcast override, disable |
| 142 | * removing of provider tags, disable ATU age violation |
| 143 | * interrupts, disable tag flow control, force flow |
| 144 | * control priority to the highest, and send all special |
| 145 | * multicast frames to the CPU at the highest priority. |
| 146 | */ |
| 147 | REG_WRITE(REG_GLOBAL2, 0x05, 0x00ff); |
| 148 | |
| 149 | /* |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 150 | * Program the DSA routing table. |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 151 | */ |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 152 | for (i = 0; i < 32; i++) { |
| 153 | int nexthop; |
| 154 | |
| 155 | nexthop = 0x1f; |
| 156 | if (i != ds->index && i < ds->dst->pd->nr_chips) |
| 157 | nexthop = ds->pd->rtable[i] & 0x1f; |
| 158 | |
| 159 | REG_WRITE(REG_GLOBAL2, 0x06, 0x8000 | (i << 8) | nexthop); |
| 160 | } |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 161 | |
| 162 | /* |
| 163 | * Clear all trunk masks. |
| 164 | */ |
| 165 | for (i = 0; i < 8; i++) |
| 166 | REG_WRITE(REG_GLOBAL2, 0x07, 0x8000 | (i << 12) | 0xff); |
| 167 | |
| 168 | /* |
| 169 | * Clear all trunk mappings. |
| 170 | */ |
| 171 | for (i = 0; i < 16; i++) |
| 172 | REG_WRITE(REG_GLOBAL2, 0x08, 0x8000 | (i << 11)); |
| 173 | |
| 174 | /* |
| 175 | * Disable ingress rate limiting by resetting all ingress |
| 176 | * rate limit registers to their initial state. |
| 177 | */ |
| 178 | for (i = 0; i < 6; i++) |
| 179 | REG_WRITE(REG_GLOBAL2, 0x09, 0x9000 | (i << 8)); |
| 180 | |
| 181 | /* |
| 182 | * Initialise cross-chip port VLAN table to reset defaults. |
| 183 | */ |
| 184 | REG_WRITE(REG_GLOBAL2, 0x0b, 0x9000); |
| 185 | |
| 186 | /* |
| 187 | * Clear the priority override table. |
| 188 | */ |
| 189 | for (i = 0; i < 16; i++) |
| 190 | REG_WRITE(REG_GLOBAL2, 0x0f, 0x8000 | (i << 8)); |
| 191 | |
| 192 | /* @@@ initialise AVB (22/23) watchdog (27) sdet (29) registers */ |
| 193 | |
| 194 | return 0; |
| 195 | } |
| 196 | |
| 197 | static int mv88e6123_61_65_setup_port(struct dsa_switch *ds, int p) |
| 198 | { |
| 199 | int addr = REG_PORT(p); |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 200 | u16 val; |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 201 | |
| 202 | /* |
| 203 | * MAC Forcing register: don't force link, speed, duplex |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 204 | * or flow control state to any particular values on physical |
| 205 | * ports, but force the CPU port and all DSA ports to 1000 Mb/s |
| 206 | * full duplex. |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 207 | */ |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 208 | if (dsa_is_cpu_port(ds, p) || ds->dsa_port_mask & (1 << p)) |
| 209 | REG_WRITE(addr, 0x01, 0x003e); |
| 210 | else |
| 211 | REG_WRITE(addr, 0x01, 0x0003); |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 212 | |
| 213 | /* |
| 214 | * Do not limit the period of time that this port can be |
| 215 | * paused for by the remote end or the period of time that |
| 216 | * this port can pause the remote end. |
| 217 | */ |
| 218 | REG_WRITE(addr, 0x02, 0x0000); |
| 219 | |
| 220 | /* |
| 221 | * Port Control: disable Drop-on-Unlock, disable Drop-on-Lock, |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 222 | * disable Header mode, enable IGMP/MLD snooping, disable VLAN |
| 223 | * tunneling, determine priority by looking at 802.1p and IP |
| 224 | * priority fields (IP prio has precedence), and set STP state |
| 225 | * to Forwarding. |
| 226 | * |
| 227 | * If this is the CPU link, use DSA or EDSA tagging depending |
| 228 | * on which tagging mode was configured. |
| 229 | * |
| 230 | * If this is a link to another switch, use DSA tagging mode. |
| 231 | * |
| 232 | * If this is the upstream port for this switch, enable |
| 233 | * forwarding of unknown unicasts and multicasts. |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 234 | */ |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 235 | val = 0x0433; |
| 236 | if (dsa_is_cpu_port(ds, p)) { |
| 237 | if (ds->dst->tag_protocol == htons(ETH_P_EDSA)) |
| 238 | val |= 0x3300; |
| 239 | else |
| 240 | val |= 0x0100; |
| 241 | } |
| 242 | if (ds->dsa_port_mask & (1 << p)) |
| 243 | val |= 0x0100; |
| 244 | if (p == dsa_upstream_port(ds)) |
| 245 | val |= 0x000c; |
| 246 | REG_WRITE(addr, 0x04, val); |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 247 | |
| 248 | /* |
| 249 | * Port Control 1: disable trunking. Also, if this is the |
| 250 | * CPU port, enable learn messages to be sent to this port. |
| 251 | */ |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 252 | REG_WRITE(addr, 0x05, dsa_is_cpu_port(ds, p) ? 0x8000 : 0x0000); |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 253 | |
| 254 | /* |
| 255 | * Port based VLAN map: give each port its own address |
| 256 | * database, allow the CPU port to talk to each of the 'real' |
| 257 | * ports, and allow each of the 'real' ports to only talk to |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 258 | * the upstream port. |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 259 | */ |
Lennert Buytenhek | e84665c | 2009-03-20 09:52:09 +0000 | [diff] [blame] | 260 | val = (p & 0xf) << 12; |
| 261 | if (dsa_is_cpu_port(ds, p)) |
| 262 | val |= ds->phys_port_mask; |
| 263 | else |
| 264 | val |= 1 << dsa_upstream_port(ds); |
| 265 | REG_WRITE(addr, 0x06, val); |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 266 | |
| 267 | /* |
| 268 | * Default VLAN ID and priority: don't set a default VLAN |
| 269 | * ID, and set the default packet priority to zero. |
| 270 | */ |
| 271 | REG_WRITE(addr, 0x07, 0x0000); |
| 272 | |
| 273 | /* |
| 274 | * Port Control 2: don't force a good FCS, set the maximum |
| 275 | * frame size to 10240 bytes, don't let the switch add or |
| 276 | * strip 802.1q tags, don't discard tagged or untagged frames |
| 277 | * on this port, do a destination address lookup on all |
| 278 | * received packets as usual, disable ARP mirroring and don't |
| 279 | * send a copy of all transmitted/received frames on this port |
| 280 | * to the CPU. |
| 281 | */ |
| 282 | REG_WRITE(addr, 0x08, 0x2080); |
| 283 | |
| 284 | /* |
| 285 | * Egress rate control: disable egress rate control. |
| 286 | */ |
| 287 | REG_WRITE(addr, 0x09, 0x0001); |
| 288 | |
| 289 | /* |
| 290 | * Egress rate control 2: disable egress rate control. |
| 291 | */ |
| 292 | REG_WRITE(addr, 0x0a, 0x0000); |
| 293 | |
| 294 | /* |
| 295 | * Port Association Vector: when learning source addresses |
| 296 | * of packets, add the address to the address database using |
| 297 | * a port bitmap that has only the bit for this port set and |
| 298 | * the other bits clear. |
| 299 | */ |
| 300 | REG_WRITE(addr, 0x0b, 1 << p); |
| 301 | |
| 302 | /* |
| 303 | * Port ATU control: disable limiting the number of address |
| 304 | * database entries that this port is allowed to use. |
| 305 | */ |
| 306 | REG_WRITE(addr, 0x0c, 0x0000); |
| 307 | |
| 308 | /* |
| 309 | * Priorit Override: disable DA, SA and VTU priority override. |
| 310 | */ |
| 311 | REG_WRITE(addr, 0x0d, 0x0000); |
| 312 | |
| 313 | /* |
| 314 | * Port Ethertype: use the Ethertype DSA Ethertype value. |
| 315 | */ |
| 316 | REG_WRITE(addr, 0x0f, ETH_P_EDSA); |
| 317 | |
| 318 | /* |
| 319 | * Tag Remap: use an identity 802.1p prio -> switch prio |
| 320 | * mapping. |
| 321 | */ |
| 322 | REG_WRITE(addr, 0x18, 0x3210); |
| 323 | |
| 324 | /* |
| 325 | * Tag Remap 2: use an identity 802.1p prio -> switch prio |
| 326 | * mapping. |
| 327 | */ |
| 328 | REG_WRITE(addr, 0x19, 0x7654); |
| 329 | |
| 330 | return 0; |
| 331 | } |
| 332 | |
| 333 | static int mv88e6123_61_65_setup(struct dsa_switch *ds) |
| 334 | { |
| 335 | struct mv88e6xxx_priv_state *ps = (void *)(ds + 1); |
| 336 | int i; |
| 337 | int ret; |
| 338 | |
| 339 | mutex_init(&ps->smi_mutex); |
| 340 | mutex_init(&ps->stats_mutex); |
| 341 | |
| 342 | ret = mv88e6123_61_65_switch_reset(ds); |
| 343 | if (ret < 0) |
| 344 | return ret; |
| 345 | |
| 346 | /* @@@ initialise vtu and atu */ |
| 347 | |
| 348 | ret = mv88e6123_61_65_setup_global(ds); |
| 349 | if (ret < 0) |
| 350 | return ret; |
| 351 | |
| 352 | for (i = 0; i < 6; i++) { |
| 353 | ret = mv88e6123_61_65_setup_port(ds, i); |
| 354 | if (ret < 0) |
| 355 | return ret; |
| 356 | } |
| 357 | |
| 358 | return 0; |
| 359 | } |
| 360 | |
| 361 | static int mv88e6123_61_65_port_to_phy_addr(int port) |
| 362 | { |
| 363 | if (port >= 0 && port <= 4) |
| 364 | return port; |
| 365 | return -1; |
| 366 | } |
| 367 | |
| 368 | static int |
| 369 | mv88e6123_61_65_phy_read(struct dsa_switch *ds, int port, int regnum) |
| 370 | { |
| 371 | int addr = mv88e6123_61_65_port_to_phy_addr(port); |
| 372 | return mv88e6xxx_phy_read(ds, addr, regnum); |
| 373 | } |
| 374 | |
| 375 | static int |
| 376 | mv88e6123_61_65_phy_write(struct dsa_switch *ds, |
| 377 | int port, int regnum, u16 val) |
| 378 | { |
| 379 | int addr = mv88e6123_61_65_port_to_phy_addr(port); |
| 380 | return mv88e6xxx_phy_write(ds, addr, regnum, val); |
| 381 | } |
| 382 | |
| 383 | static struct mv88e6xxx_hw_stat mv88e6123_61_65_hw_stats[] = { |
| 384 | { "in_good_octets", 8, 0x00, }, |
| 385 | { "in_bad_octets", 4, 0x02, }, |
| 386 | { "in_unicast", 4, 0x04, }, |
| 387 | { "in_broadcasts", 4, 0x06, }, |
| 388 | { "in_multicasts", 4, 0x07, }, |
| 389 | { "in_pause", 4, 0x16, }, |
| 390 | { "in_undersize", 4, 0x18, }, |
| 391 | { "in_fragments", 4, 0x19, }, |
| 392 | { "in_oversize", 4, 0x1a, }, |
| 393 | { "in_jabber", 4, 0x1b, }, |
| 394 | { "in_rx_error", 4, 0x1c, }, |
| 395 | { "in_fcs_error", 4, 0x1d, }, |
| 396 | { "out_octets", 8, 0x0e, }, |
| 397 | { "out_unicast", 4, 0x10, }, |
| 398 | { "out_broadcasts", 4, 0x13, }, |
| 399 | { "out_multicasts", 4, 0x12, }, |
| 400 | { "out_pause", 4, 0x15, }, |
| 401 | { "excessive", 4, 0x11, }, |
| 402 | { "collisions", 4, 0x1e, }, |
| 403 | { "deferred", 4, 0x05, }, |
| 404 | { "single", 4, 0x14, }, |
| 405 | { "multiple", 4, 0x17, }, |
| 406 | { "out_fcs_error", 4, 0x03, }, |
| 407 | { "late", 4, 0x1f, }, |
| 408 | { "hist_64bytes", 4, 0x08, }, |
| 409 | { "hist_65_127bytes", 4, 0x09, }, |
| 410 | { "hist_128_255bytes", 4, 0x0a, }, |
| 411 | { "hist_256_511bytes", 4, 0x0b, }, |
| 412 | { "hist_512_1023bytes", 4, 0x0c, }, |
| 413 | { "hist_1024_max_bytes", 4, 0x0d, }, |
| 414 | }; |
| 415 | |
| 416 | static void |
| 417 | mv88e6123_61_65_get_strings(struct dsa_switch *ds, int port, uint8_t *data) |
| 418 | { |
| 419 | mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats), |
| 420 | mv88e6123_61_65_hw_stats, port, data); |
| 421 | } |
| 422 | |
| 423 | static void |
| 424 | mv88e6123_61_65_get_ethtool_stats(struct dsa_switch *ds, |
| 425 | int port, uint64_t *data) |
| 426 | { |
| 427 | mv88e6xxx_get_ethtool_stats(ds, ARRAY_SIZE(mv88e6123_61_65_hw_stats), |
| 428 | mv88e6123_61_65_hw_stats, port, data); |
| 429 | } |
| 430 | |
| 431 | static int mv88e6123_61_65_get_sset_count(struct dsa_switch *ds) |
| 432 | { |
| 433 | return ARRAY_SIZE(mv88e6123_61_65_hw_stats); |
| 434 | } |
| 435 | |
Ben Hutchings | 98e6730 | 2011-11-25 14:36:19 +0000 | [diff] [blame] | 436 | struct dsa_switch_driver mv88e6123_61_65_switch_driver = { |
Harvey Harrison | 09640e6 | 2009-02-01 00:45:17 -0800 | [diff] [blame] | 437 | .tag_protocol = cpu_to_be16(ETH_P_EDSA), |
Lennert Buytenhek | 91da11f | 2008-10-07 13:44:02 +0000 | [diff] [blame] | 438 | .priv_size = sizeof(struct mv88e6xxx_priv_state), |
| 439 | .probe = mv88e6123_61_65_probe, |
| 440 | .setup = mv88e6123_61_65_setup, |
| 441 | .set_addr = mv88e6xxx_set_addr_indirect, |
| 442 | .phy_read = mv88e6123_61_65_phy_read, |
| 443 | .phy_write = mv88e6123_61_65_phy_write, |
| 444 | .poll_link = mv88e6xxx_poll_link, |
| 445 | .get_strings = mv88e6123_61_65_get_strings, |
| 446 | .get_ethtool_stats = mv88e6123_61_65_get_ethtool_stats, |
| 447 | .get_sset_count = mv88e6123_61_65_get_sset_count, |
| 448 | }; |
Ben Hutchings | 3d825ed | 2011-11-25 14:37:16 +0000 | [diff] [blame] | 449 | |
| 450 | MODULE_ALIAS("platform:mv88e6123"); |
| 451 | MODULE_ALIAS("platform:mv88e6161"); |
| 452 | MODULE_ALIAS("platform:mv88e6165"); |