blob: 31af3cb59a60c56fb7b428486c7d356a2ddd22b4 [file] [log] [blame]
Russell Kingd111e8f2006-09-27 15:27:33 +01001/*
2 * linux/arch/arm/mm/mmu.c
3 *
4 * Copyright (C) 1995-2005 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Russell Kingae8f1542006-09-27 15:38:34 +010010#include <linux/module.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010011#include <linux/kernel.h>
12#include <linux/errno.h>
13#include <linux/init.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010014#include <linux/mman.h>
15#include <linux/nodemask.h>
Russell King2778f622010-07-09 16:27:52 +010016#include <linux/memblock.h>
Catalin Marinasd9073872010-09-13 16:01:24 +010017#include <linux/fs.h>
Nicolas Pitre0536bdf2011-08-25 00:35:59 -040018#include <linux/vmalloc.h>
Alessandro Rubini158e8bf2012-06-24 12:46:26 +010019#include <linux/sizes.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010020
Russell King15d07dc2012-03-28 18:30:01 +010021#include <asm/cp15.h>
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Russell King37efe642008-12-01 11:53:07 +000023#include <asm/sections.h>
Nicolas Pitre3f973e22008-11-04 00:48:42 -050024#include <asm/cachetype.h>
Kees Cook99b4ac92014-04-04 23:27:49 +020025#include <asm/fixmap.h>
Russell Kingebd49222013-10-24 08:12:39 +010026#include <asm/sections.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010027#include <asm/setup.h>
Russell Kinge616c592009-09-27 20:55:43 +010028#include <asm/smp_plat.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010029#include <asm/tlb.h>
Nicolas Pitred73cd422008-09-15 16:44:55 -040030#include <asm/highmem.h>
David Howells9f97da72012-03-28 18:30:01 +010031#include <asm/system_info.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010032#include <asm/traps.h>
Santosh Shilimkara77e0c72013-07-31 12:44:46 -040033#include <asm/procinfo.h>
34#include <asm/memory.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010035
36#include <asm/mach/arch.h>
37#include <asm/mach/map.h>
Rob Herringc2794432012-02-29 18:10:58 -060038#include <asm/mach/pci.h>
Liu Huaa05e54c2014-04-18 09:43:32 +010039#include <asm/fixmap.h>
Russell Kingd111e8f2006-09-27 15:27:33 +010040
Lucas Stach92549702015-10-19 13:38:09 +010041#include "fault.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010042#include "mm.h"
Joonsoo Kimde40614e2013-04-05 03:16:51 +010043#include "tcm.h"
Russell Kingd111e8f2006-09-27 15:27:33 +010044
Russell Kingd111e8f2006-09-27 15:27:33 +010045/*
46 * empty_zero_page is a special page that is used for
47 * zero-initialized data and COW.
48 */
49struct page *empty_zero_page;
Aneesh Kumar K.V3653f3a2008-04-29 08:11:12 -040050EXPORT_SYMBOL(empty_zero_page);
Russell Kingd111e8f2006-09-27 15:27:33 +010051
52/*
53 * The pmd table for the upper-most set of pages.
54 */
55pmd_t *top_pmd;
56
Jungseung Lee1d4d3712014-11-29 02:33:30 +010057pmdval_t user_pmd_table = _PAGE_USER_TABLE;
58
Russell Kingae8f1542006-09-27 15:38:34 +010059#define CPOLICY_UNCACHED 0
60#define CPOLICY_BUFFERED 1
61#define CPOLICY_WRITETHROUGH 2
62#define CPOLICY_WRITEBACK 3
63#define CPOLICY_WRITEALLOC 4
64
65static unsigned int cachepolicy __initdata = CPOLICY_WRITEBACK;
66static unsigned int ecc_mask __initdata = 0;
Imre_Deak44b18692007-02-11 13:45:13 +010067pgprot_t pgprot_user;
Russell Kingae8f1542006-09-27 15:38:34 +010068pgprot_t pgprot_kernel;
Christoffer Dallcc577c22013-01-20 18:28:04 -050069pgprot_t pgprot_hyp_device;
70pgprot_t pgprot_s2;
71pgprot_t pgprot_s2_device;
Russell Kingae8f1542006-09-27 15:38:34 +010072
Imre_Deak44b18692007-02-11 13:45:13 +010073EXPORT_SYMBOL(pgprot_user);
Russell Kingae8f1542006-09-27 15:38:34 +010074EXPORT_SYMBOL(pgprot_kernel);
75
76struct cachepolicy {
77 const char policy[16];
78 unsigned int cr_mask;
Catalin Marinas442e70c2011-09-05 17:51:56 +010079 pmdval_t pmd;
Russell Kingf6e33542010-11-16 00:22:09 +000080 pteval_t pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -050081 pteval_t pte_s2;
Russell Kingae8f1542006-09-27 15:38:34 +010082};
83
Christoffer Dallcc577c22013-01-20 18:28:04 -050084#ifdef CONFIG_ARM_LPAE
85#define s2_policy(policy) policy
86#else
87#define s2_policy(policy) 0
88#endif
89
Marc Zyngiercf763e42017-04-03 19:37:50 +010090unsigned long kimage_voffset __ro_after_init;
91
Russell Kingae8f1542006-09-27 15:38:34 +010092static struct cachepolicy cache_policies[] __initdata = {
93 {
94 .policy = "uncached",
95 .cr_mask = CR_W|CR_C,
96 .pmd = PMD_SECT_UNCACHED,
Russell Kingbb30f362008-09-06 20:04:59 +010097 .pte = L_PTE_MT_UNCACHED,
Christoffer Dallcc577c22013-01-20 18:28:04 -050098 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +010099 }, {
100 .policy = "buffered",
101 .cr_mask = CR_C,
102 .pmd = PMD_SECT_BUFFERED,
Russell Kingbb30f362008-09-06 20:04:59 +0100103 .pte = L_PTE_MT_BUFFERABLE,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500104 .pte_s2 = s2_policy(L_PTE_S2_MT_UNCACHED),
Russell Kingae8f1542006-09-27 15:38:34 +0100105 }, {
106 .policy = "writethrough",
107 .cr_mask = 0,
108 .pmd = PMD_SECT_WT,
Russell Kingbb30f362008-09-06 20:04:59 +0100109 .pte = L_PTE_MT_WRITETHROUGH,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500110 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITETHROUGH),
Russell Kingae8f1542006-09-27 15:38:34 +0100111 }, {
112 .policy = "writeback",
113 .cr_mask = 0,
114 .pmd = PMD_SECT_WB,
Russell Kingbb30f362008-09-06 20:04:59 +0100115 .pte = L_PTE_MT_WRITEBACK,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500116 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100117 }, {
118 .policy = "writealloc",
119 .cr_mask = 0,
120 .pmd = PMD_SECT_WBWA,
Russell Kingbb30f362008-09-06 20:04:59 +0100121 .pte = L_PTE_MT_WRITEALLOC,
Christoffer Dallcc577c22013-01-20 18:28:04 -0500122 .pte_s2 = s2_policy(L_PTE_S2_MT_WRITEBACK),
Russell Kingae8f1542006-09-27 15:38:34 +0100123 }
124};
125
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100126#ifdef CONFIG_CPU_CP15
Russell King20e7e362014-06-02 09:29:37 +0100127static unsigned long initial_pmd_value __initdata = 0;
128
Russell Kingae8f1542006-09-27 15:38:34 +0100129/*
Russell Kingca8f0b02014-05-27 20:34:28 +0100130 * Initialise the cache_policy variable with the initial state specified
131 * via the "pmd" value. This is used to ensure that on ARMv6 and later,
132 * the C code sets the page tables up with the same policy as the head
133 * assembly code, which avoids an illegal state where the TLBs can get
134 * confused. See comments in early_cachepolicy() for more information.
135 */
136void __init init_default_cache_policy(unsigned long pmd)
137{
138 int i;
139
Russell King20e7e362014-06-02 09:29:37 +0100140 initial_pmd_value = pmd;
141
Stefan Agner6b3142b2016-09-07 21:56:09 +0100142 pmd &= PMD_SECT_CACHE_MASK;
Russell Kingca8f0b02014-05-27 20:34:28 +0100143
144 for (i = 0; i < ARRAY_SIZE(cache_policies); i++)
145 if (cache_policies[i].pmd == pmd) {
146 cachepolicy = i;
147 break;
148 }
149
150 if (i == ARRAY_SIZE(cache_policies))
151 pr_err("ERROR: could not find cache policy\n");
152}
153
154/*
155 * These are useful for identifying cache coherency problems by allowing
156 * the cache or the cache and writebuffer to be turned off. (Note: the
157 * write buffer should not be on and the cache off).
Russell Kingae8f1542006-09-27 15:38:34 +0100158 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100159static int __init early_cachepolicy(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100160{
Russell Kingca8f0b02014-05-27 20:34:28 +0100161 int i, selected = -1;
Russell Kingae8f1542006-09-27 15:38:34 +0100162
163 for (i = 0; i < ARRAY_SIZE(cache_policies); i++) {
164 int len = strlen(cache_policies[i].policy);
165
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100166 if (memcmp(p, cache_policies[i].policy, len) == 0) {
Russell Kingca8f0b02014-05-27 20:34:28 +0100167 selected = i;
Russell Kingae8f1542006-09-27 15:38:34 +0100168 break;
169 }
170 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100171
172 if (selected == -1)
173 pr_err("ERROR: unknown or unsupported cache policy\n");
174
Russell King4b46d642009-11-01 17:44:24 +0000175 /*
176 * This restriction is partly to do with the way we boot; it is
177 * unpredictable to have memory mapped using two different sets of
178 * memory attributes (shared, type, and cache attribs). We can not
179 * change these attributes once the initial assembly has setup the
180 * page tables.
181 */
Russell Kingca8f0b02014-05-27 20:34:28 +0100182 if (cpu_architecture() >= CPU_ARCH_ARMv6 && selected != cachepolicy) {
183 pr_warn("Only cachepolicy=%s supported on ARMv6 and later\n",
184 cache_policies[cachepolicy].policy);
185 return 0;
Catalin Marinas11179d82007-07-20 11:42:24 +0100186 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100187
188 if (selected != cachepolicy) {
189 unsigned long cr = __clear_cr(cache_policies[selected].cr_mask);
190 cachepolicy = selected;
191 flush_cache_all();
192 set_cr(cr);
193 }
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100194 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100195}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100196early_param("cachepolicy", early_cachepolicy);
Russell Kingae8f1542006-09-27 15:38:34 +0100197
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100198static int __init early_nocache(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100199{
200 char *p = "buffered";
Russell King4ed89f22014-10-28 11:26:42 +0000201 pr_warn("nocache is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100202 early_cachepolicy(p);
203 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100204}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100205early_param("nocache", early_nocache);
Russell Kingae8f1542006-09-27 15:38:34 +0100206
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100207static int __init early_nowrite(char *__unused)
Russell Kingae8f1542006-09-27 15:38:34 +0100208{
209 char *p = "uncached";
Russell King4ed89f22014-10-28 11:26:42 +0000210 pr_warn("nowb is deprecated; use cachepolicy=%s\n", p);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100211 early_cachepolicy(p);
212 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100213}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100214early_param("nowb", early_nowrite);
Russell Kingae8f1542006-09-27 15:38:34 +0100215
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000216#ifndef CONFIG_ARM_LPAE
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100217static int __init early_ecc(char *p)
Russell Kingae8f1542006-09-27 15:38:34 +0100218{
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100219 if (memcmp(p, "on", 2) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100220 ecc_mask = PMD_PROTECTION;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100221 else if (memcmp(p, "off", 3) == 0)
Russell Kingae8f1542006-09-27 15:38:34 +0100222 ecc_mask = 0;
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100223 return 0;
Russell Kingae8f1542006-09-27 15:38:34 +0100224}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +0100225early_param("ecc", early_ecc);
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000226#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100227
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100228#else /* ifdef CONFIG_CPU_CP15 */
229
230static int __init early_cachepolicy(char *p)
231{
Joe Perches8b521cb2014-09-16 20:41:43 +0100232 pr_warn("cachepolicy kernel parameter not supported without cp15\n");
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100233}
234early_param("cachepolicy", early_cachepolicy);
235
236static int __init noalign_setup(char *__unused)
237{
Joe Perches8b521cb2014-09-16 20:41:43 +0100238 pr_warn("noalign kernel parameter not supported without cp15\n");
Uwe Kleine-Königb849a602012-01-16 10:34:31 +0100239}
240__setup("noalign", noalign_setup);
241
242#endif /* ifdef CONFIG_CPU_CP15 / else */
243
Russell King36bb94b2010-11-16 08:40:36 +0000244#define PROT_PTE_DEVICE L_PTE_PRESENT|L_PTE_YOUNG|L_PTE_DIRTY|L_PTE_XN
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100245#define PROT_PTE_S2_DEVICE PROT_PTE_DEVICE
Russell Kingb1cce6b2008-11-04 10:52:28 +0000246#define PROT_SECT_DEVICE PMD_TYPE_SECT|PMD_SECT_AP_WRITE
Russell King0af92be2007-05-05 20:28:16 +0100247
Kees Cook76197512016-08-10 22:46:49 +0100248static struct mem_type mem_types[] __ro_after_init = {
Russell King0af92be2007-05-05 20:28:16 +0100249 [MT_DEVICE] = { /* Strongly ordered / ARMv6 shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100250 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_SHARED |
251 L_PTE_SHARED,
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100252 .prot_pte_s2 = s2_policy(PROT_PTE_S2_DEVICE) |
253 s2_policy(L_PTE_S2_MT_DEV_SHARED) |
254 L_PTE_SHARED,
Russell King0af92be2007-05-05 20:28:16 +0100255 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000256 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_S,
Russell King0af92be2007-05-05 20:28:16 +0100257 .domain = DOMAIN_IO,
258 },
259 [MT_DEVICE_NONSHARED] = { /* ARMv6 non-shared device */
Russell Kingbb30f362008-09-06 20:04:59 +0100260 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_NONSHARED,
Russell King0af92be2007-05-05 20:28:16 +0100261 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000262 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100263 .domain = DOMAIN_IO,
264 },
265 [MT_DEVICE_CACHED] = { /* ioremap_cached */
Russell Kingbb30f362008-09-06 20:04:59 +0100266 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_CACHED,
Russell King0af92be2007-05-05 20:28:16 +0100267 .prot_l1 = PMD_TYPE_TABLE,
268 .prot_sect = PROT_SECT_DEVICE | PMD_SECT_WB,
269 .domain = DOMAIN_IO,
Rob Herringc2794432012-02-29 18:10:58 -0600270 },
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100271 [MT_DEVICE_WC] = { /* ioremap_wc */
Russell Kingbb30f362008-09-06 20:04:59 +0100272 .prot_pte = PROT_PTE_DEVICE | L_PTE_MT_DEV_WC,
Russell King0af92be2007-05-05 20:28:16 +0100273 .prot_l1 = PMD_TYPE_TABLE,
Russell Kingb1cce6b2008-11-04 10:52:28 +0000274 .prot_sect = PROT_SECT_DEVICE,
Russell King0af92be2007-05-05 20:28:16 +0100275 .domain = DOMAIN_IO,
Russell Kingae8f1542006-09-27 15:38:34 +0100276 },
Russell Kingebb4c652008-11-09 11:18:36 +0000277 [MT_UNCACHED] = {
278 .prot_pte = PROT_PTE_DEVICE,
279 .prot_l1 = PMD_TYPE_TABLE,
280 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
281 .domain = DOMAIN_IO,
282 },
Russell Kingae8f1542006-09-27 15:38:34 +0100283 [MT_CACHECLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100284 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
Russell Kingae8f1542006-09-27 15:38:34 +0100285 .domain = DOMAIN_KERNEL,
286 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000287#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100288 [MT_MINICLEAN] = {
Russell King9ef79632007-05-05 20:03:35 +0100289 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN | PMD_SECT_MINICACHE,
Russell Kingae8f1542006-09-27 15:38:34 +0100290 .domain = DOMAIN_KERNEL,
291 },
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000292#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100293 [MT_LOW_VECTORS] = {
294 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000295 L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100296 .prot_l1 = PMD_TYPE_TABLE,
Russell Kinga02d8df2015-08-21 09:38:31 +0100297 .domain = DOMAIN_VECTORS,
Russell Kingae8f1542006-09-27 15:38:34 +0100298 },
299 [MT_HIGH_VECTORS] = {
300 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000301 L_PTE_USER | L_PTE_RDONLY,
Russell Kingae8f1542006-09-27 15:38:34 +0100302 .prot_l1 = PMD_TYPE_TABLE,
Russell Kinga02d8df2015-08-21 09:38:31 +0100303 .domain = DOMAIN_VECTORS,
Russell Kingae8f1542006-09-27 15:38:34 +0100304 },
Russell King2e2c9de2013-10-24 10:26:40 +0100305 [MT_MEMORY_RWX] = {
Russell King36bb94b2010-11-16 08:40:36 +0000306 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100307 .prot_l1 = PMD_TYPE_TABLE,
Russell King9ef79632007-05-05 20:03:35 +0100308 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
Russell Kingae8f1542006-09-27 15:38:34 +0100309 .domain = DOMAIN_KERNEL,
310 },
Russell Kingebd49222013-10-24 08:12:39 +0100311 [MT_MEMORY_RW] = {
312 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
313 L_PTE_XN,
314 .prot_l1 = PMD_TYPE_TABLE,
315 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
316 .domain = DOMAIN_KERNEL,
317 },
Russell Kingae8f1542006-09-27 15:38:34 +0100318 [MT_ROM] = {
Russell King9ef79632007-05-05 20:03:35 +0100319 .prot_sect = PMD_TYPE_SECT,
Russell Kingae8f1542006-09-27 15:38:34 +0100320 .domain = DOMAIN_KERNEL,
321 },
Russell King2e2c9de2013-10-24 10:26:40 +0100322 [MT_MEMORY_RWX_NONCACHED] = {
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100323 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000324 L_PTE_MT_BUFFERABLE,
Santosh Shilimkarf1a24812010-09-24 07:18:22 +0100325 .prot_l1 = PMD_TYPE_TABLE,
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100326 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE,
327 .domain = DOMAIN_KERNEL,
328 },
Russell King2e2c9de2013-10-24 10:26:40 +0100329 [MT_MEMORY_RW_DTCM] = {
Linus Walleijf444fce32010-10-18 09:03:03 +0100330 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Russell King36bb94b2010-11-16 08:40:36 +0000331 L_PTE_XN,
Linus Walleijf444fce32010-10-18 09:03:03 +0100332 .prot_l1 = PMD_TYPE_TABLE,
333 .prot_sect = PMD_TYPE_SECT | PMD_SECT_XN,
334 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100335 },
Russell King2e2c9de2013-10-24 10:26:40 +0100336 [MT_MEMORY_RWX_ITCM] = {
Russell King36bb94b2010-11-16 08:40:36 +0000337 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100338 .prot_l1 = PMD_TYPE_TABLE,
Linus Walleijf444fce32010-10-18 09:03:03 +0100339 .domain = DOMAIN_KERNEL,
Linus Walleijcb9d7702010-07-12 21:50:59 +0100340 },
Russell King2e2c9de2013-10-24 10:26:40 +0100341 [MT_MEMORY_RW_SO] = {
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700342 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
Santosh Shilimkar93d5bf02013-01-17 07:18:04 +0100343 L_PTE_MT_UNCACHED | L_PTE_XN,
Santosh Shilimkar8fb54282011-06-28 12:42:56 -0700344 .prot_l1 = PMD_TYPE_TABLE,
345 .prot_sect = PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_S |
346 PMD_SECT_UNCACHED | PMD_SECT_XN,
347 .domain = DOMAIN_KERNEL,
348 },
Marek Szyprowskic7909502011-12-29 13:09:51 +0100349 [MT_MEMORY_DMA_READY] = {
Russell King71b55662013-11-25 12:01:03 +0000350 .prot_pte = L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_DIRTY |
351 L_PTE_XN,
Marek Szyprowskic7909502011-12-29 13:09:51 +0100352 .prot_l1 = PMD_TYPE_TABLE,
353 .domain = DOMAIN_KERNEL,
354 },
Russell Kingae8f1542006-09-27 15:38:34 +0100355};
356
Russell Kingb29e9f52007-04-21 10:47:29 +0100357const struct mem_type *get_mem_type(unsigned int type)
358{
359 return type < ARRAY_SIZE(mem_types) ? &mem_types[type] : NULL;
360}
Hiroshi DOYU69d3a842009-01-28 21:32:08 +0200361EXPORT_SYMBOL(get_mem_type);
Russell Kingb29e9f52007-04-21 10:47:29 +0100362
Stefan Agnera5f4c562015-08-13 00:01:52 +0100363static pte_t *(*pte_offset_fixmap)(pmd_t *dir, unsigned long addr);
364
365static pte_t bm_pte[PTRS_PER_PTE + PTE_HWTABLE_PTRS]
366 __aligned(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE) __initdata;
367
368static pte_t * __init pte_offset_early_fixmap(pmd_t *dir, unsigned long addr)
369{
370 return &bm_pte[pte_index(addr)];
371}
372
373static pte_t *pte_offset_late_fixmap(pmd_t *dir, unsigned long addr)
374{
375 return pte_offset_kernel(dir, addr);
376}
377
378static inline pmd_t * __init fixmap_pmd(unsigned long addr)
379{
380 pgd_t *pgd = pgd_offset_k(addr);
381 pud_t *pud = pud_offset(pgd, addr);
382 pmd_t *pmd = pmd_offset(pud, addr);
383
384 return pmd;
385}
386
387void __init early_fixmap_init(void)
388{
389 pmd_t *pmd;
390
391 /*
392 * The early fixmap range spans multiple pmds, for which
393 * we are not prepared:
394 */
Ard Biesheuvel29373672015-09-01 08:59:28 +0200395 BUILD_BUG_ON((__fix_to_virt(__end_of_early_ioremap_region) >> PMD_SHIFT)
Stefan Agnera5f4c562015-08-13 00:01:52 +0100396 != FIXADDR_TOP >> PMD_SHIFT);
397
398 pmd = fixmap_pmd(FIXADDR_TOP);
399 pmd_populate_kernel(&init_mm, pmd, bm_pte);
400
401 pte_offset_fixmap = pte_offset_early_fixmap;
402}
403
Russell Kingae8f1542006-09-27 15:38:34 +0100404/*
Kees Cook99b4ac92014-04-04 23:27:49 +0200405 * To avoid TLB flush broadcasts, this uses local_flush_tlb_kernel_range().
406 * As a result, this can only be called with preemption disabled, as under
407 * stop_machine().
408 */
409void __set_fixmap(enum fixed_addresses idx, phys_addr_t phys, pgprot_t prot)
410{
411 unsigned long vaddr = __fix_to_virt(idx);
Stefan Agnera5f4c562015-08-13 00:01:52 +0100412 pte_t *pte = pte_offset_fixmap(pmd_off_k(vaddr), vaddr);
Kees Cook99b4ac92014-04-04 23:27:49 +0200413
414 /* Make sure fixmap region does not exceed available allocation. */
415 BUILD_BUG_ON(FIXADDR_START + (__end_of_fixed_addresses * PAGE_SIZE) >
416 FIXADDR_END);
417 BUG_ON(idx >= __end_of_fixed_addresses);
418
Jon Medhurstb089c312017-04-10 11:13:59 +0100419 /* we only support device mappings until pgprot_kernel has been set */
420 if (WARN_ON(pgprot_val(prot) != pgprot_val(FIXMAP_PAGE_IO) &&
421 pgprot_val(pgprot_kernel) == 0))
422 return;
423
Kees Cook99b4ac92014-04-04 23:27:49 +0200424 if (pgprot_val(prot))
425 set_pte_at(NULL, vaddr, pte,
426 pfn_pte(phys >> PAGE_SHIFT, prot));
427 else
428 pte_clear(NULL, vaddr, pte);
429 local_flush_tlb_kernel_range(vaddr, vaddr + PAGE_SIZE);
430}
431
432/*
Russell Kingae8f1542006-09-27 15:38:34 +0100433 * Adjust the PMD section entries according to the CPU in use.
434 */
435static void __init build_mem_type_table(void)
436{
437 struct cachepolicy *cp;
438 unsigned int cr = get_cr();
Catalin Marinas442e70c2011-09-05 17:51:56 +0100439 pteval_t user_pgprot, kern_pgprot, vecs_pgprot;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500440 pteval_t hyp_device_pgprot, s2_pgprot, s2_device_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100441 int cpu_arch = cpu_architecture();
442 int i;
443
Catalin Marinas11179d82007-07-20 11:42:24 +0100444 if (cpu_arch < CPU_ARCH_ARMv6) {
Russell Kingae8f1542006-09-27 15:38:34 +0100445#if defined(CONFIG_CPU_DCACHE_DISABLE)
Catalin Marinas11179d82007-07-20 11:42:24 +0100446 if (cachepolicy > CPOLICY_BUFFERED)
447 cachepolicy = CPOLICY_BUFFERED;
Russell Kingae8f1542006-09-27 15:38:34 +0100448#elif defined(CONFIG_CPU_DCACHE_WRITETHROUGH)
Catalin Marinas11179d82007-07-20 11:42:24 +0100449 if (cachepolicy > CPOLICY_WRITETHROUGH)
450 cachepolicy = CPOLICY_WRITETHROUGH;
Russell Kingae8f1542006-09-27 15:38:34 +0100451#endif
Catalin Marinas11179d82007-07-20 11:42:24 +0100452 }
Russell Kingae8f1542006-09-27 15:38:34 +0100453 if (cpu_arch < CPU_ARCH_ARMv5) {
454 if (cachepolicy >= CPOLICY_WRITEALLOC)
455 cachepolicy = CPOLICY_WRITEBACK;
456 ecc_mask = 0;
457 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100458
Russell King20e7e362014-06-02 09:29:37 +0100459 if (is_smp()) {
460 if (cachepolicy != CPOLICY_WRITEALLOC) {
461 pr_warn("Forcing write-allocate cache policy for SMP\n");
462 cachepolicy = CPOLICY_WRITEALLOC;
463 }
464 if (!(initial_pmd_value & PMD_SECT_S)) {
465 pr_warn("Forcing shared mappings for SMP\n");
466 initial_pmd_value |= PMD_SECT_S;
467 }
Russell Kingca8f0b02014-05-27 20:34:28 +0100468 }
Russell Kingae8f1542006-09-27 15:38:34 +0100469
470 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000471 * Strip out features not present on earlier architectures.
472 * Pre-ARMv5 CPUs don't have TEX bits. Pre-ARMv6 CPUs or those
473 * without extended page tables don't have the 'Shared' bit.
Lennert Buytenhek1ad77a82008-09-05 13:17:11 +0100474 */
Russell Kingb1cce6b2008-11-04 10:52:28 +0000475 if (cpu_arch < CPU_ARCH_ARMv5)
476 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
477 mem_types[i].prot_sect &= ~PMD_SECT_TEX(7);
478 if ((cpu_arch < CPU_ARCH_ARMv6 || !(cr & CR_XP)) && !cpu_is_xsc3())
479 for (i = 0; i < ARRAY_SIZE(mem_types); i++)
480 mem_types[i].prot_sect &= ~PMD_SECT_S;
Russell Kingae8f1542006-09-27 15:38:34 +0100481
482 /*
Russell Kingb1cce6b2008-11-04 10:52:28 +0000483 * ARMv5 and lower, bit 4 must be set for page tables (was: cache
484 * "update-able on write" bit on ARM610). However, Xscale and
485 * Xscale3 require this bit to be cleared.
Russell Kingae8f1542006-09-27 15:38:34 +0100486 */
Arnd Bergmannd33c43a2014-04-15 15:38:39 +0200487 if (cpu_is_xscale_family()) {
Russell King9ef79632007-05-05 20:03:35 +0100488 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100489 mem_types[i].prot_sect &= ~PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100490 mem_types[i].prot_l1 &= ~PMD_BIT4;
491 }
492 } else if (cpu_arch < CPU_ARCH_ARMv6) {
493 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
Russell Kingae8f1542006-09-27 15:38:34 +0100494 if (mem_types[i].prot_l1)
495 mem_types[i].prot_l1 |= PMD_BIT4;
Russell King9ef79632007-05-05 20:03:35 +0100496 if (mem_types[i].prot_sect)
497 mem_types[i].prot_sect |= PMD_BIT4;
498 }
499 }
Russell Kingae8f1542006-09-27 15:38:34 +0100500
Russell Kingb1cce6b2008-11-04 10:52:28 +0000501 /*
502 * Mark the device areas according to the CPU/architecture.
503 */
504 if (cpu_is_xsc3() || (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP))) {
505 if (!cpu_is_xsc3()) {
506 /*
507 * Mark device regions on ARMv6+ as execute-never
508 * to prevent speculative instruction fetches.
509 */
510 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_XN;
511 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_XN;
512 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_XN;
513 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_XN;
Russell Kingebd49222013-10-24 08:12:39 +0100514
515 /* Also setup NX memory mapping */
516 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_XN;
Russell Kingb1cce6b2008-11-04 10:52:28 +0000517 }
518 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
519 /*
520 * For ARMv7 with TEX remapping,
521 * - shared device is SXCB=1100
522 * - nonshared device is SXCB=0100
523 * - write combine device mem is SXCB=0001
524 * (Uncached Normal memory)
525 */
526 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1);
527 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(1);
528 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
529 } else if (cpu_is_xsc3()) {
530 /*
531 * For Xscale3,
532 * - shared device is TEXCB=00101
533 * - nonshared device is TEXCB=01000
534 * - write combine device mem is TEXCB=00100
535 * (Inner/Outer Uncacheable in xsc3 parlance)
536 */
537 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_TEX(1) | PMD_SECT_BUFFERED;
538 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
539 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
540 } else {
541 /*
542 * For ARMv6 and ARMv7 without TEX remapping,
543 * - shared device is TEXCB=00001
544 * - nonshared device is TEXCB=01000
545 * - write combine device mem is TEXCB=00100
546 * (Uncached Normal in ARMv6 parlance).
547 */
548 mem_types[MT_DEVICE].prot_sect |= PMD_SECT_BUFFERED;
549 mem_types[MT_DEVICE_NONSHARED].prot_sect |= PMD_SECT_TEX(2);
550 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_TEX(1);
551 }
552 } else {
553 /*
554 * On others, write combining is "Uncached/Buffered"
555 */
556 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_BUFFERABLE;
557 }
558
559 /*
560 * Now deal with the memory-type mappings
561 */
Russell Kingae8f1542006-09-27 15:38:34 +0100562 cp = &cache_policies[cachepolicy];
Russell Kingbb30f362008-09-06 20:04:59 +0100563 vecs_pgprot = kern_pgprot = user_pgprot = cp->pte;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500564 s2_pgprot = cp->pte_s2;
Christoffer Dall4d9c5b82014-02-02 22:21:31 +0100565 hyp_device_pgprot = mem_types[MT_DEVICE].prot_pte;
566 s2_device_pgprot = mem_types[MT_DEVICE].prot_pte_s2;
Russell Kingbb30f362008-09-06 20:04:59 +0100567
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100568#ifndef CONFIG_ARM_LPAE
Russell Kingbb30f362008-09-06 20:04:59 +0100569 /*
Will Deaconb6ccb982014-02-07 19:12:27 +0100570 * We don't use domains on ARMv6 (since this causes problems with
571 * v6/v7 kernels), so we must use a separate memory type for user
572 * r/o, kernel r/w to map the vectors page.
573 */
Will Deaconb6ccb982014-02-07 19:12:27 +0100574 if (cpu_arch == CPU_ARCH_ARMv6)
575 vecs_pgprot |= L_PTE_MT_VECTORS;
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100576
577 /*
578 * Check is it with support for the PXN bit
579 * in the Short-descriptor translation table format descriptors.
580 */
581 if (cpu_arch == CPU_ARCH_ARMv7 &&
Jungseung Leead84f562015-12-29 05:47:00 +0100582 (read_cpuid_ext(CPUID_EXT_MMFR0) & 0xF) >= 4) {
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100583 user_pmd_table |= PMD_PXNTABLE;
584 }
Will Deaconb6ccb982014-02-07 19:12:27 +0100585#endif
Russell Kingbb30f362008-09-06 20:04:59 +0100586
587 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100588 * ARMv6 and above have extended page tables.
589 */
590 if (cpu_arch >= CPU_ARCH_ARMv6 && (cr & CR_XP)) {
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000591#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100592 /*
Russell Kingae8f1542006-09-27 15:38:34 +0100593 * Mark cache clean areas and XIP ROM read only
594 * from SVC mode and no access from userspace.
595 */
596 mem_types[MT_ROM].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
597 mem_types[MT_MINICLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
598 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_APX|PMD_SECT_AP_WRITE;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000599#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100600
Russell King20e7e362014-06-02 09:29:37 +0100601 /*
602 * If the initial page tables were created with the S bit
603 * set, then we need to do the same here for the same
604 * reasons given in early_cachepolicy().
605 */
606 if (initial_pmd_value & PMD_SECT_S) {
Russell Kingf00ec482010-09-04 10:47:48 +0100607 user_pgprot |= L_PTE_SHARED;
608 kern_pgprot |= L_PTE_SHARED;
609 vecs_pgprot |= L_PTE_SHARED;
Christoffer Dallcc577c22013-01-20 18:28:04 -0500610 s2_pgprot |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100611 mem_types[MT_DEVICE_WC].prot_sect |= PMD_SECT_S;
612 mem_types[MT_DEVICE_WC].prot_pte |= L_PTE_SHARED;
613 mem_types[MT_DEVICE_CACHED].prot_sect |= PMD_SECT_S;
614 mem_types[MT_DEVICE_CACHED].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100615 mem_types[MT_MEMORY_RWX].prot_sect |= PMD_SECT_S;
616 mem_types[MT_MEMORY_RWX].prot_pte |= L_PTE_SHARED;
Russell Kingebd49222013-10-24 08:12:39 +0100617 mem_types[MT_MEMORY_RW].prot_sect |= PMD_SECT_S;
618 mem_types[MT_MEMORY_RW].prot_pte |= L_PTE_SHARED;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100619 mem_types[MT_MEMORY_DMA_READY].prot_pte |= L_PTE_SHARED;
Russell King2e2c9de2013-10-24 10:26:40 +0100620 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_S;
621 mem_types[MT_MEMORY_RWX_NONCACHED].prot_pte |= L_PTE_SHARED;
Russell Kingf00ec482010-09-04 10:47:48 +0100622 }
Russell Kingae8f1542006-09-27 15:38:34 +0100623 }
624
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100625 /*
626 * Non-cacheable Normal - intended for memory areas that must
627 * not cause dirty cache line writebacks when used
628 */
629 if (cpu_arch >= CPU_ARCH_ARMv6) {
630 if (cpu_arch >= CPU_ARCH_ARMv7 && (cr & CR_TRE)) {
631 /* Non-cacheable Normal is XCB = 001 */
Russell King2e2c9de2013-10-24 10:26:40 +0100632 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100633 PMD_SECT_BUFFERED;
634 } else {
635 /* For both ARMv6 and non-TEX-remapping ARMv7 */
Russell King2e2c9de2013-10-24 10:26:40 +0100636 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |=
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100637 PMD_SECT_TEX(1);
638 }
639 } else {
Russell King2e2c9de2013-10-24 10:26:40 +0100640 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= PMD_SECT_BUFFERABLE;
Paul Walmsleye4707dd2009-03-12 20:11:43 +0100641 }
642
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000643#ifdef CONFIG_ARM_LPAE
644 /*
645 * Do not generate access flag faults for the kernel mappings.
646 */
647 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
648 mem_types[i].prot_pte |= PTE_EXT_AF;
Vitaly Andrianov1a3abcf2012-05-15 15:01:16 +0100649 if (mem_types[i].prot_sect)
650 mem_types[i].prot_sect |= PMD_SECT_AF;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000651 }
652 kern_pgprot |= PTE_EXT_AF;
653 vecs_pgprot |= PTE_EXT_AF;
Jungseung Lee1d4d3712014-11-29 02:33:30 +0100654
655 /*
656 * Set PXN for user mappings
657 */
658 user_pgprot |= PTE_EXT_PXN;
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000659#endif
660
Russell Kingae8f1542006-09-27 15:38:34 +0100661 for (i = 0; i < 16; i++) {
Will Deacon864aa042012-09-18 19:18:35 +0100662 pteval_t v = pgprot_val(protection_map[i]);
Russell Kingbb30f362008-09-06 20:04:59 +0100663 protection_map[i] = __pgprot(v | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100664 }
665
Russell Kingbb30f362008-09-06 20:04:59 +0100666 mem_types[MT_LOW_VECTORS].prot_pte |= vecs_pgprot;
667 mem_types[MT_HIGH_VECTORS].prot_pte |= vecs_pgprot;
Russell Kingae8f1542006-09-27 15:38:34 +0100668
Imre_Deak44b18692007-02-11 13:45:13 +0100669 pgprot_user = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | user_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100670 pgprot_kernel = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG |
Russell King36bb94b2010-11-16 08:40:36 +0000671 L_PTE_DIRTY | kern_pgprot);
Christoffer Dallcc577c22013-01-20 18:28:04 -0500672 pgprot_s2 = __pgprot(L_PTE_PRESENT | L_PTE_YOUNG | s2_pgprot);
673 pgprot_s2_device = __pgprot(s2_device_pgprot);
674 pgprot_hyp_device = __pgprot(hyp_device_pgprot);
Russell Kingae8f1542006-09-27 15:38:34 +0100675
676 mem_types[MT_LOW_VECTORS].prot_l1 |= ecc_mask;
677 mem_types[MT_HIGH_VECTORS].prot_l1 |= ecc_mask;
Russell King2e2c9de2013-10-24 10:26:40 +0100678 mem_types[MT_MEMORY_RWX].prot_sect |= ecc_mask | cp->pmd;
679 mem_types[MT_MEMORY_RWX].prot_pte |= kern_pgprot;
Russell Kingebd49222013-10-24 08:12:39 +0100680 mem_types[MT_MEMORY_RW].prot_sect |= ecc_mask | cp->pmd;
681 mem_types[MT_MEMORY_RW].prot_pte |= kern_pgprot;
Marek Szyprowskic7909502011-12-29 13:09:51 +0100682 mem_types[MT_MEMORY_DMA_READY].prot_pte |= kern_pgprot;
Russell King2e2c9de2013-10-24 10:26:40 +0100683 mem_types[MT_MEMORY_RWX_NONCACHED].prot_sect |= ecc_mask;
Russell Kingae8f1542006-09-27 15:38:34 +0100684 mem_types[MT_ROM].prot_sect |= cp->pmd;
685
686 switch (cp->pmd) {
687 case PMD_SECT_WT:
688 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WT;
689 break;
690 case PMD_SECT_WB:
691 case PMD_SECT_WBWA:
692 mem_types[MT_CACHECLEAN].prot_sect |= PMD_SECT_WB;
693 break;
694 }
Michal Simek905b5792013-11-07 12:49:53 +0100695 pr_info("Memory policy: %sData cache %s\n",
696 ecc_mask ? "ECC enabled, " : "", cp->policy);
Russell King2497f0a2007-04-21 09:59:44 +0100697
698 for (i = 0; i < ARRAY_SIZE(mem_types); i++) {
699 struct mem_type *t = &mem_types[i];
700 if (t->prot_l1)
701 t->prot_l1 |= PMD_DOMAIN(t->domain);
702 if (t->prot_sect)
703 t->prot_sect |= PMD_DOMAIN(t->domain);
704 }
Russell Kingae8f1542006-09-27 15:38:34 +0100705}
706
Catalin Marinasd9073872010-09-13 16:01:24 +0100707#ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE
708pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
709 unsigned long size, pgprot_t vma_prot)
710{
711 if (!pfn_valid(pfn))
712 return pgprot_noncached(vma_prot);
713 else if (file->f_flags & O_SYNC)
714 return pgprot_writecombine(vma_prot);
715 return vma_prot;
716}
717EXPORT_SYMBOL(phys_mem_access_prot);
718#endif
719
Russell Kingae8f1542006-09-27 15:38:34 +0100720#define vectors_base() (vectors_high() ? 0xffff0000 : 0)
721
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400722static void __init *early_alloc_aligned(unsigned long sz, unsigned long align)
Russell King3abe9d32010-03-25 17:02:59 +0000723{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400724 void *ptr = __va(memblock_alloc(sz, align));
Russell King2778f622010-07-09 16:27:52 +0100725 memset(ptr, 0, sz);
726 return ptr;
Russell King3abe9d32010-03-25 17:02:59 +0000727}
728
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400729static void __init *early_alloc(unsigned long sz)
730{
731 return early_alloc_aligned(sz, sz);
732}
733
Ard Biesheuvelc7936202015-04-29 10:04:17 +0200734static void *__init late_alloc(unsigned long sz)
735{
736 void *ptr = (void *)__get_free_pages(PGALLOC_GFP, get_order(sz));
737
Ard Biesheuvel61444cd2016-07-28 19:48:44 +0100738 if (!ptr || !pgtable_page_ctor(virt_to_page(ptr)))
739 BUG();
Ard Biesheuvelc7936202015-04-29 10:04:17 +0200740 return ptr;
741}
742
Kirill A. Shutemov3ed3a4f2016-03-17 14:19:11 -0700743static pte_t * __init arm_pte_alloc(pmd_t *pmd, unsigned long addr,
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200744 unsigned long prot,
745 void *(*alloc)(unsigned long sz))
Russell King4bb2e272010-07-01 18:33:29 +0100746{
747 if (pmd_none(*pmd)) {
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200748 pte_t *pte = alloc(PTE_HWTABLE_OFF + PTE_HWTABLE_SIZE);
Russell King97092e02010-11-16 00:16:01 +0000749 __pmd_populate(pmd, __pa(pte), prot);
Russell King4bb2e272010-07-01 18:33:29 +0100750 }
751 BUG_ON(pmd_bad(*pmd));
752 return pte_offset_kernel(pmd, addr);
753}
754
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200755static pte_t * __init early_pte_alloc(pmd_t *pmd, unsigned long addr,
756 unsigned long prot)
757{
Kirill A. Shutemov3ed3a4f2016-03-17 14:19:11 -0700758 return arm_pte_alloc(pmd, addr, prot, early_alloc);
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200759}
760
Russell King24e6c692007-04-21 10:21:28 +0100761static void __init alloc_init_pte(pmd_t *pmd, unsigned long addr,
762 unsigned long end, unsigned long pfn,
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200763 const struct mem_type *type,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100764 void *(*alloc)(unsigned long sz),
765 bool ng)
Russell Kingae8f1542006-09-27 15:38:34 +0100766{
Kirill A. Shutemov3ed3a4f2016-03-17 14:19:11 -0700767 pte_t *pte = arm_pte_alloc(pmd, addr, type->prot_l1, alloc);
Russell King24e6c692007-04-21 10:21:28 +0100768 do {
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100769 set_pte_ext(pte, pfn_pte(pfn, __pgprot(type->prot_pte)),
770 ng ? PTE_EXT_NG : 0);
Russell King24e6c692007-04-21 10:21:28 +0100771 pfn++;
772 } while (pte++, addr += PAGE_SIZE, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100773}
774
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100775static void __init __map_init_section(pmd_t *pmd, unsigned long addr,
Sricharan Re651eab2013-03-18 12:24:04 +0100776 unsigned long end, phys_addr_t phys,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100777 const struct mem_type *type, bool ng)
Sricharan Re651eab2013-03-18 12:24:04 +0100778{
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100779 pmd_t *p = pmd;
780
Sricharan Re651eab2013-03-18 12:24:04 +0100781#ifndef CONFIG_ARM_LPAE
782 /*
783 * In classic MMU format, puds and pmds are folded in to
784 * the pgds. pmd_offset gives the PGD entry. PGDs refer to a
785 * group of L1 entries making up one logical pointer to
786 * an L2 table (2MB), where as PMDs refer to the individual
787 * L1 entries (1MB). Hence increment to get the correct
788 * offset for odd 1MB sections.
789 * (See arch/arm/include/asm/pgtable-2level.h)
790 */
791 if (addr & SECTION_SIZE)
792 pmd++;
793#endif
794 do {
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100795 *pmd = __pmd(phys | type->prot_sect | (ng ? PMD_SECT_nG : 0));
Sricharan Re651eab2013-03-18 12:24:04 +0100796 phys += SECTION_SIZE;
797 } while (pmd++, addr += SECTION_SIZE, addr != end);
798
Po-Yu Chuang37468b32013-06-07 12:15:45 +0100799 flush_pmd_entry(p);
Sricharan Re651eab2013-03-18 12:24:04 +0100800}
801
802static void __init alloc_init_pmd(pud_t *pud, unsigned long addr,
Russell King97092e02010-11-16 00:16:01 +0000803 unsigned long end, phys_addr_t phys,
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200804 const struct mem_type *type,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100805 void *(*alloc)(unsigned long sz), bool ng)
Russell Kingae8f1542006-09-27 15:38:34 +0100806{
Russell King516295e2010-11-21 16:27:49 +0000807 pmd_t *pmd = pmd_offset(pud, addr);
Sricharan Re651eab2013-03-18 12:24:04 +0100808 unsigned long next;
Russell Kingae8f1542006-09-27 15:38:34 +0100809
Sricharan Re651eab2013-03-18 12:24:04 +0100810 do {
Russell King24e6c692007-04-21 10:21:28 +0100811 /*
Sricharan Re651eab2013-03-18 12:24:04 +0100812 * With LPAE, we must loop over to map
813 * all the pmds for the given range.
Russell King24e6c692007-04-21 10:21:28 +0100814 */
Sricharan Re651eab2013-03-18 12:24:04 +0100815 next = pmd_addr_end(addr, end);
816
817 /*
818 * Try a section mapping - addr, next and phys must all be
819 * aligned to a section boundary.
820 */
821 if (type->prot_sect &&
822 ((addr | next | phys) & ~SECTION_MASK) == 0) {
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100823 __map_init_section(pmd, addr, next, phys, type, ng);
Sricharan Re651eab2013-03-18 12:24:04 +0100824 } else {
825 alloc_init_pte(pmd, addr, next,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100826 __phys_to_pfn(phys), type, alloc, ng);
Sricharan Re651eab2013-03-18 12:24:04 +0100827 }
828
829 phys += next - addr;
830
831 } while (pmd++, addr = next, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100832}
833
Stephen Boyd14904922012-04-27 01:40:10 +0100834static void __init alloc_init_pud(pgd_t *pgd, unsigned long addr,
Vitaly Andrianov20d69562012-07-10 14:41:17 -0400835 unsigned long end, phys_addr_t phys,
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200836 const struct mem_type *type,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100837 void *(*alloc)(unsigned long sz), bool ng)
Russell King516295e2010-11-21 16:27:49 +0000838{
839 pud_t *pud = pud_offset(pgd, addr);
840 unsigned long next;
841
842 do {
843 next = pud_addr_end(addr, end);
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100844 alloc_init_pmd(pud, addr, next, phys, type, alloc, ng);
Russell King516295e2010-11-21 16:27:49 +0000845 phys += next - addr;
846 } while (pud++, addr = next, addr != end);
847}
848
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000849#ifndef CONFIG_ARM_LPAE
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200850static void __init create_36bit_mapping(struct mm_struct *mm,
851 struct map_desc *md,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100852 const struct mem_type *type,
853 bool ng)
Russell King4a56c1e2007-04-21 10:16:48 +0100854{
Russell King97092e02010-11-16 00:16:01 +0000855 unsigned long addr, length, end;
856 phys_addr_t phys;
Russell King4a56c1e2007-04-21 10:16:48 +0100857 pgd_t *pgd;
858
859 addr = md->virtual;
Will Deaconcae62922011-02-15 12:42:57 +0100860 phys = __pfn_to_phys(md->pfn);
Russell King4a56c1e2007-04-21 10:16:48 +0100861 length = PAGE_ALIGN(md->length);
862
863 if (!(cpu_architecture() >= CPU_ARCH_ARMv6 || cpu_is_xsc3())) {
Russell King4ed89f22014-10-28 11:26:42 +0000864 pr_err("MM: CPU does not support supersection mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100865 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100866 return;
867 }
868
869 /* N.B. ARMv6 supersections are only defined to work with domain 0.
870 * Since domain assignments can in fact be arbitrary, the
871 * 'domain == 0' check below is required to insure that ARMv6
872 * supersections are only allocated for domain 0 regardless
873 * of the actual domain assignments in use.
874 */
875 if (type->domain) {
Russell King4ed89f22014-10-28 11:26:42 +0000876 pr_err("MM: invalid domain in supersection mapping for 0x%08llx at 0x%08lx\n",
Will Deacon29a38192011-02-15 14:31:37 +0100877 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100878 return;
879 }
880
881 if ((addr | length | __pfn_to_phys(md->pfn)) & ~SUPERSECTION_MASK) {
Russell King4ed89f22014-10-28 11:26:42 +0000882 pr_err("MM: cannot create mapping for 0x%08llx at 0x%08lx invalid alignment\n",
Will Deacon29a38192011-02-15 14:31:37 +0100883 (long long)__pfn_to_phys((u64)md->pfn), addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100884 return;
885 }
886
887 /*
888 * Shift bits [35:32] of address into bits [23:20] of PMD
889 * (See ARMv6 spec).
890 */
891 phys |= (((md->pfn >> (32 - PAGE_SHIFT)) & 0xF) << 20);
892
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200893 pgd = pgd_offset(mm, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100894 end = addr + length;
895 do {
Russell King516295e2010-11-21 16:27:49 +0000896 pud_t *pud = pud_offset(pgd, addr);
897 pmd_t *pmd = pmd_offset(pud, addr);
Russell King4a56c1e2007-04-21 10:16:48 +0100898 int i;
899
900 for (i = 0; i < 16; i++)
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100901 *pmd++ = __pmd(phys | type->prot_sect | PMD_SECT_SUPER |
902 (ng ? PMD_SECT_nG : 0));
Russell King4a56c1e2007-04-21 10:16:48 +0100903
904 addr += SUPERSECTION_SIZE;
905 phys += SUPERSECTION_SIZE;
906 pgd += SUPERSECTION_SIZE >> PGDIR_SHIFT;
907 } while (addr != end);
908}
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000909#endif /* !CONFIG_ARM_LPAE */
Russell King4a56c1e2007-04-21 10:16:48 +0100910
Ard Biesheuvelf579b2b2015-09-15 14:59:14 +0200911static void __init __create_mapping(struct mm_struct *mm, struct map_desc *md,
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100912 void *(*alloc)(unsigned long sz),
913 bool ng)
Russell Kingae8f1542006-09-27 15:38:34 +0100914{
Will Deaconcae62922011-02-15 12:42:57 +0100915 unsigned long addr, length, end;
916 phys_addr_t phys;
Russell Kingd5c98172007-04-21 10:05:32 +0100917 const struct mem_type *type;
Russell King24e6c692007-04-21 10:21:28 +0100918 pgd_t *pgd;
Russell Kingae8f1542006-09-27 15:38:34 +0100919
Russell Kingd5c98172007-04-21 10:05:32 +0100920 type = &mem_types[md->type];
Russell Kingae8f1542006-09-27 15:38:34 +0100921
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000922#ifndef CONFIG_ARM_LPAE
Russell Kingae8f1542006-09-27 15:38:34 +0100923 /*
924 * Catch 36-bit addresses
925 */
Russell King4a56c1e2007-04-21 10:16:48 +0100926 if (md->pfn >= 0x100000) {
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100927 create_36bit_mapping(mm, md, type, ng);
Russell King4a56c1e2007-04-21 10:16:48 +0100928 return;
Russell Kingae8f1542006-09-27 15:38:34 +0100929 }
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000930#endif
Russell Kingae8f1542006-09-27 15:38:34 +0100931
Russell King7b9c7b42007-07-04 21:16:33 +0100932 addr = md->virtual & PAGE_MASK;
Will Deaconcae62922011-02-15 12:42:57 +0100933 phys = __pfn_to_phys(md->pfn);
Russell King7b9c7b42007-07-04 21:16:33 +0100934 length = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Russell Kingae8f1542006-09-27 15:38:34 +0100935
Russell King24e6c692007-04-21 10:21:28 +0100936 if (type->prot_l1 == 0 && ((addr | phys | length) & ~SECTION_MASK)) {
Russell King4ed89f22014-10-28 11:26:42 +0000937 pr_warn("BUG: map for 0x%08llx at 0x%08lx can not be mapped using pages, ignoring.\n",
938 (long long)__pfn_to_phys(md->pfn), addr);
Russell Kingae8f1542006-09-27 15:38:34 +0100939 return;
940 }
941
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200942 pgd = pgd_offset(mm, addr);
Russell King24e6c692007-04-21 10:21:28 +0100943 end = addr + length;
944 do {
945 unsigned long next = pgd_addr_end(addr, end);
Russell Kingae8f1542006-09-27 15:38:34 +0100946
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100947 alloc_init_pud(pgd, addr, next, phys, type, alloc, ng);
Russell Kingae8f1542006-09-27 15:38:34 +0100948
Russell King24e6c692007-04-21 10:21:28 +0100949 phys += next - addr;
950 addr = next;
951 } while (pgd++, addr != end);
Russell Kingae8f1542006-09-27 15:38:34 +0100952}
953
954/*
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200955 * Create the page directory entries and any necessary
956 * page tables for the mapping specified by `md'. We
957 * are able to cope here with varying sizes and address
958 * offsets, and we take full advantage of sections and
959 * supersections.
960 */
961static void __init create_mapping(struct map_desc *md)
962{
963 if (md->virtual != vectors_base() && md->virtual < TASK_SIZE) {
964 pr_warn("BUG: not creating mapping for 0x%08llx at 0x%08lx in user region\n",
965 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
966 return;
967 }
968
969 if ((md->type == MT_DEVICE || md->type == MT_ROM) &&
970 md->virtual >= PAGE_OFFSET && md->virtual < FIXADDR_START &&
971 (md->virtual < VMALLOC_START || md->virtual >= VMALLOC_END)) {
972 pr_warn("BUG: mapping for 0x%08llx at 0x%08lx out of vmalloc space\n",
973 (long long)__pfn_to_phys((u64)md->pfn), md->virtual);
974 }
975
Ard Biesheuvelb430e552015-11-17 08:46:47 +0100976 __create_mapping(&init_mm, md, early_alloc, false);
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200977}
978
Ard Biesheuvelc7936202015-04-29 10:04:17 +0200979void __init create_mapping_late(struct mm_struct *mm, struct map_desc *md,
980 bool ng)
981{
982#ifdef CONFIG_ARM_LPAE
983 pud_t *pud = pud_alloc(mm, pgd_offset(mm, md->virtual), md->virtual);
984 if (WARN_ON(!pud))
985 return;
986 pmd_alloc(mm, pud, 0);
987#endif
988 __create_mapping(mm, md, late_alloc, ng);
989}
990
Ard Biesheuvel1bdb2d42015-09-15 14:50:22 +0200991/*
Russell Kingae8f1542006-09-27 15:38:34 +0100992 * Create the architecture specific mappings
993 */
994void __init iotable_init(struct map_desc *io_desc, int nr)
995{
Nicolas Pitre0536bdf2011-08-25 00:35:59 -0400996 struct map_desc *md;
997 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +0100998 struct static_vm *svm;
Russell Kingae8f1542006-09-27 15:38:34 +0100999
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001000 if (!nr)
1001 return;
1002
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001003 svm = early_alloc_aligned(sizeof(*svm) * nr, __alignof__(*svm));
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001004
1005 for (md = io_desc; nr; md++, nr--) {
1006 create_mapping(md);
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001007
1008 vm = &svm->vm;
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001009 vm->addr = (void *)(md->virtual & PAGE_MASK);
1010 vm->size = PAGE_ALIGN(md->length + (md->virtual & ~PAGE_MASK));
Rob Herringc2794432012-02-29 18:10:58 -06001011 vm->phys_addr = __pfn_to_phys(md->pfn);
1012 vm->flags = VM_IOREMAP | VM_ARM_STATIC_MAPPING;
Nicolas Pitre576d2f22011-09-16 01:14:23 -04001013 vm->flags |= VM_ARM_MTYPE(md->type);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001014 vm->caller = iotable_init;
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001015 add_static_vm_early(svm++);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001016 }
Russell Kingae8f1542006-09-27 15:38:34 +01001017}
1018
Rob Herringc2794432012-02-29 18:10:58 -06001019void __init vm_reserve_area_early(unsigned long addr, unsigned long size,
1020 void *caller)
1021{
1022 struct vm_struct *vm;
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001023 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -06001024
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001025 svm = early_alloc_aligned(sizeof(*svm), __alignof__(*svm));
1026
1027 vm = &svm->vm;
Rob Herringc2794432012-02-29 18:10:58 -06001028 vm->addr = (void *)addr;
1029 vm->size = size;
Arnd Bergmann863e99a2012-09-04 15:01:37 +02001030 vm->flags = VM_IOREMAP | VM_ARM_EMPTY_MAPPING;
Rob Herringc2794432012-02-29 18:10:58 -06001031 vm->caller = caller;
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001032 add_static_vm_early(svm);
Rob Herringc2794432012-02-29 18:10:58 -06001033}
1034
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001035#ifndef CONFIG_ARM_LPAE
1036
1037/*
1038 * The Linux PMD is made of two consecutive section entries covering 2MB
1039 * (see definition in include/asm/pgtable-2level.h). However a call to
1040 * create_mapping() may optimize static mappings by using individual
1041 * 1MB section mappings. This leaves the actual PMD potentially half
1042 * initialized if the top or bottom section entry isn't used, leaving it
1043 * open to problems if a subsequent ioremap() or vmalloc() tries to use
1044 * the virtual space left free by that unused section entry.
1045 *
1046 * Let's avoid the issue by inserting dummy vm entries covering the unused
1047 * PMD halves once the static mappings are in place.
1048 */
1049
1050static void __init pmd_empty_section_gap(unsigned long addr)
1051{
Rob Herringc2794432012-02-29 18:10:58 -06001052 vm_reserve_area_early(addr, SECTION_SIZE, pmd_empty_section_gap);
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001053}
1054
1055static void __init fill_pmd_gaps(void)
1056{
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001057 struct static_vm *svm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001058 struct vm_struct *vm;
1059 unsigned long addr, next = 0;
1060 pmd_t *pmd;
1061
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001062 list_for_each_entry(svm, &static_vmlist, list) {
1063 vm = &svm->vm;
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001064 addr = (unsigned long)vm->addr;
1065 if (addr < next)
1066 continue;
1067
1068 /*
1069 * Check if this vm starts on an odd section boundary.
1070 * If so and the first section entry for this PMD is free
1071 * then we block the corresponding virtual address.
1072 */
1073 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
1074 pmd = pmd_off_k(addr);
1075 if (pmd_none(*pmd))
1076 pmd_empty_section_gap(addr & PMD_MASK);
1077 }
1078
1079 /*
1080 * Then check if this vm ends on an odd section boundary.
1081 * If so and the second section entry for this PMD is empty
1082 * then we block the corresponding virtual address.
1083 */
1084 addr += vm->size;
1085 if ((addr & ~PMD_MASK) == SECTION_SIZE) {
1086 pmd = pmd_off_k(addr) + 1;
1087 if (pmd_none(*pmd))
1088 pmd_empty_section_gap(addr);
1089 }
1090
1091 /* no need to look at any vm entry until we hit the next PMD */
1092 next = (addr + PMD_SIZE - 1) & PMD_MASK;
1093 }
1094}
1095
1096#else
1097#define fill_pmd_gaps() do { } while (0)
1098#endif
1099
Rob Herringc2794432012-02-29 18:10:58 -06001100#if defined(CONFIG_PCI) && !defined(CONFIG_NEED_MACH_IO_H)
1101static void __init pci_reserve_io(void)
1102{
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001103 struct static_vm *svm;
Rob Herringc2794432012-02-29 18:10:58 -06001104
Joonsoo Kim101eeda2013-02-09 06:28:06 +01001105 svm = find_static_vm_vaddr((void *)PCI_IO_VIRT_BASE);
1106 if (svm)
1107 return;
Rob Herringc2794432012-02-29 18:10:58 -06001108
Rob Herringc2794432012-02-29 18:10:58 -06001109 vm_reserve_area_early(PCI_IO_VIRT_BASE, SZ_2M, pci_reserve_io);
1110}
1111#else
1112#define pci_reserve_io() do { } while (0)
1113#endif
1114
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001115#ifdef CONFIG_DEBUG_LL
1116void __init debug_ll_io_init(void)
1117{
1118 struct map_desc map;
1119
1120 debug_ll_addr(&map.pfn, &map.virtual);
1121 if (!map.pfn || !map.virtual)
1122 return;
1123 map.pfn = __phys_to_pfn(map.pfn);
1124 map.virtual &= PAGE_MASK;
1125 map.length = PAGE_SIZE;
1126 map.type = MT_DEVICE;
Stephen Boydee4de5d2013-07-06 00:25:51 +01001127 iotable_init(&map, 1);
Rob Herringe5c5f2a2012-10-22 11:42:54 -06001128}
1129#endif
1130
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001131static void * __initdata vmalloc_min =
1132 (void *)(VMALLOC_END - (240 << 20) - VMALLOC_OFFSET);
Russell King6c5da7a2008-09-30 19:31:44 +01001133
1134/*
1135 * vmalloc=size forces the vmalloc area to be exactly 'size'
1136 * bytes. This can be used to increase (or decrease) the vmalloc
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001137 * area - the default is 240m.
Russell King6c5da7a2008-09-30 19:31:44 +01001138 */
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001139static int __init early_vmalloc(char *arg)
Russell King6c5da7a2008-09-30 19:31:44 +01001140{
Russell King79612392010-05-22 16:20:14 +01001141 unsigned long vmalloc_reserve = memparse(arg, NULL);
Russell King6c5da7a2008-09-30 19:31:44 +01001142
1143 if (vmalloc_reserve < SZ_16M) {
1144 vmalloc_reserve = SZ_16M;
Russell King4ed89f22014-10-28 11:26:42 +00001145 pr_warn("vmalloc area too small, limiting to %luMB\n",
Russell King6c5da7a2008-09-30 19:31:44 +01001146 vmalloc_reserve >> 20);
1147 }
Nicolas Pitre92108072008-09-19 10:43:06 -04001148
1149 if (vmalloc_reserve > VMALLOC_END - (PAGE_OFFSET + SZ_32M)) {
1150 vmalloc_reserve = VMALLOC_END - (PAGE_OFFSET + SZ_32M);
Russell King4ed89f22014-10-28 11:26:42 +00001151 pr_warn("vmalloc area is too big, limiting to %luMB\n",
Nicolas Pitre92108072008-09-19 10:43:06 -04001152 vmalloc_reserve >> 20);
1153 }
Russell King79612392010-05-22 16:20:14 +01001154
1155 vmalloc_min = (void *)(VMALLOC_END - vmalloc_reserve);
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001156 return 0;
Russell King6c5da7a2008-09-30 19:31:44 +01001157}
Jeremy Kerr2b0d8c22010-01-11 23:17:34 +01001158early_param("vmalloc", early_vmalloc);
Russell King6c5da7a2008-09-30 19:31:44 +01001159
Marek Szyprowskic7909502011-12-29 13:09:51 +01001160phys_addr_t arm_lowmem_limit __initdata = 0;
Russell King8df65162010-10-27 19:57:38 +01001161
Laura Abbott374d446d2017-01-13 22:51:08 +01001162void __init adjust_lowmem_bounds(void)
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001163{
Russell Kingc65b7e92013-07-17 17:53:04 +01001164 phys_addr_t memblock_limit = 0;
Nicolas Pitreb9a01982016-07-28 19:38:07 +01001165 u64 vmalloc_limit;
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001166 struct memblock_region *reg;
Laura Abbott98562652017-01-13 22:51:45 +01001167 phys_addr_t lowmem_limit = 0;
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001168
Nicolas Pitreb9a01982016-07-28 19:38:07 +01001169 /*
1170 * Let's use our own (unoptimized) equivalent of __pa() that is
1171 * not affected by wrap-arounds when sizeof(phys_addr_t) == 4.
1172 * The result is used as the upper bound on physical memory address
1173 * and may itself be outside the valid range for which phys_addr_t
1174 * and therefore __pa() is defined.
1175 */
1176 vmalloc_limit = (u64)(uintptr_t)vmalloc_min - PAGE_OFFSET + PHYS_OFFSET;
1177
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001178 for_each_memblock(memory, reg) {
1179 phys_addr_t block_start = reg->base;
1180 phys_addr_t block_end = reg->base + reg->size;
Cyril Chemparathy28d4bf72012-07-20 13:16:41 -04001181
Laura Abbott374d446d2017-01-13 22:51:08 +01001182 if (reg->base < vmalloc_limit) {
Laura Abbott98562652017-01-13 22:51:45 +01001183 if (block_end > lowmem_limit)
Laura Abbott374d446d2017-01-13 22:51:08 +01001184 /*
1185 * Compare as u64 to ensure vmalloc_limit does
1186 * not get truncated. block_end should always
1187 * fit in phys_addr_t so there should be no
1188 * issue with assignment.
1189 */
Laura Abbott98562652017-01-13 22:51:45 +01001190 lowmem_limit = min_t(u64,
Laura Abbott374d446d2017-01-13 22:51:08 +01001191 vmalloc_limit,
1192 block_end);
Russell Kingc65b7e92013-07-17 17:53:04 +01001193
1194 /*
Mark Rutland965278d2015-05-13 15:07:54 +01001195 * Find the first non-pmd-aligned page, and point
Russell Kingc65b7e92013-07-17 17:53:04 +01001196 * memblock_limit at it. This relies on rounding the
Mark Rutland965278d2015-05-13 15:07:54 +01001197 * limit down to be pmd-aligned, which happens at the
1198 * end of this function.
Russell Kingc65b7e92013-07-17 17:53:04 +01001199 *
1200 * With this algorithm, the start or end of almost any
Mark Rutland965278d2015-05-13 15:07:54 +01001201 * bank can be non-pmd-aligned. The only exception is
1202 * that the start of the bank 0 must be section-
Russell Kingc65b7e92013-07-17 17:53:04 +01001203 * aligned, since otherwise memory would need to be
1204 * allocated when mapping the start of bank 0, which
1205 * occurs before any free memory is mapped.
1206 */
1207 if (!memblock_limit) {
Mark Rutland965278d2015-05-13 15:07:54 +01001208 if (!IS_ALIGNED(block_start, PMD_SIZE))
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001209 memblock_limit = block_start;
Mark Rutland965278d2015-05-13 15:07:54 +01001210 else if (!IS_ALIGNED(block_end, PMD_SIZE))
Laura Abbott98562652017-01-13 22:51:45 +01001211 memblock_limit = lowmem_limit;
Russell Kingc65b7e92013-07-17 17:53:04 +01001212 }
Russell Kinge616c592009-09-27 20:55:43 +01001213
Russell Kinge616c592009-09-27 20:55:43 +01001214 }
1215 }
Laura Abbott1c2f87c2014-04-13 22:54:58 +01001216
Laura Abbott98562652017-01-13 22:51:45 +01001217 arm_lowmem_limit = lowmem_limit;
1218
Marek Szyprowskic7909502011-12-29 13:09:51 +01001219 high_memory = __va(arm_lowmem_limit - 1) + 1;
Russell Kingc65b7e92013-07-17 17:53:04 +01001220
1221 /*
Mark Rutland965278d2015-05-13 15:07:54 +01001222 * Round the memblock limit down to a pmd size. This
Russell Kingc65b7e92013-07-17 17:53:04 +01001223 * helps to ensure that we will allocate memory from the
Mark Rutland965278d2015-05-13 15:07:54 +01001224 * last full pmd, which should be mapped.
Russell Kingc65b7e92013-07-17 17:53:04 +01001225 */
1226 if (memblock_limit)
Mark Rutland965278d2015-05-13 15:07:54 +01001227 memblock_limit = round_down(memblock_limit, PMD_SIZE);
Russell Kingc65b7e92013-07-17 17:53:04 +01001228 if (!memblock_limit)
1229 memblock_limit = arm_lowmem_limit;
1230
Laura Abbott374d446d2017-01-13 22:51:08 +01001231 if (!IS_ENABLED(CONFIG_HIGHMEM) || cache_is_vipt_aliasing()) {
1232 if (memblock_end_of_DRAM() > arm_lowmem_limit) {
1233 phys_addr_t end = memblock_end_of_DRAM();
1234
1235 pr_notice("Ignoring RAM at %pa-%pa\n",
1236 &memblock_limit, &end);
1237 pr_notice("Consider using a HIGHMEM enabled kernel.\n");
1238
1239 memblock_remove(memblock_limit, end - memblock_limit);
1240 }
1241 }
1242
Russell Kingc65b7e92013-07-17 17:53:04 +01001243 memblock_set_current_limit(memblock_limit);
Lennert Buytenhek60296c72008-08-05 01:56:13 +02001244}
1245
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001246static inline void prepare_page_table(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001247{
1248 unsigned long addr;
Russell King8df65162010-10-27 19:57:38 +01001249 phys_addr_t end;
Russell Kingd111e8f2006-09-27 15:27:33 +01001250
1251 /*
1252 * Clear out all the mappings below the kernel image.
1253 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001254 for (addr = 0; addr < MODULES_VADDR; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001255 pmd_clear(pmd_off_k(addr));
1256
1257#ifdef CONFIG_XIP_KERNEL
1258 /* The XIP kernel is mapped in the module area -- skip over it */
Chris Brandt02afa9a2016-02-09 19:34:43 +01001259 addr = ((unsigned long)_exiprom + PMD_SIZE - 1) & PMD_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001260#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001261 for ( ; addr < PAGE_OFFSET; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001262 pmd_clear(pmd_off_k(addr));
1263
1264 /*
Russell King8df65162010-10-27 19:57:38 +01001265 * Find the end of the first block of lowmem.
1266 */
1267 end = memblock.memory.regions[0].base + memblock.memory.regions[0].size;
Marek Szyprowskic7909502011-12-29 13:09:51 +01001268 if (end >= arm_lowmem_limit)
1269 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001270
1271 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001272 * Clear out all the kernel space mappings, except for the first
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001273 * memory bank, up to the vmalloc region.
Russell Kingd111e8f2006-09-27 15:27:33 +01001274 */
Russell King8df65162010-10-27 19:57:38 +01001275 for (addr = __phys_to_virt(end);
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001276 addr < VMALLOC_START; addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001277 pmd_clear(pmd_off_k(addr));
1278}
1279
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001280#ifdef CONFIG_ARM_LPAE
1281/* the first page is reserved for pgd */
1282#define SWAPPER_PG_DIR_SIZE (PAGE_SIZE + \
1283 PTRS_PER_PGD * PTRS_PER_PMD * sizeof(pmd_t))
1284#else
Catalin Marinase73fc882011-08-23 14:07:23 +01001285#define SWAPPER_PG_DIR_SIZE (PTRS_PER_PGD * sizeof(pgd_t))
Catalin Marinas1b6ba462011-11-22 17:30:29 +00001286#endif
Catalin Marinase73fc882011-08-23 14:07:23 +01001287
Russell Kingd111e8f2006-09-27 15:27:33 +01001288/*
Russell King2778f622010-07-09 16:27:52 +01001289 * Reserve the special regions of memory
Russell Kingd111e8f2006-09-27 15:27:33 +01001290 */
Russell King2778f622010-07-09 16:27:52 +01001291void __init arm_mm_memblock_reserve(void)
Russell Kingd111e8f2006-09-27 15:27:33 +01001292{
Russell Kingd111e8f2006-09-27 15:27:33 +01001293 /*
Russell Kingd111e8f2006-09-27 15:27:33 +01001294 * Reserve the page tables. These are already in use,
1295 * and can only be in node 0.
1296 */
Catalin Marinase73fc882011-08-23 14:07:23 +01001297 memblock_reserve(__pa(swapper_pg_dir), SWAPPER_PG_DIR_SIZE);
Russell Kingd111e8f2006-09-27 15:27:33 +01001298
Russell Kingd111e8f2006-09-27 15:27:33 +01001299#ifdef CONFIG_SA1111
1300 /*
1301 * Because of the SA1111 DMA bug, we want to preserve our
1302 * precious DMA-able memory...
1303 */
Russell King2778f622010-07-09 16:27:52 +01001304 memblock_reserve(PHYS_OFFSET, __pa(swapper_pg_dir) - PHYS_OFFSET);
Russell Kingd111e8f2006-09-27 15:27:33 +01001305#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001306}
1307
1308/*
Nicolas Pitre0536bdf2011-08-25 00:35:59 -04001309 * Set up the device mappings. Since we clear out the page tables for all
Stefan Agnera5f4c562015-08-13 00:01:52 +01001310 * mappings above VMALLOC_START, except early fixmap, we might remove debug
1311 * device mappings. This means earlycon can be used to debug this function
1312 * Any other function or debugging method which may touch any device _will_
1313 * crash the kernel.
Russell Kingd111e8f2006-09-27 15:27:33 +01001314 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001315static void __init devicemaps_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001316{
1317 struct map_desc map;
1318 unsigned long addr;
Russell King94e5a852012-01-18 15:32:49 +00001319 void *vectors;
Russell Kingd111e8f2006-09-27 15:27:33 +01001320
1321 /*
1322 * Allocate the vector page early.
1323 */
Russell King19accfd2013-07-04 11:40:32 +01001324 vectors = early_alloc(PAGE_SIZE * 2);
Russell King94e5a852012-01-18 15:32:49 +00001325
1326 early_trap_init(vectors);
Russell Kingd111e8f2006-09-27 15:27:33 +01001327
Stefan Agnera5f4c562015-08-13 00:01:52 +01001328 /*
1329 * Clear page table except top pmd used by early fixmaps
1330 */
1331 for (addr = VMALLOC_START; addr < (FIXADDR_TOP & PMD_MASK); addr += PMD_SIZE)
Russell Kingd111e8f2006-09-27 15:27:33 +01001332 pmd_clear(pmd_off_k(addr));
1333
1334 /*
1335 * Map the kernel if it is XIP.
1336 * It is always first in the modulearea.
1337 */
1338#ifdef CONFIG_XIP_KERNEL
1339 map.pfn = __phys_to_pfn(CONFIG_XIP_PHYS_ADDR & SECTION_MASK);
Russell Kingab4f2ee2008-11-06 17:11:07 +00001340 map.virtual = MODULES_VADDR;
Chris Brandt02afa9a2016-02-09 19:34:43 +01001341 map.length = ((unsigned long)_exiprom - map.virtual + ~SECTION_MASK) & SECTION_MASK;
Russell Kingd111e8f2006-09-27 15:27:33 +01001342 map.type = MT_ROM;
1343 create_mapping(&map);
1344#endif
1345
1346 /*
1347 * Map the cache flushing regions.
1348 */
1349#ifdef FLUSH_BASE
1350 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS);
1351 map.virtual = FLUSH_BASE;
1352 map.length = SZ_1M;
1353 map.type = MT_CACHECLEAN;
1354 create_mapping(&map);
1355#endif
1356#ifdef FLUSH_BASE_MINICACHE
1357 map.pfn = __phys_to_pfn(FLUSH_BASE_PHYS + SZ_1M);
1358 map.virtual = FLUSH_BASE_MINICACHE;
1359 map.length = SZ_1M;
1360 map.type = MT_MINICLEAN;
1361 create_mapping(&map);
1362#endif
1363
1364 /*
1365 * Create a mapping for the machine vectors at the high-vectors
1366 * location (0xffff0000). If we aren't using high-vectors, also
1367 * create a mapping at the low-vectors virtual address.
1368 */
Russell King94e5a852012-01-18 15:32:49 +00001369 map.pfn = __phys_to_pfn(virt_to_phys(vectors));
Russell Kingd111e8f2006-09-27 15:27:33 +01001370 map.virtual = 0xffff0000;
1371 map.length = PAGE_SIZE;
Russell Kinga5463cd2013-07-31 21:58:56 +01001372#ifdef CONFIG_KUSER_HELPERS
Russell Kingd111e8f2006-09-27 15:27:33 +01001373 map.type = MT_HIGH_VECTORS;
Russell Kinga5463cd2013-07-31 21:58:56 +01001374#else
1375 map.type = MT_LOW_VECTORS;
1376#endif
Russell Kingd111e8f2006-09-27 15:27:33 +01001377 create_mapping(&map);
1378
1379 if (!vectors_high()) {
1380 map.virtual = 0;
Russell King19accfd2013-07-04 11:40:32 +01001381 map.length = PAGE_SIZE * 2;
Russell Kingd111e8f2006-09-27 15:27:33 +01001382 map.type = MT_LOW_VECTORS;
1383 create_mapping(&map);
1384 }
1385
Russell King19accfd2013-07-04 11:40:32 +01001386 /* Now create a kernel read-only mapping */
1387 map.pfn += 1;
1388 map.virtual = 0xffff0000 + PAGE_SIZE;
1389 map.length = PAGE_SIZE;
1390 map.type = MT_LOW_VECTORS;
1391 create_mapping(&map);
1392
Russell Kingd111e8f2006-09-27 15:27:33 +01001393 /*
1394 * Ask the machine support to map in the statically mapped devices.
1395 */
1396 if (mdesc->map_io)
1397 mdesc->map_io();
Maxime Ripardbc373242013-04-18 21:52:23 +02001398 else
1399 debug_ll_io_init();
Nicolas Pitre19b52ab2012-06-27 17:28:57 +01001400 fill_pmd_gaps();
Russell Kingd111e8f2006-09-27 15:27:33 +01001401
Rob Herringc2794432012-02-29 18:10:58 -06001402 /* Reserve fixed i/o space in VMALLOC region */
1403 pci_reserve_io();
1404
Russell Kingd111e8f2006-09-27 15:27:33 +01001405 /*
1406 * Finally flush the caches and tlb to ensure that we're in a
1407 * consistent state wrt the writebuffer. This also ensures that
1408 * any write-allocated cache lines in the vector page are written
1409 * back. After this point, we can start to touch devices again.
1410 */
1411 local_flush_tlb_all();
1412 flush_cache_all();
Lucas Stachbbeb9202015-08-25 13:52:09 +01001413
1414 /* Enable asynchronous aborts */
Lucas Stach92549702015-10-19 13:38:09 +01001415 early_abt_enable();
Russell Kingd111e8f2006-09-27 15:27:33 +01001416}
1417
Nicolas Pitred73cd422008-09-15 16:44:55 -04001418static void __init kmap_init(void)
1419{
1420#ifdef CONFIG_HIGHMEM
Russell King4bb2e272010-07-01 18:33:29 +01001421 pkmap_page_table = early_pte_alloc(pmd_off_k(PKMAP_BASE),
1422 PKMAP_BASE, _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001423#endif
Rob Herring836a2412014-07-02 02:01:15 -05001424
1425 early_pte_alloc(pmd_off_k(FIXADDR_START), FIXADDR_START,
1426 _PAGE_KERNEL_TABLE);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001427}
1428
Russell Kinga2227122010-03-25 18:56:05 +00001429static void __init map_lowmem(void)
1430{
Russell King8df65162010-10-27 19:57:38 +01001431 struct memblock_region *reg;
Florian Fainellia09975b2017-01-15 03:57:40 +01001432 phys_addr_t kernel_x_start = round_down(__pa(KERNEL_START), SECTION_SIZE);
Grygorii Strashkoac084682014-12-23 19:36:55 +01001433 phys_addr_t kernel_x_end = round_up(__pa(__init_end), SECTION_SIZE);
Russell Kinga2227122010-03-25 18:56:05 +00001434
1435 /* Map all the lowmem memory banks. */
Russell King8df65162010-10-27 19:57:38 +01001436 for_each_memblock(memory, reg) {
1437 phys_addr_t start = reg->base;
1438 phys_addr_t end = start + reg->size;
1439 struct map_desc map;
Russell Kinga2227122010-03-25 18:56:05 +00001440
Ard Biesheuvel09414d02015-10-01 17:58:11 +02001441 if (memblock_is_nomap(reg))
1442 continue;
1443
Marek Szyprowskic7909502011-12-29 13:09:51 +01001444 if (end > arm_lowmem_limit)
1445 end = arm_lowmem_limit;
Russell King8df65162010-10-27 19:57:38 +01001446 if (start >= end)
1447 break;
1448
Kees Cook1e6b4812014-04-03 17:28:11 -07001449 if (end < kernel_x_start) {
Russell Kingebd49222013-10-24 08:12:39 +01001450 map.pfn = __phys_to_pfn(start);
1451 map.virtual = __phys_to_virt(start);
1452 map.length = end - start;
1453 map.type = MT_MEMORY_RWX;
Russell King8df65162010-10-27 19:57:38 +01001454
Russell Kingebd49222013-10-24 08:12:39 +01001455 create_mapping(&map);
Kees Cook1e6b4812014-04-03 17:28:11 -07001456 } else if (start >= kernel_x_end) {
1457 map.pfn = __phys_to_pfn(start);
1458 map.virtual = __phys_to_virt(start);
1459 map.length = end - start;
1460 map.type = MT_MEMORY_RW;
1461
1462 create_mapping(&map);
Russell Kingebd49222013-10-24 08:12:39 +01001463 } else {
1464 /* This better cover the entire kernel */
1465 if (start < kernel_x_start) {
1466 map.pfn = __phys_to_pfn(start);
1467 map.virtual = __phys_to_virt(start);
1468 map.length = kernel_x_start - start;
1469 map.type = MT_MEMORY_RW;
1470
1471 create_mapping(&map);
1472 }
1473
1474 map.pfn = __phys_to_pfn(kernel_x_start);
1475 map.virtual = __phys_to_virt(kernel_x_start);
1476 map.length = kernel_x_end - kernel_x_start;
1477 map.type = MT_MEMORY_RWX;
1478
1479 create_mapping(&map);
1480
1481 if (kernel_x_end < end) {
1482 map.pfn = __phys_to_pfn(kernel_x_end);
1483 map.virtual = __phys_to_virt(kernel_x_end);
1484 map.length = end - kernel_x_end;
1485 map.type = MT_MEMORY_RW;
1486
1487 create_mapping(&map);
1488 }
1489 }
Russell Kinga2227122010-03-25 18:56:05 +00001490 }
1491}
1492
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001493#ifdef CONFIG_ARM_PV_FIXUP
1494extern unsigned long __atags_pointer;
1495typedef void pgtables_remap(long long offset, unsigned long pgd, void *bdata);
1496pgtables_remap lpae_pgtables_remap_asm;
1497
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001498/*
1499 * early_paging_init() recreates boot time page table setup, allowing machines
1500 * to switch over to a high (>4G) address space on LPAE systems
1501 */
Jon Medhurstb089c312017-04-10 11:13:59 +01001502static void __init early_paging_init(const struct machine_desc *mdesc)
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001503{
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001504 pgtables_remap *lpae_pgtables_remap;
1505 unsigned long pa_pgd;
1506 unsigned int cr, ttbcr;
Russell Kingc8ca2b42015-04-04 09:53:38 +01001507 long long offset;
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001508 void *boot_data;
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001509
Russell Kingc0b759d2015-04-04 10:01:10 +01001510 if (!mdesc->pv_fixup)
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001511 return;
1512
Russell Kingc0b759d2015-04-04 10:01:10 +01001513 offset = mdesc->pv_fixup();
Russell Kingc8ca2b42015-04-04 09:53:38 +01001514 if (offset == 0)
1515 return;
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001516
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001517 /*
1518 * Get the address of the remap function in the 1:1 identity
1519 * mapping setup by the early page table assembly code. We
1520 * must get this prior to the pv update. The following barrier
1521 * ensures that this is complete before we fixup any P:V offsets.
1522 */
1523 lpae_pgtables_remap = (pgtables_remap *)(unsigned long)__pa(lpae_pgtables_remap_asm);
1524 pa_pgd = __pa(swapper_pg_dir);
1525 boot_data = __va(__atags_pointer);
1526 barrier();
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001527
Russell King39b74fe2015-04-04 10:25:28 +01001528 pr_info("Switching physical address space to 0x%08llx\n",
1529 (u64)PHYS_OFFSET + offset);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001530
Russell Kingc8ca2b42015-04-04 09:53:38 +01001531 /* Re-set the phys pfn offset, and the pv offset */
1532 __pv_offset += offset;
1533 __pv_phys_pfn_offset += PFN_DOWN(offset);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001534
1535 /* Run the patch stub to update the constants */
1536 fixup_pv_table(&__pv_table_begin,
1537 (&__pv_table_end - &__pv_table_begin) << 2);
1538
1539 /*
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001540 * We changing not only the virtual to physical mapping, but also
1541 * the physical addresses used to access memory. We need to flush
1542 * all levels of cache in the system with caching disabled to
1543 * ensure that all data is written back, and nothing is prefetched
1544 * into the caches. We also need to prevent the TLB walkers
1545 * allocating into the caches too. Note that this is ARMv7 LPAE
1546 * specific.
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001547 */
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001548 cr = get_cr();
1549 set_cr(cr & ~(CR_I | CR_C));
1550 asm("mrc p15, 0, %0, c2, c0, 2" : "=r" (ttbcr));
1551 asm volatile("mcr p15, 0, %0, c2, c0, 2"
1552 : : "r" (ttbcr & ~(3 << 8 | 3 << 10)));
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001553 flush_cache_all();
Russell King3bb70de2014-07-29 09:27:13 +01001554
1555 /*
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001556 * Fixup the page tables - this must be in the idmap region as
1557 * we need to disable the MMU to do this safely, and hence it
1558 * needs to be assembly. It's fairly simple, as we're using the
1559 * temporary tables setup by the initial assembly code.
Russell King3bb70de2014-07-29 09:27:13 +01001560 */
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001561 lpae_pgtables_remap(offset, pa_pgd, boot_data);
Russell King3bb70de2014-07-29 09:27:13 +01001562
Russell Kingd8dc7fb2015-04-04 16:58:38 +01001563 /* Re-enable the caches and cacheable TLB walks */
1564 asm volatile("mcr p15, 0, %0, c2, c0, 2" : : "r" (ttbcr));
1565 set_cr(cr);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001566}
1567
1568#else
1569
Jon Medhurstb089c312017-04-10 11:13:59 +01001570static void __init early_paging_init(const struct machine_desc *mdesc)
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001571{
Russell Kingc8ca2b42015-04-04 09:53:38 +01001572 long long offset;
1573
Russell Kingc0b759d2015-04-04 10:01:10 +01001574 if (!mdesc->pv_fixup)
Russell Kingc8ca2b42015-04-04 09:53:38 +01001575 return;
1576
Russell Kingc0b759d2015-04-04 10:01:10 +01001577 offset = mdesc->pv_fixup();
Russell Kingc8ca2b42015-04-04 09:53:38 +01001578 if (offset == 0)
1579 return;
1580
1581 pr_crit("Physical address space modification is only to support Keystone2.\n");
1582 pr_crit("Please enable ARM_LPAE and ARM_PATCH_PHYS_VIRT support to use this\n");
1583 pr_crit("feature. Your kernel may crash now, have a good day.\n");
1584 add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
Santosh Shilimkara77e0c72013-07-31 12:44:46 -04001585}
1586
1587#endif
1588
Stefan Agnera5f4c562015-08-13 00:01:52 +01001589static void __init early_fixmap_shutdown(void)
1590{
1591 int i;
1592 unsigned long va = fix_to_virt(__end_of_permanent_fixed_addresses - 1);
1593
1594 pte_offset_fixmap = pte_offset_late_fixmap;
1595 pmd_clear(fixmap_pmd(va));
1596 local_flush_tlb_kernel_page(va);
1597
1598 for (i = 0; i < __end_of_permanent_fixed_addresses; i++) {
1599 pte_t *pte;
1600 struct map_desc map;
1601
1602 map.virtual = fix_to_virt(i);
1603 pte = pte_offset_early_fixmap(pmd_off_k(map.virtual), map.virtual);
1604
1605 /* Only i/o device mappings are supported ATM */
1606 if (pte_none(*pte) ||
1607 (pte_val(*pte) & L_PTE_MT_MASK) != L_PTE_MT_DEV_SHARED)
1608 continue;
1609
1610 map.pfn = pte_pfn(*pte);
1611 map.type = MT_DEVICE;
1612 map.length = PAGE_SIZE;
1613
1614 create_mapping(&map);
1615 }
1616}
1617
Russell Kingd111e8f2006-09-27 15:27:33 +01001618/*
1619 * paging_init() sets up the page tables, initialises the zone memory
1620 * maps, and sets up the zero page, bad page and bad page tables.
1621 */
Russell Kingff69a4c2013-07-26 14:55:59 +01001622void __init paging_init(const struct machine_desc *mdesc)
Russell Kingd111e8f2006-09-27 15:27:33 +01001623{
1624 void *zero_page;
1625
Nicolas Pitre4b5f32c2008-10-06 13:24:40 -04001626 prepare_page_table();
Russell Kinga2227122010-03-25 18:56:05 +00001627 map_lowmem();
Laura Abbott3de1f522015-06-25 01:04:20 +01001628 memblock_set_current_limit(arm_lowmem_limit);
Marek Szyprowskic7909502011-12-29 13:09:51 +01001629 dma_contiguous_remap();
Stefan Agnera5f4c562015-08-13 00:01:52 +01001630 early_fixmap_shutdown();
Russell Kingd111e8f2006-09-27 15:27:33 +01001631 devicemaps_init(mdesc);
Nicolas Pitred73cd422008-09-15 16:44:55 -04001632 kmap_init();
Joonsoo Kimde40614e2013-04-05 03:16:51 +01001633 tcm_init();
Russell Kingd111e8f2006-09-27 15:27:33 +01001634
1635 top_pmd = pmd_off_k(0xffff0000);
1636
Russell King3abe9d32010-03-25 17:02:59 +00001637 /* allocate the zero page. */
1638 zero_page = early_alloc(PAGE_SIZE);
Russell King2778f622010-07-09 16:27:52 +01001639
Russell King8d717a52010-05-22 19:47:18 +01001640 bootmem_init();
Russell King2778f622010-07-09 16:27:52 +01001641
Russell Kingd111e8f2006-09-27 15:27:33 +01001642 empty_zero_page = virt_to_page(zero_page);
Russell King421fe932009-10-25 10:23:04 +00001643 __flush_dcache_page(NULL, empty_zero_page);
Marc Zyngiercf763e42017-04-03 19:37:50 +01001644
1645 /* Compute the virt/idmap offset, mostly for the sake of KVM */
1646 kimage_voffset = (unsigned long)&kimage_voffset - virt_to_idmap(&kimage_voffset);
Russell Kingd111e8f2006-09-27 15:27:33 +01001647}
Jon Medhurstb089c312017-04-10 11:13:59 +01001648
1649void __init early_mm_init(const struct machine_desc *mdesc)
1650{
1651 build_mem_type_table();
1652 early_paging_init(mdesc);
1653}