blob: f9698b7aeb3b50bbcd79ee01a950faf48908e33c [file] [log] [blame]
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
Robin Gongf62cacc2014-09-11 09:18:44 +080024#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070026#include <linux/err.h>
27#include <linux/gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070028#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070035#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
Shawn Guo22a85e42011-07-10 01:16:41 +080038#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070041
Robin Gongf62cacc2014-09-11 09:18:44 +080042#include <linux/platform_data/dma-imx.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/spi-imx.h>
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070044
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
Robin Gongf62cacc2014-09-11 09:18:44 +080057/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070059
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020060enum spi_imx_devtype {
Shawn Guo04ee5852011-07-10 01:16:39 +080061 IMX1_CSPI,
62 IMX21_CSPI,
63 IMX27_CSPI,
64 IMX31_CSPI,
65 IMX35_CSPI, /* CSPI on all i.mx except above */
66 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020067};
68
69struct spi_imx_data;
70
71struct spi_imx_devtype_data {
72 void (*intctrl)(struct spi_imx_data *, int);
Sascha Hauerd52345b2017-06-02 07:38:01 +020073 int (*config)(struct spi_device *);
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020074 void (*trigger)(struct spi_imx_data *);
75 int (*rx_available)(struct spi_imx_data *);
Uwe Kleine-König1723e662010-09-10 09:19:18 +020076 void (*reset)(struct spi_imx_data *);
Shawn Guo04ee5852011-07-10 01:16:39 +080077 enum spi_imx_devtype devtype;
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +020078};
79
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070080struct spi_imx_data {
81 struct spi_bitbang bitbang;
Sascha Hauer6aa800c2016-02-17 14:28:48 +010082 struct device *dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070083
84 struct completion xfer_done;
Uwe Kleine-Königcc4d22a2012-03-29 21:54:18 +020085 void __iomem *base;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010086 unsigned long base_phys;
87
Sascha Haueraa29d8402012-03-07 09:30:22 +010088 struct clk *clk_per;
89 struct clk *clk_ipg;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070090 unsigned long spi_clk;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +010091 unsigned int spi_bus_clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070092
Sascha Hauerd52345b2017-06-02 07:38:01 +020093 unsigned int speed_hz;
94 unsigned int bits_per_word;
Leif Middelschultef72efa72017-04-23 21:19:58 +020095 unsigned int spi_drctl;
Anton Bondarenkof12ae172016-02-24 09:20:29 +010096
Sascha Hauer09b3ed22017-05-23 14:38:27 +020097 unsigned int count;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -070098 void (*tx)(struct spi_imx_data *);
99 void (*rx)(struct spi_imx_data *);
100 void *rx_buf;
101 const void *tx_buf;
102 unsigned int txfifo; /* number of words pushed in tx FIFO */
103
Robin Gongf62cacc2014-09-11 09:18:44 +0800104 /* DMA */
Robin Gongf62cacc2014-09-11 09:18:44 +0800105 bool usedma;
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100106 u32 wml;
Robin Gongf62cacc2014-09-11 09:18:44 +0800107 struct completion dma_rx_completion;
108 struct completion dma_tx_completion;
109
Uwe Kleine-König80023cb2012-05-21 21:49:35 +0200110 const struct spi_imx_devtype_data *devtype_data;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700111};
112
Shawn Guo04ee5852011-07-10 01:16:39 +0800113static inline int is_imx27_cspi(struct spi_imx_data *d)
114{
115 return d->devtype_data->devtype == IMX27_CSPI;
116}
117
118static inline int is_imx35_cspi(struct spi_imx_data *d)
119{
120 return d->devtype_data->devtype == IMX35_CSPI;
121}
122
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100123static inline int is_imx51_ecspi(struct spi_imx_data *d)
124{
125 return d->devtype_data->devtype == IMX51_ECSPI;
126}
127
Shawn Guo04ee5852011-07-10 01:16:39 +0800128static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
129{
Anton Bondarenkof8a87612015-12-05 17:57:02 +0100130 return is_imx51_ecspi(d) ? 64 : 8;
Shawn Guo04ee5852011-07-10 01:16:39 +0800131}
132
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700133#define MXC_SPI_BUF_RX(type) \
134static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
135{ \
136 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
137 \
138 if (spi_imx->rx_buf) { \
139 *(type *)spi_imx->rx_buf = val; \
140 spi_imx->rx_buf += sizeof(type); \
141 } \
142}
143
144#define MXC_SPI_BUF_TX(type) \
145static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
146{ \
147 type val = 0; \
148 \
149 if (spi_imx->tx_buf) { \
150 val = *(type *)spi_imx->tx_buf; \
151 spi_imx->tx_buf += sizeof(type); \
152 } \
153 \
154 spi_imx->count -= sizeof(type); \
155 \
156 writel(val, spi_imx->base + MXC_CSPITXDATA); \
157}
158
159MXC_SPI_BUF_RX(u8)
160MXC_SPI_BUF_TX(u8)
161MXC_SPI_BUF_RX(u16)
162MXC_SPI_BUF_TX(u16)
163MXC_SPI_BUF_RX(u32)
164MXC_SPI_BUF_TX(u32)
165
166/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
167 * (which is currently not the case in this driver)
168 */
169static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
170 256, 384, 512, 768, 1024};
171
172/* MX21, MX27 */
173static unsigned int spi_imx_clkdiv_1(unsigned int fin,
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100174 unsigned int fspi, unsigned int max, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700175{
Shawn Guo04ee5852011-07-10 01:16:39 +0800176 int i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700177
178 for (i = 2; i < max; i++)
179 if (fspi * mxc_clkdivs[i] >= fin)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100180 break;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700181
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100182 *fres = fin / mxc_clkdivs[i];
183 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700184}
185
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200186/* MX1, MX31, MX35, MX51 CSPI */
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700187static unsigned int spi_imx_clkdiv_2(unsigned int fin,
Martin Kaiser2636ba82016-09-01 22:38:40 +0200188 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700189{
190 int i, div = 4;
191
192 for (i = 0; i < 7; i++) {
193 if (fspi * div >= fin)
Martin Kaiser2636ba82016-09-01 22:38:40 +0200194 goto out;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700195 div <<= 1;
196 }
197
Martin Kaiser2636ba82016-09-01 22:38:40 +0200198out:
199 *fres = fin / div;
200 return i;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700201}
202
Sascha Hauer2e312f62017-06-02 07:38:04 +0200203static int spi_imx_bytes_per_word(const int bits_per_word)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100204{
Sascha Hauer2e312f62017-06-02 07:38:04 +0200205 return DIV_ROUND_UP(bits_per_word, BITS_PER_BYTE);
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100206}
207
Robin Gongf62cacc2014-09-11 09:18:44 +0800208static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
209 struct spi_transfer *transfer)
210{
211 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Sascha Hauer2e312f62017-06-02 07:38:04 +0200212 unsigned int bytes_per_word, i;
Robin Gongf62cacc2014-09-11 09:18:44 +0800213
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100214 if (!master->dma_rx)
215 return false;
216
Sascha Hauer2e312f62017-06-02 07:38:04 +0200217 bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100218
Sascha Hauer2e312f62017-06-02 07:38:04 +0200219 if (bytes_per_word != 1 && bytes_per_word != 2 && bytes_per_word != 4)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100220 return false;
221
Jiada Wang66459c52017-01-06 04:22:18 -0800222 for (i = spi_imx_get_fifosize(spi_imx) / 2; i > 0; i--) {
Sascha Hauer2e312f62017-06-02 07:38:04 +0200223 if (!(transfer->len % (i * bytes_per_word)))
Jiada Wang66459c52017-01-06 04:22:18 -0800224 break;
225 }
226
227 if (i == 0)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100228 return false;
229
Jiada Wang66459c52017-01-06 04:22:18 -0800230 spi_imx->wml = i;
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100231
232 return true;
Robin Gongf62cacc2014-09-11 09:18:44 +0800233}
234
Shawn Guo66de7572011-07-10 01:16:37 +0800235#define MX51_ECSPI_CTRL 0x08
236#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
237#define MX51_ECSPI_CTRL_XCH (1 << 2)
Robin Gongf62cacc2014-09-11 09:18:44 +0800238#define MX51_ECSPI_CTRL_SMC (1 << 3)
Shawn Guo66de7572011-07-10 01:16:37 +0800239#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
Leif Middelschultef72efa72017-04-23 21:19:58 +0200240#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
Shawn Guo66de7572011-07-10 01:16:37 +0800241#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
242#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
243#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
244#define MX51_ECSPI_CTRL_BL_OFFSET 20
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200245
Shawn Guo66de7572011-07-10 01:16:37 +0800246#define MX51_ECSPI_CONFIG 0x0c
247#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
248#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
249#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
250#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200251#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200252
Shawn Guo66de7572011-07-10 01:16:37 +0800253#define MX51_ECSPI_INT 0x10
254#define MX51_ECSPI_INT_TEEN (1 << 0)
255#define MX51_ECSPI_INT_RREN (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200256
Robin Gongf62cacc2014-09-11 09:18:44 +0800257#define MX51_ECSPI_DMA 0x14
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100258#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
259#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
260#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
Robin Gongf62cacc2014-09-11 09:18:44 +0800261
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100262#define MX51_ECSPI_DMA_TEDEN (1 << 7)
263#define MX51_ECSPI_DMA_RXDEN (1 << 23)
264#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
Robin Gongf62cacc2014-09-11 09:18:44 +0800265
Shawn Guo66de7572011-07-10 01:16:37 +0800266#define MX51_ECSPI_STAT 0x18
267#define MX51_ECSPI_STAT_RR (1 << 3)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200268
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200269#define MX51_ECSPI_TESTREG 0x20
270#define MX51_ECSPI_TESTREG_LBC BIT(31)
271
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200272/* MX51 eCSPI */
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100273static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
274 unsigned int fspi, unsigned int *fres)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200275{
276 /*
277 * there are two 4-bit dividers, the pre-divider divides by
278 * $pre, the post-divider by 2^$post
279 */
280 unsigned int pre, post;
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100281 unsigned int fin = spi_imx->spi_clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200282
283 if (unlikely(fspi > fin))
284 return 0;
285
286 post = fls(fin) - fls(fspi);
287 if (fin > fspi << post)
288 post++;
289
290 /* now we have: (fin <= fspi << post) with post being minimal */
291
292 post = max(4U, post) - 4;
293 if (unlikely(post > 0xf)) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100294 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
295 fspi, fin);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200296 return 0xff;
297 }
298
299 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
300
Sascha Hauer6aa800c2016-02-17 14:28:48 +0100301 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200302 __func__, fin, fspi, post, pre);
Marek Vasut6fd8b852013-12-18 18:31:47 +0100303
304 /* Resulting frequency for the SCLK line. */
305 *fres = (fin / (pre + 1)) >> post;
306
Shawn Guo66de7572011-07-10 01:16:37 +0800307 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
308 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200309}
310
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300311static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200312{
313 unsigned val = 0;
314
315 if (enable & MXC_INT_TE)
Shawn Guo66de7572011-07-10 01:16:37 +0800316 val |= MX51_ECSPI_INT_TEEN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200317
318 if (enable & MXC_INT_RR)
Shawn Guo66de7572011-07-10 01:16:37 +0800319 val |= MX51_ECSPI_INT_RREN;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200320
Shawn Guo66de7572011-07-10 01:16:37 +0800321 writel(val, spi_imx->base + MX51_ECSPI_INT);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200322}
323
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300324static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200325{
Sascha Hauerb03c3882016-02-24 09:20:32 +0100326 u32 reg;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200327
Sascha Hauerb03c3882016-02-24 09:20:32 +0100328 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
329 reg |= MX51_ECSPI_CTRL_XCH;
Shawn Guo66de7572011-07-10 01:16:37 +0800330 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200331}
332
Sascha Hauerd52345b2017-06-02 07:38:01 +0200333static int mx51_ecspi_config(struct spi_device *spi)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200334{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300335 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100336 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
Sascha Hauerd52345b2017-06-02 07:38:01 +0200337 u32 clk = spi_imx->speed_hz, delay, reg;
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100338 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200339
Sascha Hauerf020c392011-02-08 21:08:59 +0100340 /*
341 * The hardware seems to have a race condition when changing modes. The
342 * current assumption is that the selection of the channel arrives
343 * earlier in the hardware than the mode bits when they are written at
344 * the same time.
345 * So set master mode for all channels as we do not support slave mode.
346 */
Shawn Guo66de7572011-07-10 01:16:37 +0800347 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200348
Leif Middelschultef72efa72017-04-23 21:19:58 +0200349 /*
350 * Enable SPI_RDY handling (falling edge/level triggered).
351 */
352 if (spi->mode & SPI_READY)
353 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
354
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200355 /* set clock speed */
Sascha Hauerd52345b2017-06-02 07:38:01 +0200356 ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100357 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200358
359 /* set chip select to use */
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300360 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200361
Sascha Hauerd52345b2017-06-02 07:38:01 +0200362 ctrl |= (spi_imx->bits_per_word - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200363
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300364 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200365
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300366 if (spi->mode & SPI_CPHA)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300367 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100368 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300369 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200370
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300371 if (spi->mode & SPI_CPOL) {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300372 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
373 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100374 } else {
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300375 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
376 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
Knut Wohlrabc09b8902012-09-25 13:21:57 +0200377 }
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300378 if (spi->mode & SPI_CS_HIGH)
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300379 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Knut Wohlrab793c7f92016-03-15 14:24:36 +0100380 else
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300381 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200382
Sascha Hauerb03c3882016-02-24 09:20:32 +0100383 if (spi_imx->usedma)
384 ctrl |= MX51_ECSPI_CTRL_SMC;
385
Anton Bondarenkof677f172015-12-08 07:43:43 +0100386 /* CTRL register always go first to bring out controller from reset */
387 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
388
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200389 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300390 if (spi->mode & SPI_LOOP)
Fabio Estevam9f6aa422015-12-03 23:23:24 -0200391 reg |= MX51_ECSPI_TESTREG_LBC;
392 else
393 reg &= ~MX51_ECSPI_TESTREG_LBC;
394 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
395
Shawn Guo66de7572011-07-10 01:16:37 +0800396 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200397
Marek Vasut6fd8b852013-12-18 18:31:47 +0100398 /*
399 * Wait until the changes in the configuration register CONFIGREG
400 * propagate into the hardware. It takes exactly one tick of the
401 * SCLK clock, but we will wait two SCLK clock just to be sure. The
402 * effect of the delay it takes for the hardware to apply changes
403 * is noticable if the SCLK clock run very slow. In such a case, if
404 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
405 * be asserted before the SCLK polarity changes, which would disrupt
406 * the SPI communication as the device on the other end would consider
407 * the change of SCLK polarity as a clock tick already.
408 */
409 delay = (2 * 1000000) / clk;
410 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
411 udelay(delay);
412 else /* SCLK is _very_ slow */
413 usleep_range(delay, delay + 10);
414
Robin Gongf62cacc2014-09-11 09:18:44 +0800415 /*
416 * Configure the DMA register: setup the watermark
417 * and enable DMA request.
418 */
Robin Gongf62cacc2014-09-11 09:18:44 +0800419
Sascha Hauerd629c2a2016-02-24 09:20:31 +0100420 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
421 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
422 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
Sascha Hauer2b0fd062016-02-24 09:20:27 +0100423 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
424 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
Robin Gongf62cacc2014-09-11 09:18:44 +0800425
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200426 return 0;
427}
428
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300429static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200430{
Shawn Guo66de7572011-07-10 01:16:37 +0800431 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200432}
433
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300434static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200435{
436 /* drain receive buffer */
Shawn Guo66de7572011-07-10 01:16:37 +0800437 while (mx51_ecspi_rx_available(spi_imx))
Uwe Kleine-König0b599602010-09-09 21:02:48 +0200438 readl(spi_imx->base + MXC_CSPIRXDATA);
439}
440
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700441#define MX31_INTREG_TEEN (1 << 0)
442#define MX31_INTREG_RREN (1 << 3)
443
444#define MX31_CSPICTRL_ENABLE (1 << 0)
445#define MX31_CSPICTRL_MASTER (1 << 1)
446#define MX31_CSPICTRL_XCH (1 << 2)
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200447#define MX31_CSPICTRL_SMC (1 << 3)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700448#define MX31_CSPICTRL_POL (1 << 4)
449#define MX31_CSPICTRL_PHA (1 << 5)
450#define MX31_CSPICTRL_SSCTL (1 << 6)
451#define MX31_CSPICTRL_SSPOL (1 << 7)
452#define MX31_CSPICTRL_BC_SHIFT 8
453#define MX35_CSPICTRL_BL_SHIFT 20
454#define MX31_CSPICTRL_CS_SHIFT 24
455#define MX35_CSPICTRL_CS_SHIFT 12
456#define MX31_CSPICTRL_DR_SHIFT 16
457
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200458#define MX31_CSPI_DMAREG 0x10
459#define MX31_DMAREG_RH_DEN (1<<4)
460#define MX31_DMAREG_TH_DEN (1<<1)
461
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700462#define MX31_CSPISTATUS 0x14
463#define MX31_STATUS_RR (1 << 3)
464
Martin Kaiser15ca9212016-09-01 22:39:58 +0200465#define MX31_CSPI_TESTREG 0x1C
466#define MX31_TEST_LBC (1 << 14)
467
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700468/* These functions also work for the i.MX35, but be aware that
469 * the i.MX35 has a slightly different register layout for bits
470 * we do not use here.
471 */
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300472static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700473{
474 unsigned int val = 0;
475
476 if (enable & MXC_INT_TE)
477 val |= MX31_INTREG_TEEN;
478 if (enable & MXC_INT_RR)
479 val |= MX31_INTREG_RREN;
480
481 writel(val, spi_imx->base + MXC_CSPIINT);
482}
483
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300484static void mx31_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700485{
486 unsigned int reg;
487
488 reg = readl(spi_imx->base + MXC_CSPICTRL);
489 reg |= MX31_CSPICTRL_XCH;
490 writel(reg, spi_imx->base + MXC_CSPICTRL);
491}
492
Sascha Hauerd52345b2017-06-02 07:38:01 +0200493static int mx31_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700494{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300495 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700496 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200497 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700498
Sascha Hauerd52345b2017-06-02 07:38:01 +0200499 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700500 MX31_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200501 spi_imx->spi_bus_clk = clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700502
Shawn Guo04ee5852011-07-10 01:16:39 +0800503 if (is_imx35_cspi(spi_imx)) {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200504 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800505 reg |= MX31_CSPICTRL_SSCTL;
506 } else {
Sascha Hauerd52345b2017-06-02 07:38:01 +0200507 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
Shawn Guo2a64a902011-07-10 01:16:38 +0800508 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700509
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300510 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700511 reg |= MX31_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300512 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700513 reg |= MX31_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300514 if (spi->mode & SPI_CS_HIGH)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700515 reg |= MX31_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300516 if (spi->cs_gpio < 0)
517 reg |= (spi->cs_gpio + 32) <<
Shawn Guo04ee5852011-07-10 01:16:39 +0800518 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
519 MX31_CSPICTRL_CS_SHIFT);
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200520
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200521 if (spi_imx->usedma)
522 reg |= MX31_CSPICTRL_SMC;
523
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200524 writel(reg, spi_imx->base + MXC_CSPICTRL);
525
Martin Kaiser15ca9212016-09-01 22:39:58 +0200526 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
527 if (spi->mode & SPI_LOOP)
528 reg |= MX31_TEST_LBC;
529 else
530 reg &= ~MX31_TEST_LBC;
531 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
532
Martin Kaiser2dd33f92016-10-20 00:42:25 +0200533 if (spi_imx->usedma) {
534 /* configure DMA requests when RXFIFO is half full and
535 when TXFIFO is half empty */
536 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
537 spi_imx->base + MX31_CSPI_DMAREG);
538 }
539
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200540 return 0;
541}
542
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300543static int mx31_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700544{
545 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
546}
547
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300548static void mx31_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200549{
550 /* drain receive buffer */
Shawn Guo2a64a902011-07-10 01:16:38 +0800551 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200552 readl(spi_imx->base + MXC_CSPIRXDATA);
553}
554
Shawn Guo3451fb12011-07-10 01:16:36 +0800555#define MX21_INTREG_RR (1 << 4)
556#define MX21_INTREG_TEEN (1 << 9)
557#define MX21_INTREG_RREN (1 << 13)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700558
Shawn Guo3451fb12011-07-10 01:16:36 +0800559#define MX21_CSPICTRL_POL (1 << 5)
560#define MX21_CSPICTRL_PHA (1 << 6)
561#define MX21_CSPICTRL_SSPOL (1 << 8)
562#define MX21_CSPICTRL_XCH (1 << 9)
563#define MX21_CSPICTRL_ENABLE (1 << 10)
564#define MX21_CSPICTRL_MASTER (1 << 11)
565#define MX21_CSPICTRL_DR_SHIFT 14
566#define MX21_CSPICTRL_CS_SHIFT 19
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700567
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300568static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700569{
570 unsigned int val = 0;
571
572 if (enable & MXC_INT_TE)
Shawn Guo3451fb12011-07-10 01:16:36 +0800573 val |= MX21_INTREG_TEEN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700574 if (enable & MXC_INT_RR)
Shawn Guo3451fb12011-07-10 01:16:36 +0800575 val |= MX21_INTREG_RREN;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700576
577 writel(val, spi_imx->base + MXC_CSPIINT);
578}
579
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300580static void mx21_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700581{
582 unsigned int reg;
583
584 reg = readl(spi_imx->base + MXC_CSPICTRL);
Shawn Guo3451fb12011-07-10 01:16:36 +0800585 reg |= MX21_CSPICTRL_XCH;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700586 writel(reg, spi_imx->base + MXC_CSPICTRL);
587}
588
Sascha Hauerd52345b2017-06-02 07:38:01 +0200589static int mx21_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700590{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300591 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Shawn Guo3451fb12011-07-10 01:16:36 +0800592 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
Shawn Guo04ee5852011-07-10 01:16:39 +0800593 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100594 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700595
Sascha Hauerd52345b2017-06-02 07:38:01 +0200596 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
Robert Baldyga32df9ff2016-11-01 22:18:39 +0100597 << MX21_CSPICTRL_DR_SHIFT;
598 spi_imx->spi_bus_clk = clk;
599
Sascha Hauerd52345b2017-06-02 07:38:01 +0200600 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700601
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300602 if (spi->mode & SPI_CPHA)
Shawn Guo3451fb12011-07-10 01:16:36 +0800603 reg |= MX21_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300604 if (spi->mode & SPI_CPOL)
Shawn Guo3451fb12011-07-10 01:16:36 +0800605 reg |= MX21_CSPICTRL_POL;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300606 if (spi->mode & SPI_CS_HIGH)
Shawn Guo3451fb12011-07-10 01:16:36 +0800607 reg |= MX21_CSPICTRL_SSPOL;
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300608 if (spi->cs_gpio < 0)
609 reg |= (spi->cs_gpio + 32) << MX21_CSPICTRL_CS_SHIFT;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700610
611 writel(reg, spi_imx->base + MXC_CSPICTRL);
612
613 return 0;
614}
615
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300616static int mx21_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700617{
Shawn Guo3451fb12011-07-10 01:16:36 +0800618 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700619}
620
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300621static void mx21_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200622{
623 writel(1, spi_imx->base + MXC_RESET);
624}
625
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700626#define MX1_INTREG_RR (1 << 3)
627#define MX1_INTREG_TEEN (1 << 8)
628#define MX1_INTREG_RREN (1 << 11)
629
630#define MX1_CSPICTRL_POL (1 << 4)
631#define MX1_CSPICTRL_PHA (1 << 5)
632#define MX1_CSPICTRL_XCH (1 << 8)
633#define MX1_CSPICTRL_ENABLE (1 << 9)
634#define MX1_CSPICTRL_MASTER (1 << 10)
635#define MX1_CSPICTRL_DR_SHIFT 13
636
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300637static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700638{
639 unsigned int val = 0;
640
641 if (enable & MXC_INT_TE)
642 val |= MX1_INTREG_TEEN;
643 if (enable & MXC_INT_RR)
644 val |= MX1_INTREG_RREN;
645
646 writel(val, spi_imx->base + MXC_CSPIINT);
647}
648
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300649static void mx1_trigger(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700650{
651 unsigned int reg;
652
653 reg = readl(spi_imx->base + MXC_CSPICTRL);
654 reg |= MX1_CSPICTRL_XCH;
655 writel(reg, spi_imx->base + MXC_CSPICTRL);
656}
657
Sascha Hauerd52345b2017-06-02 07:38:01 +0200658static int mx1_config(struct spi_device *spi)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700659{
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300660 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700661 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200662 unsigned int clk;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700663
Sascha Hauerd52345b2017-06-02 07:38:01 +0200664 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700665 MX1_CSPICTRL_DR_SHIFT;
Martin Kaiser2636ba82016-09-01 22:38:40 +0200666 spi_imx->spi_bus_clk = clk;
667
Sascha Hauerd52345b2017-06-02 07:38:01 +0200668 reg |= spi_imx->bits_per_word - 1;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700669
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300670 if (spi->mode & SPI_CPHA)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700671 reg |= MX1_CSPICTRL_PHA;
Alexander Shiyanc0c7a5d2016-06-08 20:02:07 +0300672 if (spi->mode & SPI_CPOL)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700673 reg |= MX1_CSPICTRL_POL;
674
675 writel(reg, spi_imx->base + MXC_CSPICTRL);
676
677 return 0;
678}
679
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300680static int mx1_rx_available(struct spi_imx_data *spi_imx)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700681{
682 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
683}
684
Alexander Shiyanf989bc62016-06-08 20:02:08 +0300685static void mx1_reset(struct spi_imx_data *spi_imx)
Uwe Kleine-König1723e662010-09-10 09:19:18 +0200686{
687 writel(1, spi_imx->base + MXC_RESET);
688}
689
Shawn Guo04ee5852011-07-10 01:16:39 +0800690static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
691 .intctrl = mx1_intctrl,
692 .config = mx1_config,
693 .trigger = mx1_trigger,
694 .rx_available = mx1_rx_available,
695 .reset = mx1_reset,
696 .devtype = IMX1_CSPI,
697};
698
699static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
700 .intctrl = mx21_intctrl,
701 .config = mx21_config,
702 .trigger = mx21_trigger,
703 .rx_available = mx21_rx_available,
704 .reset = mx21_reset,
705 .devtype = IMX21_CSPI,
706};
707
708static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
709 /* i.mx27 cspi shares the functions with i.mx21 one */
710 .intctrl = mx21_intctrl,
711 .config = mx21_config,
712 .trigger = mx21_trigger,
713 .rx_available = mx21_rx_available,
714 .reset = mx21_reset,
715 .devtype = IMX27_CSPI,
716};
717
718static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
719 .intctrl = mx31_intctrl,
720 .config = mx31_config,
721 .trigger = mx31_trigger,
722 .rx_available = mx31_rx_available,
723 .reset = mx31_reset,
724 .devtype = IMX31_CSPI,
725};
726
727static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
728 /* i.mx35 and later cspi shares the functions with i.mx31 one */
729 .intctrl = mx31_intctrl,
730 .config = mx31_config,
731 .trigger = mx31_trigger,
732 .rx_available = mx31_rx_available,
733 .reset = mx31_reset,
734 .devtype = IMX35_CSPI,
735};
736
737static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
738 .intctrl = mx51_ecspi_intctrl,
739 .config = mx51_ecspi_config,
740 .trigger = mx51_ecspi_trigger,
741 .rx_available = mx51_ecspi_rx_available,
742 .reset = mx51_ecspi_reset,
743 .devtype = IMX51_ECSPI,
744};
745
Krzysztof Kozlowskidb1b8202015-05-02 00:44:04 +0900746static const struct platform_device_id spi_imx_devtype[] = {
Shawn Guo04ee5852011-07-10 01:16:39 +0800747 {
748 .name = "imx1-cspi",
749 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
750 }, {
751 .name = "imx21-cspi",
752 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
753 }, {
754 .name = "imx27-cspi",
755 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
756 }, {
757 .name = "imx31-cspi",
758 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
759 }, {
760 .name = "imx35-cspi",
761 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
762 }, {
763 .name = "imx51-ecspi",
764 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
765 }, {
766 /* sentinel */
767 }
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200768};
769
Shawn Guo22a85e42011-07-10 01:16:41 +0800770static const struct of_device_id spi_imx_dt_ids[] = {
771 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
772 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
773 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
774 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
775 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
776 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
777 { /* sentinel */ }
778};
Niels de Vos27743e02013-07-29 09:38:05 +0200779MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
Shawn Guo22a85e42011-07-10 01:16:41 +0800780
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700781static void spi_imx_chipselect(struct spi_device *spi, int is_active)
782{
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700783 int active = is_active != BITBANG_CS_INACTIVE;
784 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700785
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300786 if (!gpio_is_valid(spi->cs_gpio))
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700787 return;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700788
Alexander Shiyanb36581d2016-06-08 20:02:06 +0300789 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700790}
791
792static void spi_imx_push(struct spi_imx_data *spi_imx)
793{
Shawn Guo04ee5852011-07-10 01:16:39 +0800794 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700795 if (!spi_imx->count)
796 break;
797 spi_imx->tx(spi_imx);
798 spi_imx->txfifo++;
799 }
800
Shawn Guoedd501bb2011-07-10 01:16:35 +0800801 spi_imx->devtype_data->trigger(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700802}
803
804static irqreturn_t spi_imx_isr(int irq, void *dev_id)
805{
806 struct spi_imx_data *spi_imx = dev_id;
807
Shawn Guoedd501bb2011-07-10 01:16:35 +0800808 while (spi_imx->devtype_data->rx_available(spi_imx)) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700809 spi_imx->rx(spi_imx);
810 spi_imx->txfifo--;
811 }
812
813 if (spi_imx->count) {
814 spi_imx_push(spi_imx);
815 return IRQ_HANDLED;
816 }
817
818 if (spi_imx->txfifo) {
819 /* No data left to push, but still waiting for rx data,
820 * enable receive data available interrupt.
821 */
Shawn Guoedd501bb2011-07-10 01:16:35 +0800822 spi_imx->devtype_data->intctrl(
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +0200823 spi_imx, MXC_INT_RR);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700824 return IRQ_HANDLED;
825 }
826
Shawn Guoedd501bb2011-07-10 01:16:35 +0800827 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700828 complete(&spi_imx->xfer_done);
829
830 return IRQ_HANDLED;
831}
832
Sascha Hauer65017ee2017-06-02 07:38:03 +0200833static int spi_imx_dma_configure(struct spi_master *master)
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100834{
835 int ret;
836 enum dma_slave_buswidth buswidth;
837 struct dma_slave_config rx = {}, tx = {};
838 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
839
Sascha Hauer65017ee2017-06-02 07:38:03 +0200840 switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100841 case 4:
842 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
843 break;
844 case 2:
845 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
846 break;
847 case 1:
848 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
849 break;
850 default:
851 return -EINVAL;
852 }
853
854 tx.direction = DMA_MEM_TO_DEV;
855 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
856 tx.dst_addr_width = buswidth;
857 tx.dst_maxburst = spi_imx->wml;
858 ret = dmaengine_slave_config(master->dma_tx, &tx);
859 if (ret) {
860 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
861 return ret;
862 }
863
864 rx.direction = DMA_DEV_TO_MEM;
865 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
866 rx.src_addr_width = buswidth;
867 rx.src_maxburst = spi_imx->wml;
868 ret = dmaengine_slave_config(master->dma_rx, &rx);
869 if (ret) {
870 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
871 return ret;
872 }
873
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100874 return 0;
875}
876
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700877static int spi_imx_setupxfer(struct spi_device *spi,
878 struct spi_transfer *t)
879{
880 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100881 int ret;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700882
Sascha Hauerabb1ff12017-06-02 07:37:59 +0200883 if (!t)
884 return 0;
885
Sascha Hauerd52345b2017-06-02 07:38:01 +0200886 spi_imx->bits_per_word = t->bits_per_word;
887 spi_imx->speed_hz = t->speed_hz;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700888
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700889 /* Initialize the functions for transfer */
Sascha Hauerd52345b2017-06-02 07:38:01 +0200890 if (spi_imx->bits_per_word <= 8) {
Sascha Hauer09b3ed22017-05-23 14:38:27 +0200891 spi_imx->rx = spi_imx_buf_rx_u8;
892 spi_imx->tx = spi_imx_buf_tx_u8;
Sascha Hauerd52345b2017-06-02 07:38:01 +0200893 } else if (spi_imx->bits_per_word <= 16) {
Sascha Hauer09b3ed22017-05-23 14:38:27 +0200894 spi_imx->rx = spi_imx_buf_rx_u16;
895 spi_imx->tx = spi_imx_buf_tx_u16;
Sachin Kamat60514262013-05-30 13:38:09 +0530896 } else {
Sascha Hauer09b3ed22017-05-23 14:38:27 +0200897 spi_imx->rx = spi_imx_buf_rx_u32;
898 spi_imx->tx = spi_imx_buf_tx_u32;
Stephen Warren24778be2013-05-21 20:36:35 -0600899 }
Uwe Kleine-Könige6a0a8b2009-10-01 15:44:33 -0700900
Sascha Hauerc008a802016-02-24 09:20:26 +0100901 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
902 spi_imx->usedma = 1;
903 else
904 spi_imx->usedma = 0;
905
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100906 if (spi_imx->usedma) {
Sascha Hauer65017ee2017-06-02 07:38:03 +0200907 ret = spi_imx_dma_configure(spi->master);
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100908 if (ret)
909 return ret;
910 }
911
Sascha Hauerd52345b2017-06-02 07:38:01 +0200912 spi_imx->devtype_data->config(spi);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -0700913
914 return 0;
915}
916
Robin Gongf62cacc2014-09-11 09:18:44 +0800917static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
918{
919 struct spi_master *master = spi_imx->bitbang.master;
920
921 if (master->dma_rx) {
922 dma_release_channel(master->dma_rx);
923 master->dma_rx = NULL;
924 }
925
926 if (master->dma_tx) {
927 dma_release_channel(master->dma_tx);
928 master->dma_tx = NULL;
929 }
Robin Gongf62cacc2014-09-11 09:18:44 +0800930}
931
932static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
Anton Bondarenkof12ae172016-02-24 09:20:29 +0100933 struct spi_master *master)
Robin Gongf62cacc2014-09-11 09:18:44 +0800934{
Robin Gongf62cacc2014-09-11 09:18:44 +0800935 int ret;
936
Robin Gonga02bb402015-02-03 10:25:53 +0800937 /* use pio mode for i.mx6dl chip TKT238285 */
938 if (of_machine_is_compatible("fsl,imx6dl"))
939 return 0;
940
Anton Bondarenko0dfbaa82015-12-05 17:57:01 +0100941 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
942
Robin Gongf62cacc2014-09-11 09:18:44 +0800943 /* Prepare for TX DMA: */
Anton Bondarenko37600472015-12-08 07:43:45 +0100944 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
945 if (IS_ERR(master->dma_tx)) {
946 ret = PTR_ERR(master->dma_tx);
947 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
948 master->dma_tx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800949 goto err;
950 }
951
Robin Gongf62cacc2014-09-11 09:18:44 +0800952 /* Prepare for RX : */
Anton Bondarenko37600472015-12-08 07:43:45 +0100953 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
954 if (IS_ERR(master->dma_rx)) {
955 ret = PTR_ERR(master->dma_rx);
956 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
957 master->dma_rx = NULL;
Robin Gongf62cacc2014-09-11 09:18:44 +0800958 goto err;
959 }
960
Robin Gongf62cacc2014-09-11 09:18:44 +0800961 init_completion(&spi_imx->dma_rx_completion);
962 init_completion(&spi_imx->dma_tx_completion);
963 master->can_dma = spi_imx_can_dma;
964 master->max_dma_len = MAX_SDMA_BD_BYTES;
965 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
966 SPI_MASTER_MUST_TX;
Robin Gongf62cacc2014-09-11 09:18:44 +0800967
968 return 0;
969err:
970 spi_imx_sdma_exit(spi_imx);
971 return ret;
972}
973
974static void spi_imx_dma_rx_callback(void *cookie)
975{
976 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
977
978 complete(&spi_imx->dma_rx_completion);
979}
980
981static void spi_imx_dma_tx_callback(void *cookie)
982{
983 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
984
985 complete(&spi_imx->dma_tx_completion);
986}
987
Anton Bondarenko4bfe9272016-02-19 08:43:03 +0100988static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
989{
990 unsigned long timeout = 0;
991
992 /* Time with actual data transfer and CS change delay related to HW */
993 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
994
995 /* Add extra second for scheduler related activities */
996 timeout += 1;
997
998 /* Double calculated timeout */
999 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1000}
1001
Robin Gongf62cacc2014-09-11 09:18:44 +08001002static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1003 struct spi_transfer *transfer)
1004{
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001005 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001006 unsigned long transfer_timeout;
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001007 unsigned long timeout;
Robin Gongf62cacc2014-09-11 09:18:44 +08001008 struct spi_master *master = spi_imx->bitbang.master;
1009 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1010
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001011 /*
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001012 * The TX DMA setup starts the transfer, so make sure RX is configured
1013 * before TX.
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001014 */
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001015 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1016 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1017 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1018 if (!desc_rx)
1019 return -EINVAL;
1020
1021 desc_rx->callback = spi_imx_dma_rx_callback;
1022 desc_rx->callback_param = (void *)spi_imx;
1023 dmaengine_submit(desc_rx);
1024 reinit_completion(&spi_imx->dma_rx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001025 dma_async_issue_pending(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001026
1027 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1028 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1029 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1030 if (!desc_tx) {
1031 dmaengine_terminate_all(master->dma_tx);
1032 return -EINVAL;
1033 }
1034
1035 desc_tx->callback = spi_imx_dma_tx_callback;
1036 desc_tx->callback_param = (void *)spi_imx;
1037 dmaengine_submit(desc_tx);
1038 reinit_completion(&spi_imx->dma_tx_completion);
Anton Bondarenkofab44ef2015-12-05 17:57:00 +01001039 dma_async_issue_pending(master->dma_tx);
Robin Gongf62cacc2014-09-11 09:18:44 +08001040
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001041 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1042
Robin Gongf62cacc2014-09-11 09:18:44 +08001043 /* Wait SDMA to finish the data transfer.*/
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001044 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
Anton Bondarenko4bfe9272016-02-19 08:43:03 +01001045 transfer_timeout);
Nicholas Mc Guire56536a72015-02-02 03:30:35 -05001046 if (!timeout) {
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001047 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
Robin Gongf62cacc2014-09-11 09:18:44 +08001048 dmaengine_terminate_all(master->dma_tx);
Anton Bondarenkoe47b33c2015-12-05 17:56:59 +01001049 dmaengine_terminate_all(master->dma_rx);
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001050 return -ETIMEDOUT;
Robin Gongf62cacc2014-09-11 09:18:44 +08001051 }
1052
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001053 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1054 transfer_timeout);
1055 if (!timeout) {
1056 dev_err(&master->dev, "I/O Error in DMA RX\n");
1057 spi_imx->devtype_data->reset(spi_imx);
1058 dmaengine_terminate_all(master->dma_rx);
1059 return -ETIMEDOUT;
1060 }
Robin Gongf62cacc2014-09-11 09:18:44 +08001061
Sascha Hauer6b6192c2016-02-24 09:20:33 +01001062 return transfer->len;
Robin Gongf62cacc2014-09-11 09:18:44 +08001063}
1064
1065static int spi_imx_pio_transfer(struct spi_device *spi,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001066 struct spi_transfer *transfer)
1067{
1068 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001069 unsigned long transfer_timeout;
1070 unsigned long timeout;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001071
1072 spi_imx->tx_buf = transfer->tx_buf;
1073 spi_imx->rx_buf = transfer->rx_buf;
1074 spi_imx->count = transfer->len;
1075 spi_imx->txfifo = 0;
1076
Axel Linaa0fe822014-02-09 11:06:04 +08001077 reinit_completion(&spi_imx->xfer_done);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001078
1079 spi_imx_push(spi_imx);
1080
Shawn Guoedd501bb2011-07-10 01:16:35 +08001081 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001082
Christian Gmeinerff1ba3d2016-06-21 14:12:54 +02001083 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1084
1085 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1086 transfer_timeout);
1087 if (!timeout) {
1088 dev_err(&spi->dev, "I/O Error in PIO\n");
1089 spi_imx->devtype_data->reset(spi_imx);
1090 return -ETIMEDOUT;
1091 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001092
1093 return transfer->len;
1094}
1095
Robin Gongf62cacc2014-09-11 09:18:44 +08001096static int spi_imx_transfer(struct spi_device *spi,
1097 struct spi_transfer *transfer)
1098{
Robin Gongf62cacc2014-09-11 09:18:44 +08001099 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1100
Sascha Hauerc008a802016-02-24 09:20:26 +01001101 if (spi_imx->usedma)
Sascha Hauer99f1cf12016-02-23 10:23:50 +01001102 return spi_imx_dma_transfer(spi_imx, transfer);
Sascha Hauerc008a802016-02-24 09:20:26 +01001103 else
1104 return spi_imx_pio_transfer(spi, transfer);
Robin Gongf62cacc2014-09-11 09:18:44 +08001105}
1106
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001107static int spi_imx_setup(struct spi_device *spi)
1108{
Alberto Panizzof4d4ecf2010-01-20 13:49:45 -07001109 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001110 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1111
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001112 if (gpio_is_valid(spi->cs_gpio))
1113 gpio_direction_output(spi->cs_gpio,
1114 spi->mode & SPI_CS_HIGH ? 0 : 1);
Sascha Hauer6c23e5d2009-10-01 15:44:29 -07001115
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001116 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
1117
1118 return 0;
1119}
1120
1121static void spi_imx_cleanup(struct spi_device *spi)
1122{
1123}
1124
Huang Shijie9e556dc2013-10-23 16:31:50 +08001125static int
1126spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1127{
1128 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1129 int ret;
1130
1131 ret = clk_enable(spi_imx->clk_per);
1132 if (ret)
1133 return ret;
1134
1135 ret = clk_enable(spi_imx->clk_ipg);
1136 if (ret) {
1137 clk_disable(spi_imx->clk_per);
1138 return ret;
1139 }
1140
1141 return 0;
1142}
1143
1144static int
1145spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1146{
1147 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1148
1149 clk_disable(spi_imx->clk_ipg);
1150 clk_disable(spi_imx->clk_per);
1151 return 0;
1152}
1153
Grant Likelyfd4a3192012-12-07 16:57:14 +00001154static int spi_imx_probe(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001155{
Shawn Guo22a85e42011-07-10 01:16:41 +08001156 struct device_node *np = pdev->dev.of_node;
1157 const struct of_device_id *of_id =
1158 of_match_device(spi_imx_dt_ids, &pdev->dev);
1159 struct spi_imx_master *mxc_platform_info =
1160 dev_get_platdata(&pdev->dev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001161 struct spi_master *master;
1162 struct spi_imx_data *spi_imx;
1163 struct resource *res;
Leif Middelschultef72efa72017-04-23 21:19:58 +02001164 int i, ret, irq, spi_drctl;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001165
Shawn Guo22a85e42011-07-10 01:16:41 +08001166 if (!np && !mxc_platform_info) {
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001167 dev_err(&pdev->dev, "can't get the platform data\n");
1168 return -EINVAL;
1169 }
1170
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001171 master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
Fabio Estevam2c147772017-06-20 13:50:55 -03001172 if (!master)
1173 return -ENOMEM;
1174
Leif Middelschultef72efa72017-04-23 21:19:58 +02001175 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1176 if ((ret < 0) || (spi_drctl >= 0x3)) {
1177 /* '11' is reserved */
1178 spi_drctl = 0;
1179 }
1180
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001181 platform_set_drvdata(pdev, master);
1182
Stephen Warren24778be2013-05-21 20:36:35 -06001183 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001184 master->bus_num = np ? -1 : pdev->id;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001185
1186 spi_imx = spi_master_get_devdata(master);
Axel Lin94c69f72013-09-10 15:43:41 +08001187 spi_imx->bitbang.master = master;
Sascha Hauer6aa800c2016-02-17 14:28:48 +01001188 spi_imx->dev = &pdev->dev;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001189
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001190 spi_imx->devtype_data = of_id ? of_id->data :
1191 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1192
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001193 if (mxc_platform_info) {
1194 master->num_chipselect = mxc_platform_info->num_chipselect;
1195 master->cs_gpios = devm_kzalloc(&master->dev,
1196 sizeof(int) * master->num_chipselect, GFP_KERNEL);
1197 if (!master->cs_gpios)
1198 return -ENOMEM;
Fabio Estevam4cc122a2011-09-15 17:21:15 -03001199
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001200 for (i = 0; i < master->num_chipselect; i++)
1201 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1202 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001203
1204 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1205 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1206 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1207 spi_imx->bitbang.master->setup = spi_imx_setup;
1208 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
Huang Shijie9e556dc2013-10-23 16:31:50 +08001209 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1210 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
Anton Bondarenko4686d1c2015-12-08 07:43:44 +01001211 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
Martin Kaiser15ca9212016-09-01 22:39:58 +02001212 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx))
Leif Middelschultef72efa72017-04-23 21:19:58 +02001213 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1214
1215 spi_imx->spi_drctl = spi_drctl;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001216
1217 init_completion(&spi_imx->xfer_done);
1218
1219 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001220 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1221 if (IS_ERR(spi_imx->base)) {
1222 ret = PTR_ERR(spi_imx->base);
1223 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001224 }
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001225 spi_imx->base_phys = res->start;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001226
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001227 irq = platform_get_irq(pdev, 0);
1228 if (irq < 0) {
1229 ret = irq;
Fabio Estevam130b82c2013-07-11 01:26:48 -03001230 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001231 }
1232
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001233 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
Alexander Shiyan8fc39b52014-02-22 17:23:46 +04001234 dev_name(&pdev->dev), spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001235 if (ret) {
Fabio Estevam4b5d6aa2014-12-29 19:38:51 -02001236 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001237 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001238 }
1239
Sascha Haueraa29d8402012-03-07 09:30:22 +01001240 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1241 if (IS_ERR(spi_imx->clk_ipg)) {
1242 ret = PTR_ERR(spi_imx->clk_ipg);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001243 goto out_master_put;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001244 }
1245
Sascha Haueraa29d8402012-03-07 09:30:22 +01001246 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1247 if (IS_ERR(spi_imx->clk_per)) {
1248 ret = PTR_ERR(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001249 goto out_master_put;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001250 }
1251
Fabio Estevam83174622013-07-11 01:26:49 -03001252 ret = clk_prepare_enable(spi_imx->clk_per);
1253 if (ret)
1254 goto out_master_put;
1255
1256 ret = clk_prepare_enable(spi_imx->clk_ipg);
1257 if (ret)
1258 goto out_put_per;
Sascha Haueraa29d8402012-03-07 09:30:22 +01001259
1260 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001261 /*
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001262 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1263 * if validated on other chips.
Robin Gongf62cacc2014-09-11 09:18:44 +08001264 */
Martin Kaiser2dd33f92016-10-20 00:42:25 +02001265 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx)) {
Anton Bondarenkof12ae172016-02-24 09:20:29 +01001266 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
Anton Bondarenkobf9af082015-12-08 07:43:46 +01001267 if (ret == -EPROBE_DEFER)
1268 goto out_clk_put;
1269
Anton Bondarenko37600472015-12-08 07:43:45 +01001270 if (ret < 0)
1271 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1272 ret);
1273 }
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001274
Shawn Guoedd501bb2011-07-10 01:16:35 +08001275 spi_imx->devtype_data->reset(spi_imx);
Daniel Mackce1807b2009-11-19 19:01:42 +00001276
Shawn Guoedd501bb2011-07-10 01:16:35 +08001277 spi_imx->devtype_data->intctrl(spi_imx, 0);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001278
Shawn Guo22a85e42011-07-10 01:16:41 +08001279 master->dev.of_node = pdev->dev.of_node;
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001280 ret = spi_bitbang_start(&spi_imx->bitbang);
1281 if (ret) {
1282 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1283 goto out_clk_put;
1284 }
1285
Marek Vasutf13d4e12016-09-26 14:14:53 +02001286 if (!master->cs_gpios) {
1287 dev_err(&pdev->dev, "No CS GPIOs available\n");
Wei Yongjun446576f2016-09-28 14:50:18 +00001288 ret = -EINVAL;
Marek Vasutf13d4e12016-09-26 14:14:53 +02001289 goto out_clk_put;
1290 }
1291
Alexander Shiyanb36581d2016-06-08 20:02:06 +03001292 for (i = 0; i < master->num_chipselect; i++) {
1293 if (!gpio_is_valid(master->cs_gpios[i]))
1294 continue;
1295
1296 ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
1297 DRIVER_NAME);
1298 if (ret) {
1299 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1300 master->cs_gpios[i]);
1301 goto out_clk_put;
1302 }
1303 }
1304
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001305 dev_info(&pdev->dev, "probed\n");
1306
Huang Shijie9e556dc2013-10-23 16:31:50 +08001307 clk_disable(spi_imx->clk_ipg);
1308 clk_disable(spi_imx->clk_per);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001309 return ret;
1310
1311out_clk_put:
Sascha Haueraa29d8402012-03-07 09:30:22 +01001312 clk_disable_unprepare(spi_imx->clk_ipg);
Fabio Estevam83174622013-07-11 01:26:49 -03001313out_put_per:
1314 clk_disable_unprepare(spi_imx->clk_per);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001315out_master_put:
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001316 spi_master_put(master);
Fabio Estevam130b82c2013-07-11 01:26:48 -03001317
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001318 return ret;
1319}
1320
Grant Likelyfd4a3192012-12-07 16:57:14 +00001321static int spi_imx_remove(struct platform_device *pdev)
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001322{
1323 struct spi_master *master = platform_get_drvdata(pdev);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001324 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001325
1326 spi_bitbang_stop(&spi_imx->bitbang);
1327
1328 writel(0, spi_imx->base + MXC_CSPICTRL);
Philippe De Muyterfd40dcc2014-02-27 10:16:15 +01001329 clk_unprepare(spi_imx->clk_ipg);
1330 clk_unprepare(spi_imx->clk_per);
Robin Gongf62cacc2014-09-11 09:18:44 +08001331 spi_imx_sdma_exit(spi_imx);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001332 spi_master_put(master);
1333
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001334 return 0;
1335}
1336
1337static struct platform_driver spi_imx_driver = {
1338 .driver = {
1339 .name = DRIVER_NAME,
Shawn Guo22a85e42011-07-10 01:16:41 +08001340 .of_match_table = spi_imx_dt_ids,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001341 },
Uwe Kleine-Königf4ba6312010-09-09 15:29:01 +02001342 .id_table = spi_imx_devtype,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001343 .probe = spi_imx_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +00001344 .remove = spi_imx_remove,
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001345};
Grant Likely940ab882011-10-05 11:29:49 -06001346module_platform_driver(spi_imx_driver);
Uwe Kleine-König6cdeb002009-10-01 15:44:28 -07001347
1348MODULE_DESCRIPTION("SPI Master Controller driver");
1349MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1350MODULE_LICENSE("GPL");
Fabio Estevam3133fba32013-01-07 20:42:55 -02001351MODULE_ALIAS("platform:" DRIVER_NAME);