blob: 8706533db57b6eb850cd74bc224ff67f36bcbaa5 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * pata_amd.c - AMD PATA for new ATA layer
3 * (C) 2005-2006 Red Hat Inc
Jeff Garzik669a5db2006-08-29 18:12:40 -04004 *
5 * Based on pata-sil680. Errata information is taken from data sheets
6 * and the amd74xx.c driver by Vojtech Pavlik. Nvidia SATA devices are
7 * claimed by sata-nv.c.
8 *
9 * TODO:
10 * Variable system clock when/if it makes sense
11 * Power management on ports
12 *
13 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030014 * Documentation publicly available.
Jeff Garzik669a5db2006-08-29 18:12:40 -040015 */
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/pci.h>
Jeff Garzik669a5db2006-08-29 18:12:40 -040020#include <linux/blkdev.h>
21#include <linux/delay.h>
22#include <scsi/scsi_host.h>
23#include <linux/libata.h>
24
25#define DRV_NAME "pata_amd"
Alan Coxc48052c2009-02-11 13:08:41 -080026#define DRV_VERSION "0.4.1"
Jeff Garzik669a5db2006-08-29 18:12:40 -040027
28/**
29 * timing_setup - shared timing computation and load
30 * @ap: ATA port being set up
31 * @adev: drive being configured
32 * @offset: port offset
33 * @speed: target speed
34 * @clock: clock multiplier (number of times 33MHz for this part)
35 *
36 * Perform the actual timing set up for Nvidia or AMD PATA devices.
37 * The actual devices vary so they all call into this helper function
38 * providing the clock multipler and offset (because AMD and Nvidia put
39 * the ports at different locations).
40 */
41
42static void timing_setup(struct ata_port *ap, struct ata_device *adev, int offset, int speed, int clock)
43{
44 static const unsigned char amd_cyc2udma[] = {
45 6, 6, 5, 4, 0, 1, 1, 2, 2, 3, 3, 3, 3, 3, 3, 7
46 };
47
48 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
49 struct ata_device *peer = ata_dev_pair(adev);
50 int dn = ap->port_no * 2 + adev->devno;
51 struct ata_timing at, apeer;
52 int T, UT;
53 const int amd_clock = 33333; /* KHz. */
54 u8 t;
55
56 T = 1000000000 / amd_clock;
Harvey Harrisond9c74fb2008-03-28 14:33:56 -070057 UT = T;
58 if (clock >= 2)
59 UT = T / 2;
Jeff Garzik669a5db2006-08-29 18:12:40 -040060
61 if (ata_timing_compute(adev, speed, &at, T, UT) < 0) {
Joe Perchesa44fec12011-04-15 15:51:58 -070062 dev_err(&pdev->dev, "unknown mode %d\n", speed);
Jeff Garzik669a5db2006-08-29 18:12:40 -040063 return;
64 }
65
66 if (peer) {
67 /* This may be over conservative */
68 if (peer->dma_mode) {
69 ata_timing_compute(peer, peer->dma_mode, &apeer, T, UT);
70 ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
71 }
72 ata_timing_compute(peer, peer->pio_mode, &apeer, T, UT);
73 ata_timing_merge(&apeer, &at, &at, ATA_TIMING_8BIT);
74 }
75
76 if (speed == XFER_UDMA_5 && amd_clock <= 33333) at.udma = 1;
77 if (speed == XFER_UDMA_6 && amd_clock <= 33333) at.udma = 15;
78
79 /*
80 * Now do the setup work
81 */
82
83 /* Configure the address set up timing */
84 pci_read_config_byte(pdev, offset + 0x0C, &t);
Harvey Harrison07633b52008-05-14 16:17:00 -070085 t = (t & ~(3 << ((3 - dn) << 1))) | ((clamp_val(at.setup, 1, 4) - 1) << ((3 - dn) << 1));
Jeff Garzik669a5db2006-08-29 18:12:40 -040086 pci_write_config_byte(pdev, offset + 0x0C , t);
87
88 /* Configure the 8bit I/O timing */
89 pci_write_config_byte(pdev, offset + 0x0E + (1 - (dn >> 1)),
Harvey Harrison07633b52008-05-14 16:17:00 -070090 ((clamp_val(at.act8b, 1, 16) - 1) << 4) | (clamp_val(at.rec8b, 1, 16) - 1));
Jeff Garzik669a5db2006-08-29 18:12:40 -040091
92 /* Drive timing */
93 pci_write_config_byte(pdev, offset + 0x08 + (3 - dn),
Harvey Harrison07633b52008-05-14 16:17:00 -070094 ((clamp_val(at.active, 1, 16) - 1) << 4) | (clamp_val(at.recover, 1, 16) - 1));
Jeff Garzik669a5db2006-08-29 18:12:40 -040095
96 switch (clock) {
97 case 1:
Harvey Harrison07633b52008-05-14 16:17:00 -070098 t = at.udma ? (0xc0 | (clamp_val(at.udma, 2, 5) - 2)) : 0x03;
Jeff Garzik669a5db2006-08-29 18:12:40 -040099 break;
100
101 case 2:
Harvey Harrison07633b52008-05-14 16:17:00 -0700102 t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 2, 10)]) : 0x03;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400103 break;
104
105 case 3:
Harvey Harrison07633b52008-05-14 16:17:00 -0700106 t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 1, 10)]) : 0x03;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400107 break;
108
109 case 4:
Harvey Harrison07633b52008-05-14 16:17:00 -0700110 t = at.udma ? (0xc0 | amd_cyc2udma[clamp_val(at.udma, 1, 15)]) : 0x03;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400111 break;
112
113 default:
114 return;
115 }
116
117 /* UDMA timing */
Bartlomiej Zolnierkiewicz943547a2007-12-02 03:47:01 +0100118 if (at.udma)
119 pci_write_config_byte(pdev, offset + 0x10 + (3 - dn), t);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400120}
121
122/**
Tejun Heocc0680a2007-08-06 18:36:23 +0900123 * amd_pre_reset - perform reset handling
124 * @link: ATA link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900125 * @deadline: deadline jiffies for the operation
Jeff Garzik669a5db2006-08-29 18:12:40 -0400126 *
Alan Coxeb4a2c72007-04-11 00:04:20 +0100127 * Reset sequence checking enable bits to see which ports are
128 * active.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400129 */
130
Tejun Heocc0680a2007-08-06 18:36:23 +0900131static int amd_pre_reset(struct ata_link *link, unsigned long deadline)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400132{
Jeff Garzik669a5db2006-08-29 18:12:40 -0400133 static const struct pci_bits amd_enable_bits[] = {
134 { 0x40, 1, 0x02, 0x02 },
135 { 0x40, 1, 0x01, 0x01 }
136 };
137
Tejun Heocc0680a2007-08-06 18:36:23 +0900138 struct ata_port *ap = link->ap;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400139 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400140
Alan Coxc9619222006-09-26 17:53:38 +0100141 if (!pci_test_config_bits(pdev, &amd_enable_bits[ap->port_no]))
142 return -ENOENT;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400143
Tejun Heo9363c382008-04-07 22:47:16 +0900144 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400145}
146
Alan Coxc48052c2009-02-11 13:08:41 -0800147/**
148 * amd_cable_detect - report cable type
149 * @ap: port
150 *
151 * AMD controller/BIOS setups record the cable type in word 0x42
152 */
153
Alan Coxeb4a2c72007-04-11 00:04:20 +0100154static int amd_cable_detect(struct ata_port *ap)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400155{
Alan Coxeb4a2c72007-04-11 00:04:20 +0100156 static const u32 bitmask[2] = {0x03, 0x0C};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400157 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100158 u8 ata66;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400159
Alan Coxeb4a2c72007-04-11 00:04:20 +0100160 pci_read_config_byte(pdev, 0x42, &ata66);
161 if (ata66 & bitmask[ap->port_no])
162 return ATA_CBL_PATA80;
163 return ATA_CBL_PATA40;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400164}
165
166/**
Alan Coxc48052c2009-02-11 13:08:41 -0800167 * amd_fifo_setup - set the PIO FIFO for ATA/ATAPI
168 * @ap: ATA interface
169 * @adev: ATA device
170 *
171 * Set the PCI fifo for this device according to the devices present
172 * on the bus at this point in time. We need to turn the post write buffer
173 * off for ATAPI devices as we may need to issue a word sized write to the
174 * device as the final I/O
175 */
176
177static void amd_fifo_setup(struct ata_port *ap)
178{
179 struct ata_device *adev;
180 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
181 static const u8 fifobit[2] = { 0xC0, 0x30};
182 u8 fifo = fifobit[ap->port_no];
183 u8 r;
184
185
186 ata_for_each_dev(adev, &ap->link, ENABLED) {
187 if (adev->class == ATA_DEV_ATAPI)
188 fifo = 0;
189 }
190 if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7411) /* FIFO is broken */
191 fifo = 0;
192
193 /* On the later chips the read prefetch bits become no-op bits */
194 pci_read_config_byte(pdev, 0x41, &r);
195 r &= ~fifobit[ap->port_no];
196 r |= fifo;
197 pci_write_config_byte(pdev, 0x41, r);
198}
199
200/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400201 * amd33_set_piomode - set initial PIO mode data
202 * @ap: ATA interface
203 * @adev: ATA device
204 *
205 * Program the AMD registers for PIO mode.
206 */
207
208static void amd33_set_piomode(struct ata_port *ap, struct ata_device *adev)
209{
Alan Coxc48052c2009-02-11 13:08:41 -0800210 amd_fifo_setup(ap);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400211 timing_setup(ap, adev, 0x40, adev->pio_mode, 1);
212}
213
214static void amd66_set_piomode(struct ata_port *ap, struct ata_device *adev)
215{
Alan Coxc48052c2009-02-11 13:08:41 -0800216 amd_fifo_setup(ap);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400217 timing_setup(ap, adev, 0x40, adev->pio_mode, 2);
218}
219
220static void amd100_set_piomode(struct ata_port *ap, struct ata_device *adev)
221{
Alan Coxc48052c2009-02-11 13:08:41 -0800222 amd_fifo_setup(ap);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400223 timing_setup(ap, adev, 0x40, adev->pio_mode, 3);
224}
225
226static void amd133_set_piomode(struct ata_port *ap, struct ata_device *adev)
227{
Alan Coxc48052c2009-02-11 13:08:41 -0800228 amd_fifo_setup(ap);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229 timing_setup(ap, adev, 0x40, adev->pio_mode, 4);
230}
231
232/**
233 * amd33_set_dmamode - set initial DMA mode data
234 * @ap: ATA interface
235 * @adev: ATA device
236 *
237 * Program the MWDMA/UDMA modes for the AMD and Nvidia
238 * chipset.
239 */
240
241static void amd33_set_dmamode(struct ata_port *ap, struct ata_device *adev)
242{
243 timing_setup(ap, adev, 0x40, adev->dma_mode, 1);
244}
245
246static void amd66_set_dmamode(struct ata_port *ap, struct ata_device *adev)
247{
248 timing_setup(ap, adev, 0x40, adev->dma_mode, 2);
249}
250
251static void amd100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
252{
253 timing_setup(ap, adev, 0x40, adev->dma_mode, 3);
254}
255
256static void amd133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
257{
258 timing_setup(ap, adev, 0x40, adev->dma_mode, 4);
259}
260
Tejun Heoce54d162007-12-18 16:33:07 +0900261/* Both host-side and drive-side detection results are worthless on NV
262 * PATAs. Ignore them and just follow what BIOS configured. Both the
263 * current configuration in PCI config reg and ACPI GTM result are
264 * cached during driver attach and are consulted to select transfer
265 * mode.
266 */
267static unsigned long nv_mode_filter(struct ata_device *dev,
268 unsigned long xfer_mask)
269{
270 static const unsigned int udma_mask_map[] =
271 { ATA_UDMA2, ATA_UDMA1, ATA_UDMA0, 0,
272 ATA_UDMA3, ATA_UDMA4, ATA_UDMA5, ATA_UDMA6 };
273 struct ata_port *ap = dev->link->ap;
274 char acpi_str[32] = "";
275 u32 saved_udma, udma;
276 const struct ata_acpi_gtm *gtm;
277 unsigned long bios_limit = 0, acpi_limit = 0, limit;
278
279 /* find out what BIOS configured */
280 udma = saved_udma = (unsigned long)ap->host->private_data;
281
282 if (ap->port_no == 0)
283 udma >>= 16;
284 if (dev->devno == 0)
285 udma >>= 8;
286
287 if ((udma & 0xc0) == 0xc0)
288 bios_limit = ata_pack_xfermask(0, 0, udma_mask_map[udma & 0x7]);
289
290 /* consult ACPI GTM too */
291 gtm = ata_acpi_init_gtm(ap);
292 if (gtm) {
293 acpi_limit = ata_acpi_gtm_xfermask(dev, gtm);
294
295 snprintf(acpi_str, sizeof(acpi_str), " (%u:%u:0x%x)",
296 gtm->drive[0].dma, gtm->drive[1].dma, gtm->flags);
297 }
298
299 /* be optimistic, EH can take care of things if something goes wrong */
300 limit = bios_limit | acpi_limit;
301
302 /* If PIO or DMA isn't configured at all, don't limit. Let EH
303 * handle it.
304 */
305 if (!(limit & ATA_MASK_PIO))
306 limit |= ATA_MASK_PIO;
307 if (!(limit & (ATA_MASK_MWDMA | ATA_MASK_UDMA)))
308 limit |= ATA_MASK_MWDMA | ATA_MASK_UDMA;
Robert Hancock90950a22009-09-12 23:54:47 -0600309 /* PIO4, MWDMA2, UDMA2 should always be supported regardless of
310 cable detection result */
311 limit |= ata_pack_xfermask(ATA_PIO4, ATA_MWDMA2, ATA_UDMA2);
Tejun Heoce54d162007-12-18 16:33:07 +0900312
Joe Perchesa9a79df2011-04-15 15:51:59 -0700313 ata_port_dbg(ap, "nv_mode_filter: 0x%lx&0x%lx->0x%lx, "
Tejun Heoce54d162007-12-18 16:33:07 +0900314 "BIOS=0x%lx (0x%x) ACPI=0x%lx%s\n",
315 xfer_mask, limit, xfer_mask & limit, bios_limit,
316 saved_udma, acpi_limit, acpi_str);
317
318 return xfer_mask & limit;
319}
Jeff Garzik669a5db2006-08-29 18:12:40 -0400320
321/**
322 * nv_probe_init - cable detection
Tejun Heocc0680a2007-08-06 18:36:23 +0900323 * @lin: ATA link
Jeff Garzik669a5db2006-08-29 18:12:40 -0400324 *
325 * Perform cable detection. The BIOS stores this in PCI config
326 * space for us.
327 */
328
Tejun Heocc0680a2007-08-06 18:36:23 +0900329static int nv_pre_reset(struct ata_link *link, unsigned long deadline)
Tejun Heod4b2bab2007-02-02 16:50:52 +0900330{
Alan Cox76ff3c62006-09-12 17:14:03 +0100331 static const struct pci_bits nv_enable_bits[] = {
332 { 0x50, 1, 0x02, 0x02 },
333 { 0x50, 1, 0x01, 0x01 }
334 };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400335
Tejun Heocc0680a2007-08-06 18:36:23 +0900336 struct ata_port *ap = link->ap;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400337 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400338
Alan Coxc9619222006-09-26 17:53:38 +0100339 if (!pci_test_config_bits(pdev, &nv_enable_bits[ap->port_no]))
340 return -ENOENT;
Alan Cox76ff3c62006-09-12 17:14:03 +0100341
Tejun Heo9363c382008-04-07 22:47:16 +0900342 return ata_sff_prereset(link, deadline);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400343}
344
Jeff Garzik669a5db2006-08-29 18:12:40 -0400345/**
346 * nv100_set_piomode - set initial PIO mode data
347 * @ap: ATA interface
348 * @adev: ATA device
349 *
350 * Program the AMD registers for PIO mode.
351 */
352
353static void nv100_set_piomode(struct ata_port *ap, struct ata_device *adev)
354{
355 timing_setup(ap, adev, 0x50, adev->pio_mode, 3);
356}
357
358static void nv133_set_piomode(struct ata_port *ap, struct ata_device *adev)
359{
360 timing_setup(ap, adev, 0x50, adev->pio_mode, 4);
361}
362
363/**
364 * nv100_set_dmamode - set initial DMA mode data
365 * @ap: ATA interface
366 * @adev: ATA device
367 *
368 * Program the MWDMA/UDMA modes for the AMD and Nvidia
369 * chipset.
370 */
371
372static void nv100_set_dmamode(struct ata_port *ap, struct ata_device *adev)
373{
374 timing_setup(ap, adev, 0x50, adev->dma_mode, 3);
375}
376
377static void nv133_set_dmamode(struct ata_port *ap, struct ata_device *adev)
378{
379 timing_setup(ap, adev, 0x50, adev->dma_mode, 4);
380}
381
Tejun Heoce54d162007-12-18 16:33:07 +0900382static void nv_host_stop(struct ata_host *host)
383{
384 u32 udma = (unsigned long)host->private_data;
385
386 /* restore PCI config register 0x60 */
387 pci_write_config_dword(to_pci_dev(host->dev), 0x60, udma);
388}
389
Jeff Garzik669a5db2006-08-29 18:12:40 -0400390static struct scsi_host_template amd_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900391 ATA_BMDMA_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400392};
393
Tejun Heo029cfd62008-03-25 12:22:49 +0900394static const struct ata_port_operations amd_base_port_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000395 .inherits = &ata_bmdma32_port_ops,
Tejun Heo887125e2008-03-25 12:22:49 +0900396 .prereset = amd_pre_reset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900397};
398
Jeff Garzik669a5db2006-08-29 18:12:40 -0400399static struct ata_port_operations amd33_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900400 .inherits = &amd_base_port_ops,
401 .cable_detect = ata_cable_40wire,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400402 .set_piomode = amd33_set_piomode,
403 .set_dmamode = amd33_set_dmamode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400404};
405
406static struct ata_port_operations amd66_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900407 .inherits = &amd_base_port_ops,
408 .cable_detect = ata_cable_unknown,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400409 .set_piomode = amd66_set_piomode,
410 .set_dmamode = amd66_set_dmamode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400411};
412
413static struct ata_port_operations amd100_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900414 .inherits = &amd_base_port_ops,
415 .cable_detect = ata_cable_unknown,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400416 .set_piomode = amd100_set_piomode,
417 .set_dmamode = amd100_set_dmamode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400418};
419
420static struct ata_port_operations amd133_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900421 .inherits = &amd_base_port_ops,
422 .cable_detect = amd_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400423 .set_piomode = amd133_set_piomode,
424 .set_dmamode = amd133_set_dmamode,
Tejun Heo029cfd62008-03-25 12:22:49 +0900425};
Jeff Garzik669a5db2006-08-29 18:12:40 -0400426
Tejun Heo029cfd62008-03-25 12:22:49 +0900427static const struct ata_port_operations nv_base_port_ops = {
428 .inherits = &ata_bmdma_port_ops,
429 .cable_detect = ata_cable_ignore,
430 .mode_filter = nv_mode_filter,
Tejun Heo887125e2008-03-25 12:22:49 +0900431 .prereset = nv_pre_reset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900432 .host_stop = nv_host_stop,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400433};
434
435static struct ata_port_operations nv100_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900436 .inherits = &nv_base_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400437 .set_piomode = nv100_set_piomode,
438 .set_dmamode = nv100_set_dmamode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400439};
440
441static struct ata_port_operations nv133_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900442 .inherits = &nv_base_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400443 .set_piomode = nv133_set_piomode,
444 .set_dmamode = nv133_set_dmamode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400445};
446
Alan Coxc48052c2009-02-11 13:08:41 -0800447static void amd_clear_fifo(struct pci_dev *pdev)
448{
449 u8 fifo;
450 /* Disable the FIFO, the FIFO logic will re-enable it as
451 appropriate */
452 pci_read_config_byte(pdev, 0x41, &fifo);
453 fifo &= 0x0F;
454 pci_write_config_byte(pdev, 0x41, fifo);
455}
456
Jeff Garzik669a5db2006-08-29 18:12:40 -0400457static int amd_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
458{
Tejun Heo1626aeb2007-05-04 12:43:58 +0200459 static const struct ata_port_info info[10] = {
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100460 { /* 0: AMD 7401 - no swdma */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400461 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100462 .pio_mask = ATA_PIO4,
463 .mwdma_mask = ATA_MWDMA2,
464 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400465 .port_ops = &amd33_port_ops
466 },
467 { /* 1: Early AMD7409 - no swdma */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400468 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100469 .pio_mask = ATA_PIO4,
470 .mwdma_mask = ATA_MWDMA2,
471 .udma_mask = ATA_UDMA4,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400472 .port_ops = &amd66_port_ops
473 },
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100474 { /* 2: AMD 7409 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400475 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100476 .pio_mask = ATA_PIO4,
477 .mwdma_mask = ATA_MWDMA2,
478 .udma_mask = ATA_UDMA4,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400479 .port_ops = &amd66_port_ops
480 },
481 { /* 3: AMD 7411 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400482 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100483 .pio_mask = ATA_PIO4,
484 .mwdma_mask = ATA_MWDMA2,
485 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400486 .port_ops = &amd100_port_ops
487 },
488 { /* 4: AMD 7441 */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400489 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100490 .pio_mask = ATA_PIO4,
491 .mwdma_mask = ATA_MWDMA2,
492 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400493 .port_ops = &amd100_port_ops
494 },
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100495 { /* 5: AMD 8111 - no swdma */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400496 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100497 .pio_mask = ATA_PIO4,
498 .mwdma_mask = ATA_MWDMA2,
499 .udma_mask = ATA_UDMA6,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400500 .port_ops = &amd133_port_ops
501 },
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100502 { /* 6: AMD 8111 UDMA 100 (Serenade) - no swdma */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400503 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100504 .pio_mask = ATA_PIO4,
505 .mwdma_mask = ATA_MWDMA2,
506 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400507 .port_ops = &amd133_port_ops
508 },
509 { /* 7: Nvidia Nforce */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400510 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100511 .pio_mask = ATA_PIO4,
512 .mwdma_mask = ATA_MWDMA2,
513 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400514 .port_ops = &nv100_port_ops
515 },
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100516 { /* 8: Nvidia Nforce2 and later - no swdma */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400517 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100518 .pio_mask = ATA_PIO4,
519 .mwdma_mask = ATA_MWDMA2,
520 .udma_mask = ATA_UDMA6,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400521 .port_ops = &nv133_port_ops
522 },
523 { /* 9: AMD CS5536 (Geode companion) */
Jeff Garzik1d2808f2007-05-28 06:59:48 -0400524 .flags = ATA_FLAG_SLAVE_POSS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100525 .pio_mask = ATA_PIO4,
526 .mwdma_mask = ATA_MWDMA2,
527 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400528 .port_ops = &amd100_port_ops
529 }
530 };
Tejun Heo887125e2008-03-25 12:22:49 +0900531 const struct ata_port_info *ppi[] = { NULL, NULL };
Jeff Garzik669a5db2006-08-29 18:12:40 -0400532 int type = id->driver_data;
Tejun Heo887125e2008-03-25 12:22:49 +0900533 void *hpriv = NULL;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400534 u8 fifo;
Tejun Heof08048e2008-03-25 12:22:47 +0900535 int rc;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400536
Joe Perches06296a12011-04-15 15:52:00 -0700537 ata_print_version_once(&pdev->dev, DRV_VERSION);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400538
Tejun Heof08048e2008-03-25 12:22:47 +0900539 rc = pcim_enable_device(pdev);
540 if (rc)
541 return rc;
542
Jeff Garzik669a5db2006-08-29 18:12:40 -0400543 pci_read_config_byte(pdev, 0x41, &fifo);
544
545 /* Check for AMD7409 without swdma errata and if found adjust type */
Auke Kok44c10132007-06-08 15:46:36 -0700546 if (type == 1 && pdev->revision > 0x7)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400547 type = 2;
548
Tejun Heoce54d162007-12-18 16:33:07 +0900549 /* Serenade ? */
550 if (type == 5 && pdev->subsystem_vendor == PCI_VENDOR_ID_AMD &&
551 pdev->subsystem_device == PCI_DEVICE_ID_AMD_SERENADE)
552 type = 6; /* UDMA 100 only */
553
554 /*
555 * Okay, type is determined now. Apply type-specific workarounds.
556 */
Tejun Heo887125e2008-03-25 12:22:49 +0900557 ppi[0] = &info[type];
Tejun Heoce54d162007-12-18 16:33:07 +0900558
559 if (type < 3)
Tejun Heo9363c382008-04-07 22:47:16 +0900560 ata_pci_bmdma_clear_simplex(pdev);
Alan Coxc48052c2009-02-11 13:08:41 -0800561 if (pdev->vendor == PCI_VENDOR_ID_AMD)
562 amd_clear_fifo(pdev);
Tejun Heoce54d162007-12-18 16:33:07 +0900563 /* Cable detection on Nvidia chips doesn't work too well,
564 * cache BIOS programmed UDMA mode.
565 */
566 if (type == 7 || type == 8) {
567 u32 udma;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400568
Tejun Heoce54d162007-12-18 16:33:07 +0900569 pci_read_config_dword(pdev, 0x60, &udma);
Tejun Heo887125e2008-03-25 12:22:49 +0900570 hpriv = (void *)(unsigned long)udma;
Tejun Heoce54d162007-12-18 16:33:07 +0900571 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400572
573 /* And fire it up */
Tejun Heo1c5afdf2010-05-19 22:10:22 +0200574 return ata_pci_bmdma_init_one(pdev, ppi, &amd_sht, hpriv, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400575}
576
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200577#ifdef CONFIG_PM_SLEEP
Alanc3041932006-11-27 16:21:24 +0000578static int amd_reinit_one(struct pci_dev *pdev)
579{
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900580 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heof08048e2008-03-25 12:22:47 +0900581 int rc;
582
583 rc = ata_pci_device_do_resume(pdev);
584 if (rc)
585 return rc;
586
Alanc3041932006-11-27 16:21:24 +0000587 if (pdev->vendor == PCI_VENDOR_ID_AMD) {
Alan Coxc48052c2009-02-11 13:08:41 -0800588 amd_clear_fifo(pdev);
Alanc3041932006-11-27 16:21:24 +0000589 if (pdev->device == PCI_DEVICE_ID_AMD_VIPER_7409 ||
590 pdev->device == PCI_DEVICE_ID_AMD_COBRA_7401)
Tejun Heo9363c382008-04-07 22:47:16 +0900591 ata_pci_bmdma_clear_simplex(pdev);
Alanc3041932006-11-27 16:21:24 +0000592 }
Tejun Heof08048e2008-03-25 12:22:47 +0900593 ata_host_resume(host);
594 return 0;
Alanc3041932006-11-27 16:21:24 +0000595}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900596#endif
Alanc3041932006-11-27 16:21:24 +0000597
Jeff Garzik669a5db2006-08-29 18:12:40 -0400598static const struct pci_device_id amd[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400599 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_COBRA_7401), 0 },
600 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7409), 1 },
601 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_VIPER_7411), 3 },
602 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_OPUS_7441), 4 },
603 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_8111_IDE), 5 },
604 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_IDE), 7 },
605 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2_IDE), 8 },
606 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_IDE), 8 },
607 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3_IDE), 8 },
608 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_IDE), 8 },
609 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_IDE), 8 },
610 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_IDE), 8 },
611 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_IDE), 8 },
612 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_IDE), 8 },
613 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_IDE), 8 },
Peer Chen05e28672006-11-02 17:58:21 -0500614 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP65_IDE), 8 },
615 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP67_IDE), 8 },
Peer Chen9f789752007-06-07 18:23:12 +0800616 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP73_IDE), 8 },
617 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP77_IDE), 8 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400618 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_IDE), 9 },
Andrey Korolyov591b6bb2017-08-10 13:21:14 +0300619 { PCI_VDEVICE(AMD, PCI_DEVICE_ID_AMD_CS5536_DEV_IDE), 9 },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400620
621 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400622};
623
624static struct pci_driver amd_pci_driver = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400625 .name = DRV_NAME,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400626 .id_table = amd,
627 .probe = amd_init_one,
Alanc3041932006-11-27 16:21:24 +0000628 .remove = ata_pci_remove_one,
Bartlomiej Zolnierkiewicz58eb8cd2014-05-07 17:17:44 +0200629#ifdef CONFIG_PM_SLEEP
Alanc3041932006-11-27 16:21:24 +0000630 .suspend = ata_pci_device_suspend,
631 .resume = amd_reinit_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900632#endif
Jeff Garzik669a5db2006-08-29 18:12:40 -0400633};
634
Axel Lin2fc75da2012-04-19 13:43:05 +0800635module_pci_driver(amd_pci_driver);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400636
Jeff Garzik669a5db2006-08-29 18:12:40 -0400637MODULE_AUTHOR("Alan Cox");
Alan Coxc9544bc2008-02-08 15:22:39 +0000638MODULE_DESCRIPTION("low-level driver for AMD and Nvidia PATA IDE");
Jeff Garzik669a5db2006-08-29 18:12:40 -0400639MODULE_LICENSE("GPL");
640MODULE_DEVICE_TABLE(pci, amd);
641MODULE_VERSION(DRV_VERSION);