blob: dcc736afde7791f7ac6afabe7da3ede986322d73 [file] [log] [blame]
Lee Jones82b0f4b2013-09-17 10:11:53 +01001/*
2 * Clock definitions for u8500 platform.
3 *
4 * Copyright (C) 2012 ST-Ericsson SA
5 * Author: Ulf Hansson <ulf.hansson@linaro.org>
6 *
7 * License terms: GNU General Public License (GPL) version 2
8 */
9
Lee Jonesdec759d2013-09-17 10:26:24 +010010#include <linux/of.h>
Lee Jones82b0f4b2013-09-17 10:11:53 +010011#include <linux/clk.h>
12#include <linux/clkdev.h>
13#include <linux/clk-provider.h>
14#include <linux/mfd/dbx500-prcmu.h>
15#include <linux/platform_data/clk-ux500.h>
16#include "clk.h"
17
Lee Jones2d080302013-09-17 10:31:39 +010018#define PRCC_NUM_PERIPH_CLUSTERS 6
19#define PRCC_PERIPHS_PER_CLUSTER 32
20
Lee Jonesf9fcb8e2013-09-17 10:30:19 +010021static struct clk *prcmu_clk[PRCMU_NUM_CLKS];
Lee Jones2d080302013-09-17 10:31:39 +010022static struct clk *prcc_pclk[(PRCC_NUM_PERIPH_CLUSTERS + 1) * PRCC_PERIPHS_PER_CLUSTER];
Lee Jonesf9fcb8e2013-09-17 10:30:19 +010023
Lee Jonesb4bdc812013-07-22 13:13:01 +010024#define PRCC_SHOW(clk, base, bit) \
25 clk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit]
Lee Jones2d080302013-09-17 10:31:39 +010026#define PRCC_PCLK_STORE(clk, base, bit) \
27 prcc_pclk[(base * PRCC_PERIPHS_PER_CLUSTER) + bit] = clk
Lee Jonesb4bdc812013-07-22 13:13:01 +010028
29struct clk *ux500_twocell_get(struct of_phandle_args *clkspec, void *data)
30{
31 struct clk **clk_data = data;
32 unsigned int base, bit;
33
34 if (clkspec->args_count != 2)
35 return ERR_PTR(-EINVAL);
36
37 base = clkspec->args[0];
38 bit = clkspec->args[1];
39
40 if (base != 1 && base != 2 && base != 3 && base != 5 && base != 6) {
41 pr_err("%s: invalid PRCC base %d\n", __func__, base);
42 return ERR_PTR(-EINVAL);
43 }
44
45 return PRCC_SHOW(clk_data, base, bit);
46}
47
Lee Jonesdec759d2013-09-17 10:26:24 +010048static const struct of_device_id u8500_clk_of_match[] = {
49 { .compatible = "stericsson,u8500-clks", },
50 { },
51};
52
Lee Jones82b0f4b2013-09-17 10:11:53 +010053void u8500_of_clk_init(u32 clkrst1_base, u32 clkrst2_base, u32 clkrst3_base,
54 u32 clkrst5_base, u32 clkrst6_base)
55{
56 struct prcmu_fw_version *fw_version;
Lee Jonesdec759d2013-09-17 10:26:24 +010057 struct device_node *np = NULL;
58 struct device_node *child = NULL;
Lee Jones82b0f4b2013-09-17 10:11:53 +010059 const char *sgaclk_parent = NULL;
60 struct clk *clk;
61
Lee Jonesdec759d2013-09-17 10:26:24 +010062 if (of_have_populated_dt())
63 np = of_find_matching_node(NULL, u8500_clk_of_match);
64 if (!np) {
65 pr_err("Either DT or U8500 Clock node not found\n");
66 return;
67 }
68
Lee Jones82b0f4b2013-09-17 10:11:53 +010069 /* Clock sources */
70 clk = clk_reg_prcmu_gate("soc0_pll", NULL, PRCMU_PLLSOC0,
71 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +010072 prcmu_clk[PRCMU_PLLSOC0] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +010073
74 clk = clk_reg_prcmu_gate("soc1_pll", NULL, PRCMU_PLLSOC1,
75 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +010076 prcmu_clk[PRCMU_PLLSOC1] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +010077
78 clk = clk_reg_prcmu_gate("ddr_pll", NULL, PRCMU_PLLDDR,
79 CLK_IS_ROOT|CLK_IGNORE_UNUSED);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +010080 prcmu_clk[PRCMU_PLLDDR] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +010081
82 /* FIXME: Add sys, ulp and int clocks here. */
83
84 clk = clk_register_fixed_rate(NULL, "rtc32k", "NULL",
85 CLK_IS_ROOT|CLK_IGNORE_UNUSED,
86 32768);
87
88 /* PRCMU clocks */
89 fw_version = prcmu_get_fw_version();
90 if (fw_version != NULL) {
91 switch (fw_version->project) {
92 case PRCMU_FW_PROJECT_U8500_C2:
93 case PRCMU_FW_PROJECT_U8520:
94 case PRCMU_FW_PROJECT_U8420:
95 sgaclk_parent = "soc0_pll";
96 break;
97 default:
98 break;
99 }
100 }
101
102 if (sgaclk_parent)
103 clk = clk_reg_prcmu_gate("sgclk", sgaclk_parent,
104 PRCMU_SGACLK, 0);
105 else
106 clk = clk_reg_prcmu_gate("sgclk", NULL,
107 PRCMU_SGACLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100108 prcmu_clk[PRCMU_SGACLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100109
110 clk = clk_reg_prcmu_gate("uartclk", NULL, PRCMU_UARTCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100111 prcmu_clk[PRCMU_UARTCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100112
113 clk = clk_reg_prcmu_gate("msp02clk", NULL, PRCMU_MSP02CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100114 prcmu_clk[PRCMU_MSP02CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100115
116 clk = clk_reg_prcmu_gate("msp1clk", NULL, PRCMU_MSP1CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100117 prcmu_clk[PRCMU_MSP1CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100118
119 clk = clk_reg_prcmu_gate("i2cclk", NULL, PRCMU_I2CCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100120 prcmu_clk[PRCMU_I2CCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100121
122 clk = clk_reg_prcmu_gate("slimclk", NULL, PRCMU_SLIMCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100123 prcmu_clk[PRCMU_SLIMCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100124
125 clk = clk_reg_prcmu_gate("per1clk", NULL, PRCMU_PER1CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100126 prcmu_clk[PRCMU_PER1CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100127
128 clk = clk_reg_prcmu_gate("per2clk", NULL, PRCMU_PER2CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100129 prcmu_clk[PRCMU_PER2CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100130
131 clk = clk_reg_prcmu_gate("per3clk", NULL, PRCMU_PER3CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100132 prcmu_clk[PRCMU_PER3CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100133
134 clk = clk_reg_prcmu_gate("per5clk", NULL, PRCMU_PER5CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100135 prcmu_clk[PRCMU_PER5CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100136
137 clk = clk_reg_prcmu_gate("per6clk", NULL, PRCMU_PER6CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100138 prcmu_clk[PRCMU_PER6CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100139
140 clk = clk_reg_prcmu_gate("per7clk", NULL, PRCMU_PER7CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100141 prcmu_clk[PRCMU_PER7CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100142
143 clk = clk_reg_prcmu_scalable("lcdclk", NULL, PRCMU_LCDCLK, 0,
144 CLK_IS_ROOT|CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100145 prcmu_clk[PRCMU_LCDCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100146
147 clk = clk_reg_prcmu_opp_gate("bmlclk", NULL, PRCMU_BMLCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100148 prcmu_clk[PRCMU_BMLCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100149
150 clk = clk_reg_prcmu_scalable("hsitxclk", NULL, PRCMU_HSITXCLK, 0,
151 CLK_IS_ROOT|CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100152 prcmu_clk[PRCMU_HSITXCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100153
154 clk = clk_reg_prcmu_scalable("hsirxclk", NULL, PRCMU_HSIRXCLK, 0,
155 CLK_IS_ROOT|CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100156 prcmu_clk[PRCMU_HSIRXCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100157
158 clk = clk_reg_prcmu_scalable("hdmiclk", NULL, PRCMU_HDMICLK, 0,
159 CLK_IS_ROOT|CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100160 prcmu_clk[PRCMU_HDMICLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100161
162 clk = clk_reg_prcmu_gate("apeatclk", NULL, PRCMU_APEATCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100163 prcmu_clk[PRCMU_APEATCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100164
165 clk = clk_reg_prcmu_gate("apetraceclk", NULL, PRCMU_APETRACECLK,
166 CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100167 prcmu_clk[PRCMU_APETRACECLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100168
169 clk = clk_reg_prcmu_gate("mcdeclk", NULL, PRCMU_MCDECLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100170 prcmu_clk[PRCMU_MCDECLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100171
172 clk = clk_reg_prcmu_opp_gate("ipi2cclk", NULL, PRCMU_IPI2CCLK,
173 CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100174 prcmu_clk[PRCMU_IPI2CCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100175
176 clk = clk_reg_prcmu_gate("dsialtclk", NULL, PRCMU_DSIALTCLK,
177 CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100178 prcmu_clk[PRCMU_DSIALTCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100179
180 clk = clk_reg_prcmu_gate("dmaclk", NULL, PRCMU_DMACLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100181 prcmu_clk[PRCMU_DMACLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100182
183 clk = clk_reg_prcmu_gate("b2r2clk", NULL, PRCMU_B2R2CLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100184 prcmu_clk[PRCMU_B2R2CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100185
186 clk = clk_reg_prcmu_scalable("tvclk", NULL, PRCMU_TVCLK, 0,
187 CLK_IS_ROOT|CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100188 prcmu_clk[PRCMU_TVCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100189
190 clk = clk_reg_prcmu_gate("sspclk", NULL, PRCMU_SSPCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100191 prcmu_clk[PRCMU_SSPCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100192
193 clk = clk_reg_prcmu_gate("rngclk", NULL, PRCMU_RNGCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100194 prcmu_clk[PRCMU_RNGCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100195
196 clk = clk_reg_prcmu_gate("uiccclk", NULL, PRCMU_UICCCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100197 prcmu_clk[PRCMU_UICCCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100198
199 clk = clk_reg_prcmu_gate("timclk", NULL, PRCMU_TIMCLK, CLK_IS_ROOT);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100200 prcmu_clk[PRCMU_TIMCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100201
202 clk = clk_reg_prcmu_opp_volt_scalable("sdmmcclk", NULL, PRCMU_SDMMCCLK,
203 100000000,
204 CLK_IS_ROOT|CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100205 prcmu_clk[PRCMU_SDMMCCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100206
207 clk = clk_reg_prcmu_scalable("dsi_pll", "hdmiclk",
208 PRCMU_PLLDSI, 0, CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100209 prcmu_clk[PRCMU_PLLDSI] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100210
211 clk = clk_reg_prcmu_scalable("dsi0clk", "dsi_pll",
212 PRCMU_DSI0CLK, 0, CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100213 prcmu_clk[PRCMU_DSI0CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100214
215 clk = clk_reg_prcmu_scalable("dsi1clk", "dsi_pll",
216 PRCMU_DSI1CLK, 0, CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100217 prcmu_clk[PRCMU_DSI1CLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100218
219 clk = clk_reg_prcmu_scalable("dsi0escclk", "tvclk",
220 PRCMU_DSI0ESCCLK, 0, CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100221 prcmu_clk[PRCMU_DSI0ESCCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100222
223 clk = clk_reg_prcmu_scalable("dsi1escclk", "tvclk",
224 PRCMU_DSI1ESCCLK, 0, CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100225 prcmu_clk[PRCMU_DSI1ESCCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100226
227 clk = clk_reg_prcmu_scalable("dsi2escclk", "tvclk",
228 PRCMU_DSI2ESCCLK, 0, CLK_SET_RATE_GATE);
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100229 prcmu_clk[PRCMU_DSI2ESCCLK] = clk;
Lee Jones82b0f4b2013-09-17 10:11:53 +0100230
231 clk = clk_reg_prcmu_scalable_rate("armss", NULL,
232 PRCMU_ARMSS, 0, CLK_IS_ROOT|CLK_IGNORE_UNUSED);
233
234 clk = clk_register_fixed_factor(NULL, "smp_twd", "armss",
235 CLK_IGNORE_UNUSED, 1, 2);
236
237 /*
238 * FIXME: Add special handled PRCMU clocks here:
239 * 1. clkout0yuv, use PRCMU as parent + need regulator + pinctrl.
240 * 2. ab9540_clkout1yuv, see clkout0yuv
241 */
242
243 /* PRCC P-clocks */
244 clk = clk_reg_prcc_pclk("p1_pclk0", "per1clk", clkrst1_base,
245 BIT(0), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100246 PRCC_PCLK_STORE(clk, 1, 0);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100247
248 clk = clk_reg_prcc_pclk("p1_pclk1", "per1clk", clkrst1_base,
249 BIT(1), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100250 PRCC_PCLK_STORE(clk, 1, 1);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100251
252 clk = clk_reg_prcc_pclk("p1_pclk2", "per1clk", clkrst1_base,
253 BIT(2), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100254 PRCC_PCLK_STORE(clk, 1, 2);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100255
256 clk = clk_reg_prcc_pclk("p1_pclk3", "per1clk", clkrst1_base,
257 BIT(3), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100258 PRCC_PCLK_STORE(clk, 1, 3);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100259
260 clk = clk_reg_prcc_pclk("p1_pclk4", "per1clk", clkrst1_base,
261 BIT(4), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100262 PRCC_PCLK_STORE(clk, 1, 4);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100263
264 clk = clk_reg_prcc_pclk("p1_pclk5", "per1clk", clkrst1_base,
265 BIT(5), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100266 PRCC_PCLK_STORE(clk, 1, 5);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100267
268 clk = clk_reg_prcc_pclk("p1_pclk6", "per1clk", clkrst1_base,
269 BIT(6), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100270 PRCC_PCLK_STORE(clk, 1, 6);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100271
272 clk = clk_reg_prcc_pclk("p1_pclk7", "per1clk", clkrst1_base,
273 BIT(7), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100274 PRCC_PCLK_STORE(clk, 1, 7);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100275
276 clk = clk_reg_prcc_pclk("p1_pclk8", "per1clk", clkrst1_base,
277 BIT(8), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100278 PRCC_PCLK_STORE(clk, 1, 8);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100279
280 clk = clk_reg_prcc_pclk("p1_pclk9", "per1clk", clkrst1_base,
281 BIT(9), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100282 PRCC_PCLK_STORE(clk, 1, 9);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100283
284 clk = clk_reg_prcc_pclk("p1_pclk10", "per1clk", clkrst1_base,
285 BIT(10), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100286 PRCC_PCLK_STORE(clk, 1, 10);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100287
288 clk = clk_reg_prcc_pclk("p1_pclk11", "per1clk", clkrst1_base,
289 BIT(11), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100290 PRCC_PCLK_STORE(clk, 1, 11);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100291
292 clk = clk_reg_prcc_pclk("p2_pclk0", "per2clk", clkrst2_base,
293 BIT(0), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100294 PRCC_PCLK_STORE(clk, 2, 0);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100295
296 clk = clk_reg_prcc_pclk("p2_pclk1", "per2clk", clkrst2_base,
297 BIT(1), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100298 PRCC_PCLK_STORE(clk, 2, 1);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100299
300 clk = clk_reg_prcc_pclk("p2_pclk2", "per2clk", clkrst2_base,
301 BIT(2), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100302 PRCC_PCLK_STORE(clk, 2, 2);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100303
304 clk = clk_reg_prcc_pclk("p2_pclk3", "per2clk", clkrst2_base,
305 BIT(3), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100306 PRCC_PCLK_STORE(clk, 2, 3);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100307
308 clk = clk_reg_prcc_pclk("p2_pclk4", "per2clk", clkrst2_base,
309 BIT(4), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100310 PRCC_PCLK_STORE(clk, 2, 4);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100311
312 clk = clk_reg_prcc_pclk("p2_pclk5", "per2clk", clkrst2_base,
313 BIT(5), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100314 PRCC_PCLK_STORE(clk, 2, 5);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100315
316 clk = clk_reg_prcc_pclk("p2_pclk6", "per2clk", clkrst2_base,
317 BIT(6), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100318 PRCC_PCLK_STORE(clk, 2, 6);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100319
320 clk = clk_reg_prcc_pclk("p2_pclk7", "per2clk", clkrst2_base,
321 BIT(7), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100322 PRCC_PCLK_STORE(clk, 2, 7);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100323
324 clk = clk_reg_prcc_pclk("p2_pclk8", "per2clk", clkrst2_base,
325 BIT(8), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100326 PRCC_PCLK_STORE(clk, 2, 8);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100327
328 clk = clk_reg_prcc_pclk("p2_pclk9", "per2clk", clkrst2_base,
329 BIT(9), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100330 PRCC_PCLK_STORE(clk, 2, 9);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100331
332 clk = clk_reg_prcc_pclk("p2_pclk10", "per2clk", clkrst2_base,
333 BIT(10), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100334 PRCC_PCLK_STORE(clk, 2, 10);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100335
336 clk = clk_reg_prcc_pclk("p2_pclk11", "per2clk", clkrst2_base,
337 BIT(11), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100338 PRCC_PCLK_STORE(clk, 2, 1);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100339
340 clk = clk_reg_prcc_pclk("p2_pclk12", "per2clk", clkrst2_base,
341 BIT(12), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100342 PRCC_PCLK_STORE(clk, 2, 12);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100343
344 clk = clk_reg_prcc_pclk("p3_pclk0", "per3clk", clkrst3_base,
345 BIT(0), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100346 PRCC_PCLK_STORE(clk, 3, 0);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100347
348 clk = clk_reg_prcc_pclk("p3_pclk1", "per3clk", clkrst3_base,
349 BIT(1), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100350 PRCC_PCLK_STORE(clk, 3, 1);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100351
352 clk = clk_reg_prcc_pclk("p3_pclk2", "per3clk", clkrst3_base,
353 BIT(2), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100354 PRCC_PCLK_STORE(clk, 3, 2);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100355
356 clk = clk_reg_prcc_pclk("p3_pclk3", "per3clk", clkrst3_base,
357 BIT(3), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100358 PRCC_PCLK_STORE(clk, 3, 3);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100359
360 clk = clk_reg_prcc_pclk("p3_pclk4", "per3clk", clkrst3_base,
361 BIT(4), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100362 PRCC_PCLK_STORE(clk, 3, 4);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100363
364 clk = clk_reg_prcc_pclk("p3_pclk5", "per3clk", clkrst3_base,
365 BIT(5), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100366 PRCC_PCLK_STORE(clk, 3, 5);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100367
368 clk = clk_reg_prcc_pclk("p3_pclk6", "per3clk", clkrst3_base,
369 BIT(6), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100370 PRCC_PCLK_STORE(clk, 3, 6);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100371
372 clk = clk_reg_prcc_pclk("p3_pclk7", "per3clk", clkrst3_base,
373 BIT(7), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100374 PRCC_PCLK_STORE(clk, 3, 7);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100375
376 clk = clk_reg_prcc_pclk("p3_pclk8", "per3clk", clkrst3_base,
377 BIT(8), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100378 PRCC_PCLK_STORE(clk, 3, 8);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100379
380 clk = clk_reg_prcc_pclk("p5_pclk0", "per5clk", clkrst5_base,
381 BIT(0), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100382 PRCC_PCLK_STORE(clk, 5, 0);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100383
384 clk = clk_reg_prcc_pclk("p5_pclk1", "per5clk", clkrst5_base,
385 BIT(1), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100386 PRCC_PCLK_STORE(clk, 5, 1);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100387
388 clk = clk_reg_prcc_pclk("p6_pclk0", "per6clk", clkrst6_base,
389 BIT(0), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100390 PRCC_PCLK_STORE(clk, 6, 0);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100391
392 clk = clk_reg_prcc_pclk("p6_pclk1", "per6clk", clkrst6_base,
393 BIT(1), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100394 PRCC_PCLK_STORE(clk, 6, 1);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100395
396 clk = clk_reg_prcc_pclk("p6_pclk2", "per6clk", clkrst6_base,
397 BIT(2), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100398 PRCC_PCLK_STORE(clk, 6, 2);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100399
400 clk = clk_reg_prcc_pclk("p6_pclk3", "per6clk", clkrst6_base,
401 BIT(3), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100402 PRCC_PCLK_STORE(clk, 6, 3);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100403
404 clk = clk_reg_prcc_pclk("p6_pclk4", "per6clk", clkrst6_base,
405 BIT(4), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100406 PRCC_PCLK_STORE(clk, 6, 4);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100407
408 clk = clk_reg_prcc_pclk("p6_pclk5", "per6clk", clkrst6_base,
409 BIT(5), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100410 PRCC_PCLK_STORE(clk, 6, 5);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100411
412 clk = clk_reg_prcc_pclk("p6_pclk6", "per6clk", clkrst6_base,
413 BIT(6), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100414 PRCC_PCLK_STORE(clk, 6, 6);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100415
416 clk = clk_reg_prcc_pclk("p6_pclk7", "per6clk", clkrst6_base,
417 BIT(7), 0);
Lee Jones2d080302013-09-17 10:31:39 +0100418 PRCC_PCLK_STORE(clk, 6, 7);
Lee Jones82b0f4b2013-09-17 10:11:53 +0100419
420 /* PRCC K-clocks
421 *
422 * FIXME: Some drivers requires PERPIH[n| to be automatically enabled
423 * by enabling just the K-clock, even if it is not a valid parent to
424 * the K-clock. Until drivers get fixed we might need some kind of
425 * "parent muxed join".
426 */
427
428 /* Periph1 */
429 clk = clk_reg_prcc_kclk("p1_uart0_kclk", "uartclk",
430 clkrst1_base, BIT(0), CLK_SET_RATE_GATE);
431
432 clk = clk_reg_prcc_kclk("p1_uart1_kclk", "uartclk",
433 clkrst1_base, BIT(1), CLK_SET_RATE_GATE);
434
435 clk = clk_reg_prcc_kclk("p1_i2c1_kclk", "i2cclk",
436 clkrst1_base, BIT(2), CLK_SET_RATE_GATE);
437
438 clk = clk_reg_prcc_kclk("p1_msp0_kclk", "msp02clk",
439 clkrst1_base, BIT(3), CLK_SET_RATE_GATE);
440
441 clk = clk_reg_prcc_kclk("p1_msp1_kclk", "msp1clk",
442 clkrst1_base, BIT(4), CLK_SET_RATE_GATE);
443
444 clk = clk_reg_prcc_kclk("p1_sdi0_kclk", "sdmmcclk",
445 clkrst1_base, BIT(5), CLK_SET_RATE_GATE);
446
447 clk = clk_reg_prcc_kclk("p1_i2c2_kclk", "i2cclk",
448 clkrst1_base, BIT(6), CLK_SET_RATE_GATE);
449
450 clk = clk_reg_prcc_kclk("p1_slimbus0_kclk", "slimclk",
451 clkrst1_base, BIT(8), CLK_SET_RATE_GATE);
452
453 clk = clk_reg_prcc_kclk("p1_i2c4_kclk", "i2cclk",
454 clkrst1_base, BIT(9), CLK_SET_RATE_GATE);
455
456 clk = clk_reg_prcc_kclk("p1_msp3_kclk", "msp1clk",
457 clkrst1_base, BIT(10), CLK_SET_RATE_GATE);
458
459 /* Periph2 */
460 clk = clk_reg_prcc_kclk("p2_i2c3_kclk", "i2cclk",
461 clkrst2_base, BIT(0), CLK_SET_RATE_GATE);
462
463 clk = clk_reg_prcc_kclk("p2_sdi4_kclk", "sdmmcclk",
464 clkrst2_base, BIT(2), CLK_SET_RATE_GATE);
465
466 clk = clk_reg_prcc_kclk("p2_msp2_kclk", "msp02clk",
467 clkrst2_base, BIT(3), CLK_SET_RATE_GATE);
468
469 clk = clk_reg_prcc_kclk("p2_sdi1_kclk", "sdmmcclk",
470 clkrst2_base, BIT(4), CLK_SET_RATE_GATE);
471
472 clk = clk_reg_prcc_kclk("p2_sdi3_kclk", "sdmmcclk",
473 clkrst2_base, BIT(5), CLK_SET_RATE_GATE);
474
475 /* Note that rate is received from parent. */
476 clk = clk_reg_prcc_kclk("p2_ssirx_kclk", "hsirxclk",
477 clkrst2_base, BIT(6),
478 CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
479 clk = clk_reg_prcc_kclk("p2_ssitx_kclk", "hsitxclk",
480 clkrst2_base, BIT(7),
481 CLK_SET_RATE_GATE|CLK_SET_RATE_PARENT);
482
483 /* Periph3 */
484 clk = clk_reg_prcc_kclk("p3_ssp0_kclk", "sspclk",
485 clkrst3_base, BIT(1), CLK_SET_RATE_GATE);
486
487 clk = clk_reg_prcc_kclk("p3_ssp1_kclk", "sspclk",
488 clkrst3_base, BIT(2), CLK_SET_RATE_GATE);
489
490 clk = clk_reg_prcc_kclk("p3_i2c0_kclk", "i2cclk",
491 clkrst3_base, BIT(3), CLK_SET_RATE_GATE);
492
493 clk = clk_reg_prcc_kclk("p3_sdi2_kclk", "sdmmcclk",
494 clkrst3_base, BIT(4), CLK_SET_RATE_GATE);
495
496 clk = clk_reg_prcc_kclk("p3_ske_kclk", "rtc32k",
497 clkrst3_base, BIT(5), CLK_SET_RATE_GATE);
498
499 clk = clk_reg_prcc_kclk("p3_uart2_kclk", "uartclk",
500 clkrst3_base, BIT(6), CLK_SET_RATE_GATE);
501
502 clk = clk_reg_prcc_kclk("p3_sdi5_kclk", "sdmmcclk",
503 clkrst3_base, BIT(7), CLK_SET_RATE_GATE);
504
505 /* Periph6 */
506 clk = clk_reg_prcc_kclk("p3_rng_kclk", "rngclk",
507 clkrst6_base, BIT(0), CLK_SET_RATE_GATE);
Lee Jonesdec759d2013-09-17 10:26:24 +0100508
509 for_each_child_of_node(np, child) {
Lee Jonesf9fcb8e2013-09-17 10:30:19 +0100510 static struct clk_onecell_data clk_data;
511
512 if (!of_node_cmp(child->name, "prcmu-clock")) {
513 clk_data.clks = prcmu_clk;
514 clk_data.clk_num = ARRAY_SIZE(prcmu_clk);
515 of_clk_add_provider(child, of_clk_src_onecell_get, &clk_data);
516 }
Lee Jones2d080302013-09-17 10:31:39 +0100517 if (!of_node_cmp(child->name, "prcc-periph-clock"))
518 of_clk_add_provider(child, ux500_twocell_get, prcc_pclk);
Lee Jonesdec759d2013-09-17 10:26:24 +0100519 }
Lee Jones82b0f4b2013-09-17 10:11:53 +0100520}