blob: d12123a6576b97e143b1abfd2958ea5c9d7ab470 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040023#include <linux/completion.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "debug.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080026#include "common.h"
27
28/*
29 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
30 * should rely on this file or its contents.
31 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070036
Ming Lei13bda122009-12-29 22:57:28 +080037#define ito64(x) (sizeof(x) == 1) ? \
Sujith394cf0a2009-02-09 13:26:54 +053038 (((unsigned long long int)(x)) & (0xff)) : \
Ming Lei13bda122009-12-29 22:57:28 +080039 (sizeof(x) == 2) ? \
Sujith394cf0a2009-02-09 13:26:54 +053040 (((unsigned long long int)(x)) & 0xffff) : \
Ming Lei13bda122009-12-29 22:57:28 +080041 ((sizeof(x) == 4) ? \
Sujith394cf0a2009-02-09 13:26:54 +053042 (((unsigned long long int)(x)) & 0xffffffff) : \
43 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070044
Sujith394cf0a2009-02-09 13:26:54 +053045/* increment with wrap-around */
46#define INCR(_l, _sz) do { \
47 (_l)++; \
48 (_l) &= ((_sz) - 1); \
49 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070050
Sujith394cf0a2009-02-09 13:26:54 +053051/* decrement with wrap-around */
52#define DECR(_l, _sz) do { \
53 (_l)--; \
54 (_l) &= ((_sz) - 1); \
55 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Sujith394cf0a2009-02-09 13:26:54 +053057#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058
Sujith394cf0a2009-02-09 13:26:54 +053059#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
Sujith394cf0a2009-02-09 13:26:54 +053064struct ath_config {
65 u32 ath_aggr_prot;
66 u16 txpowlimit;
67 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070068};
69
Sujith394cf0a2009-02-09 13:26:54 +053070/*************************/
71/* Descriptor Management */
72/*************************/
73
74#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053075 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053076 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
Sujitha119cc42009-03-30 15:28:38 +053082#define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
Sujith394cf0a2009-02-09 13:26:54 +053086/**
87 * enum buffer_type - Buffer type flags
88 *
Sujith394cf0a2009-02-09 13:26:54 +053089 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
92 * @BUF_RETRY: Indicates whether the buffer is retried
93 * @BUF_XRETRY: To denote excessive retries of the buffer
94 */
95enum buffer_type {
Sujith394cf0a2009-02-09 13:26:54 +053096 BUF_AMPDU = BIT(2),
97 BUF_AGGR = BIT(3),
98 BUF_RETRY = BIT(4),
99 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700100};
101
Sujith394cf0a2009-02-09 13:26:54 +0530102#define bf_retries bf_state.bfs_retries
Sujith394cf0a2009-02-09 13:26:54 +0530103#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
104#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
105#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
106#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700107
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400108#define ATH_TXSTATUS_RING_SIZE 64
109
Sujith394cf0a2009-02-09 13:26:54 +0530110struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400111 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +0530112 dma_addr_t dd_desc_paddr;
113 u32 dd_desc_len;
114 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530115};
116
117int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
118 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -0400119 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530120void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
121 struct list_head *head);
122
123/***********/
124/* RX / TX */
125/***********/
126
127#define ATH_MAX_ANTENNA 3
128#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +0530129#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +0200130#define ATH_TXBUF_RESERVE 5
131#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +0530132#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530133#define ATH_MGT_TXMAXTRY 4
Sujith394cf0a2009-02-09 13:26:54 +0530134
135#define TID_TO_WME_AC(_tid) \
136 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
137 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
138 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
139 WME_AC_VO)
140
Sujith394cf0a2009-02-09 13:26:54 +0530141#define ADDBA_EXCHANGE_ATTEMPTS 10
142#define ATH_AGGR_DELIM_SZ 4
143#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
144/* number of delimiters for encryption padding */
145#define ATH_AGGR_ENCRYPTDELIM 10
146/* minimum h/w qdepth to be sustained to maximize aggregation */
147#define ATH_AGGR_MIN_QDEPTH 2
148#define ATH_AMPDU_SUBFRAME_DEFAULT 32
Sujith394cf0a2009-02-09 13:26:54 +0530149
150#define IEEE80211_SEQ_SEQ_SHIFT 4
151#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530152#define IEEE80211_WEP_IVLEN 3
153#define IEEE80211_WEP_KIDLEN 1
154#define IEEE80211_WEP_CRCLEN 4
155#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
156 (IEEE80211_WEP_IVLEN + \
157 IEEE80211_WEP_KIDLEN + \
158 IEEE80211_WEP_CRCLEN))
159
160/* return whether a bit at index _n in bitmap _bm is set
161 * _sz is the size of the bitmap */
162#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
163 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
164
165/* return block-ack bitmap index given sequence and starting sequence */
166#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
167
168/* returns delimiter padding required given the packet length */
169#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800170 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
171 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530172
173#define BAW_WITHIN(_start, _bawsz, _seqno) \
174 ((((_seqno) - (_start)) & 4095) < (_bawsz))
175
Sujith394cf0a2009-02-09 13:26:54 +0530176#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
177
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400178#define ATH_TX_COMPLETE_POLL_INT 1000
179
Sujith394cf0a2009-02-09 13:26:54 +0530180enum ATH_AGGR_STATUS {
181 ATH_AGGR_DONE,
182 ATH_AGGR_BAW_CLOSED,
183 ATH_AGGR_LIMITED,
184};
185
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400186#define ATH_TXFIFO_DEPTH 8
Sujith394cf0a2009-02-09 13:26:54 +0530187struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530188 u32 axq_qnum;
189 u32 *axq_link;
190 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530191 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530192 u32 axq_depth;
Sujith17d79042009-02-09 13:27:03 +0530193 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400194 bool axq_tx_inprogress;
Sujith394cf0a2009-02-09 13:26:54 +0530195 struct list_head axq_acq;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400196 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
197 struct list_head txq_fifo_pending;
198 u8 txq_headidx;
199 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100200 int pending_frames;
Sujith394cf0a2009-02-09 13:26:54 +0530201};
202
Sujith93ef24b2010-05-20 15:34:40 +0530203struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100204 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530205 int sched;
Sujith93ef24b2010-05-20 15:34:40 +0530206 struct list_head list;
207 struct list_head tid_q;
208};
209
210struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530211 int bfs_retries;
212 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400213 u8 bfs_paprd;
Felix Fietkau61117f02010-11-11 03:18:36 +0100214 enum ath9k_internal_frame_type bfs_ftype;
Sujith93ef24b2010-05-20 15:34:40 +0530215};
216
217struct ath_buf {
218 struct list_head list;
219 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
220 an aggregate) */
221 struct ath_buf *bf_next; /* next subframe in the aggregate */
222 struct sk_buff *bf_mpdu; /* enclosing frame structure */
223 void *bf_desc; /* virtual addr of desc */
224 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700225 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Sujith93ef24b2010-05-20 15:34:40 +0530226 bool bf_stale;
Sujith93ef24b2010-05-20 15:34:40 +0530227 u16 bf_flags;
228 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530229 struct ath_wiphy *aphy;
230};
231
232struct ath_atx_tid {
233 struct list_head list;
234 struct list_head buf_q;
235 struct ath_node *an;
236 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200237 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530238 u16 seq_start;
239 u16 seq_next;
240 u16 baw_size;
241 int tidno;
242 int baw_head; /* first un-acked tx buffer */
243 int baw_tail; /* next unused tx buffer slot */
244 int sched;
245 int paused;
246 u8 state;
247};
248
249struct ath_node {
250 struct ath_common *common;
251 struct ath_atx_tid tid[WME_NUM_TID];
252 struct ath_atx_ac ac[WME_NUM_AC];
253 u16 maxampdu;
254 u8 mpdudensity;
Sujith93ef24b2010-05-20 15:34:40 +0530255};
256
Sujith394cf0a2009-02-09 13:26:54 +0530257#define AGGR_CLEANUP BIT(1)
258#define AGGR_ADDBA_COMPLETE BIT(2)
259#define AGGR_ADDBA_PROGRESS BIT(3)
260
Sujith394cf0a2009-02-09 13:26:54 +0530261struct ath_tx_control {
262 struct ath_txq *txq;
263 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200264 enum ath9k_internal_frame_type frame_type;
Felix Fietkau04caf862010-11-14 15:20:12 +0100265 int frmlen;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400266 u8 paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530267};
268
Sujith394cf0a2009-02-09 13:26:54 +0530269#define ATH_TX_ERROR 0x01
270#define ATH_TX_XRETRY 0x02
271#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530272
Sujith394cf0a2009-02-09 13:26:54 +0530273struct ath_tx {
274 u16 seq_no;
275 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530276 spinlock_t txbuflock;
277 struct list_head txbuf;
278 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
279 struct ath_descdma txdma;
Felix Fietkau066dae92010-11-07 14:59:39 +0100280 struct ath_txq *txq_map[WME_NUM_AC];
Sujith394cf0a2009-02-09 13:26:54 +0530281};
282
Felix Fietkaub5c804752010-04-15 17:38:48 -0400283struct ath_rx_edma {
284 struct sk_buff_head rx_fifo;
285 struct sk_buff_head rx_buffers;
286 u32 rx_fifo_hwsize;
287};
288
Sujith394cf0a2009-02-09 13:26:54 +0530289struct ath_rx {
290 u8 defant;
291 u8 rxotherant;
292 u32 *rxlink;
Sujith394cf0a2009-02-09 13:26:54 +0530293 unsigned int rxfilter;
Sujith394cf0a2009-02-09 13:26:54 +0530294 spinlock_t rxbuflock;
295 struct list_head rxbuf;
296 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400297 struct ath_buf *rx_bufptr;
298 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Sujith394cf0a2009-02-09 13:26:54 +0530299};
300
301int ath_startrecv(struct ath_softc *sc);
302bool ath_stoprecv(struct ath_softc *sc);
303void ath_flushrecv(struct ath_softc *sc);
304u32 ath_calcrxfilter(struct ath_softc *sc);
305int ath_rx_init(struct ath_softc *sc, int nbufs);
306void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400307int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530308struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
309void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530310void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
311void ath_draintxq(struct ath_softc *sc,
312 struct ath_txq *txq, bool retry_tx);
313void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
314void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
315void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
316int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530317void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530318int ath_txq_update(struct ath_softc *sc, int qnum,
319 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200320int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530321 struct ath_tx_control *txctl);
322void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400323void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200324int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
325 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530326void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530327void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
328
329/********/
Sujith17d79042009-02-09 13:27:03 +0530330/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530331/********/
332
Sujith17d79042009-02-09 13:27:03 +0530333struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530334 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200335 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530336 enum nl80211_iftype av_opmode;
337 struct ath_buf *av_bcbuf;
338 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200339 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530340};
341
342/*******************/
343/* Beacon Handling */
344/*******************/
345
346/*
347 * Regardless of the number of beacons we stagger, (i.e. regardless of the
348 * number of BSSIDs) if a given beacon does not go out even after waiting this
349 * number of beacon intervals, the game's up.
350 */
351#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200352#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530353#define ATH_DEFAULT_BINTVAL 100 /* TU */
354#define ATH_DEFAULT_BMISS_LIMIT 10
355#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
356
357struct ath_beacon_config {
358 u16 beacon_interval;
359 u16 listen_interval;
360 u16 dtim_period;
361 u16 bmiss_timeout;
362 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530363};
364
Sujith394cf0a2009-02-09 13:26:54 +0530365struct ath_beacon {
366 enum {
367 OK, /* no change needed */
368 UPDATE, /* update pending */
369 COMMIT /* beacon sent, commit change */
370 } updateslot; /* slot time update fsm */
371
372 u32 beaconq;
373 u32 bmisscnt;
374 u32 ast_be_xmit;
375 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200376 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200377 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530378 int slottime;
379 int slotupdate;
380 struct ath9k_tx_queue_info beacon_qi;
381 struct ath_descdma bdma;
382 struct ath_txq *cabq;
383 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700384};
385
Sujith9fc9ab02009-03-03 10:16:51 +0530386void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200387void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200388int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530389void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Vivek Natarajan94db2932009-11-25 12:01:54 +0530390int ath_beaconq_config(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700391
Sujith394cf0a2009-02-09 13:26:54 +0530392/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530393/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530394/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530395
Sujith20977d32009-02-20 15:13:28 +0530396#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
397#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400398#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
399#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200400#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530401#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
402#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530403
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700404#define ATH_PAPRD_TIMEOUT 100 /* msecs */
405
Felix Fietkau347809f2010-07-02 00:09:52 +0200406void ath_hw_check(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400407void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530408void ath_ani_calibrate(unsigned long data);
409
Sujith0fca65c2010-01-08 10:36:00 +0530410/**********/
411/* BTCOEX */
412/**********/
413
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700414struct ath_btcoex {
415 bool hw_timer_enabled;
416 spinlock_t btcoex_lock;
417 struct timer_list period_timer; /* Timer for BT period */
418 u32 bt_priority_cnt;
419 unsigned long bt_priority_time;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700420 int bt_stomp_type; /* Types of BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700421 u32 btcoex_no_stomp; /* in usec */
422 u32 btcoex_period; /* in usec */
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530423 u32 btscan_no_stomp; /* in usec */
Luis R. Rodriguez75d78392009-09-09 04:00:10 -0700424 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700425};
426
Sujith0fca65c2010-01-08 10:36:00 +0530427int ath_init_btcoex_timer(struct ath_softc *sc);
428void ath9k_btcoex_timer_resume(struct ath_softc *sc);
429void ath9k_btcoex_timer_pause(struct ath_softc *sc);
430
Sujith394cf0a2009-02-09 13:26:54 +0530431/********************/
432/* LED Control */
433/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530434
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530435#define ATH_LED_PIN_DEF 1
436#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530437#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
438#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530439
Sujith394cf0a2009-02-09 13:26:54 +0530440enum ath_led_type {
441 ATH_LED_RADIO,
442 ATH_LED_ASSOC,
443 ATH_LED_TX,
444 ATH_LED_RX
445};
Sujithf1dc5602008-10-29 10:16:30 +0530446
Sujith394cf0a2009-02-09 13:26:54 +0530447struct ath_led {
448 struct ath_softc *sc;
449 struct led_classdev led_cdev;
450 enum ath_led_type led_type;
451 char name[32];
452 bool registered;
453};
Sujithf1dc5602008-10-29 10:16:30 +0530454
Sujith0fca65c2010-01-08 10:36:00 +0530455void ath_init_leds(struct ath_softc *sc);
456void ath_deinit_leds(struct ath_softc *sc);
457
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700458/* Antenna diversity/combining */
459#define ATH_ANT_RX_CURRENT_SHIFT 4
460#define ATH_ANT_RX_MAIN_SHIFT 2
461#define ATH_ANT_RX_MASK 0x3
462
463#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
464#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
465#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
466#define ATH_ANT_DIV_COMB_INIT_COUNT 95
467#define ATH_ANT_DIV_COMB_MAX_COUNT 100
468#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
469#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
470
471#define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
472#define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
473#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
474#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
475#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
476
477enum ath9k_ant_div_comb_lna_conf {
478 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
479 ATH_ANT_DIV_COMB_LNA2,
480 ATH_ANT_DIV_COMB_LNA1,
481 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
482};
483
484struct ath_ant_comb {
485 u16 count;
486 u16 total_pkt_count;
487 bool scan;
488 bool scan_not_start;
489 int main_total_rssi;
490 int alt_total_rssi;
491 int alt_recv_cnt;
492 int main_recv_cnt;
493 int rssi_lna1;
494 int rssi_lna2;
495 int rssi_add;
496 int rssi_sub;
497 int rssi_first;
498 int rssi_second;
499 int rssi_third;
500 bool alt_good;
501 int quick_scan_cnt;
502 int main_conf;
503 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
504 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
505 int first_bias;
506 int second_bias;
507 bool first_ratio;
508 bool second_ratio;
509 unsigned long scan_start_time;
510};
511
Sujith394cf0a2009-02-09 13:26:54 +0530512/********************/
513/* Main driver core */
514/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530515
Sujith394cf0a2009-02-09 13:26:54 +0530516/*
517 * Default cache line size, in bytes.
518 * Used when PCI device not fully initialized by bootrom/BIOS
519*/
520#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530521#define ATH_REGCLASSIDS_MAX 10
522#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
523#define ATH_MAX_SW_RETRIES 10
524#define ATH_CHAN_MAX 255
525#define IEEE80211_WEP_NKID 4 /* number of key ids */
526
Sujith394cf0a2009-02-09 13:26:54 +0530527#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith394cf0a2009-02-09 13:26:54 +0530528#define ATH_RATE_DUMMY_MARKER 0
529
Sujith1b04b932010-01-08 10:36:05 +0530530#define SC_OP_INVALID BIT(0)
531#define SC_OP_BEACONS BIT(1)
532#define SC_OP_RXAGGR BIT(2)
533#define SC_OP_TXAGGR BIT(3)
Felix Fietkau5ee08652010-07-31 00:11:59 +0200534#define SC_OP_OFFCHANNEL BIT(4)
Sujith1b04b932010-01-08 10:36:05 +0530535#define SC_OP_PREAMBLE_SHORT BIT(5)
536#define SC_OP_PROTECT_ENABLE BIT(6)
537#define SC_OP_RXFLUSH BIT(7)
538#define SC_OP_LED_ASSOCIATED BIT(8)
539#define SC_OP_LED_ON BIT(9)
Sujith1b04b932010-01-08 10:36:05 +0530540#define SC_OP_TSF_RESET BIT(11)
541#define SC_OP_BT_PRIORITY_DETECTED BIT(12)
Vasanthakumar Thiagarajan58da1312010-01-21 11:17:27 +0530542#define SC_OP_BT_SCAN BIT(13)
Vasanthakumar Thiagarajan6c3118e2010-06-23 06:49:21 -0700543#define SC_OP_ANI_RUN BIT(14)
Sujith1b04b932010-01-08 10:36:05 +0530544
545/* Powersave flags */
546#define PS_WAIT_FOR_BEACON BIT(0)
547#define PS_WAIT_FOR_CAB BIT(1)
548#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
549#define PS_WAIT_FOR_TX_ACK BIT(3)
550#define PS_BEACON_SYNC BIT(4)
Sujith394cf0a2009-02-09 13:26:54 +0530551
Jouni Malinenbce048d2009-03-03 19:23:28 +0200552struct ath_wiphy;
Felix Fietkau545750d2009-11-23 22:21:01 +0100553struct ath_rate_table;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200554
Sujith394cf0a2009-02-09 13:26:54 +0530555struct ath_softc {
556 struct ieee80211_hw *hw;
557 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200558
559 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200560 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200561 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
562 * have NULL entries */
563 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200564 int chan_idx;
565 int chan_is_ht;
566 struct ath_wiphy *next_wiphy;
567 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200568 int wiphy_select_failures;
569 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200570 struct delayed_work wiphy_work;
571 unsigned long wiphy_scheduler_int;
572 int wiphy_scheduler_index;
Felix Fietkau34300982010-10-10 18:21:52 +0200573 struct survey_info *cur_survey;
574 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200575
Sujith394cf0a2009-02-09 13:26:54 +0530576 struct tasklet_struct intr_tq;
577 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530578 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530579 void __iomem *mem;
580 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700581 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400582 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700583 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530584 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400585 struct work_struct paprd_work;
Felix Fietkau347809f2010-07-02 00:09:52 +0200586 struct work_struct hw_check_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400587 struct completion paprd_complete;
Felix Fietkau82259b72010-11-14 15:20:04 +0100588 bool paprd_pending;
Sujith394cf0a2009-02-09 13:26:54 +0530589
Sujith17d79042009-02-09 13:27:03 +0530590 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530591 u32 sc_flags; /* SC_OP_* */
Sujith1b04b932010-01-08 10:36:05 +0530592 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530593 u16 curtxpow;
Sujith17d79042009-02-09 13:27:03 +0530594 u8 nbcnvifs;
595 u16 nvifs;
Gabor Juhos96148322009-07-24 17:27:21 +0200596 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530597 bool ps_idle;
Gabor Juhos709ade92009-07-14 20:17:15 -0400598 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530599
Sujith17d79042009-02-09 13:27:03 +0530600 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530601 struct ath_rx rx;
602 struct ath_tx tx;
603 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530604 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
605
606 struct ath_led radio_led;
607 struct ath_led assoc_led;
608 struct ath_led tx_led;
609 struct ath_led rx_led;
610 struct delayed_work ath_led_blink_work;
611 int led_on_duration;
612 int led_off_duration;
613 int led_on_cnt;
614 int led_off_cnt;
615
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200616 int beacon_interval;
617
Felix Fietkaua830df02009-11-23 22:33:27 +0100618#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +0530619 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700620#endif
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530621 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400622 struct delayed_work tx_complete_work;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700623 struct ath_btcoex btcoex;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400624
625 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700626
627 struct ath_ant_comb ant_comb;
Sujith394cf0a2009-02-09 13:26:54 +0530628};
629
Jouni Malinenbce048d2009-03-03 19:23:28 +0200630struct ath_wiphy {
631 struct ath_softc *sc; /* shared for all virtual wiphys */
632 struct ieee80211_hw *hw;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200633 struct ath9k_hw_cal_data caldata;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200634 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200635 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200636 ATH_WIPHY_ACTIVE,
637 ATH_WIPHY_PAUSING,
638 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200639 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200640 } state;
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700641 bool idle;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200642 int chan_idx;
643 int chan_is_ht;
Felix Fietkau9fa23e12010-10-15 20:03:31 +0200644 int last_rssi;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200645};
646
Sujith55624202010-01-08 10:36:02 +0530647void ath9k_tasklet(unsigned long data);
Sujith394cf0a2009-02-09 13:26:54 +0530648int ath_reset(struct ath_softc *sc, bool retry_tx);
Sujith394cf0a2009-02-09 13:26:54 +0530649int ath_cabq_update(struct ath_softc *);
650
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700651static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +0530652{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700653 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +0530654}
655
Sujith394cf0a2009-02-09 13:26:54 +0530656extern struct ieee80211_ops ath9k_ops;
Sujith55624202010-01-08 10:36:02 +0530657extern int modparam_nohwcrypt;
Vivek Natarajan9a75c2f2010-06-22 11:52:37 +0530658extern int led_blink;
Sujith394cf0a2009-02-09 13:26:54 +0530659
660irqreturn_t ath_isr(int irq, void *dev);
Sujith285f2dd2010-01-08 10:36:07 +0530661int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -0700662 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +0530663void ath9k_deinit_device(struct ath_softc *sc);
Sujith285f2dd2010-01-08 10:36:07 +0530664void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200665void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
666 struct ath9k_channel *ichan);
667void ath_update_chainmask(struct ath_softc *sc, int is_ht);
668int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
669 struct ath9k_channel *hchan);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -0800670
671void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
672void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
Sujith55624202010-01-08 10:36:02 +0530673bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
Sujith394cf0a2009-02-09 13:26:54 +0530674
675#ifdef CONFIG_PCI
676int ath_pci_init(void);
677void ath_pci_exit(void);
678#else
679static inline int ath_pci_init(void) { return 0; };
680static inline void ath_pci_exit(void) {};
681#endif
682
683#ifdef CONFIG_ATHEROS_AR71XX
684int ath_ahb_init(void);
685void ath_ahb_exit(void);
686#else
687static inline int ath_ahb_init(void) { return 0; };
688static inline void ath_ahb_exit(void) {};
689#endif
690
Gabor Juhos0bc07982009-07-14 20:17:14 -0400691void ath9k_ps_wakeup(struct ath_softc *sc);
692void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200693
Felix Fietkau31a01642010-09-14 18:37:19 +0200694void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200695int ath9k_wiphy_add(struct ath_softc *sc);
696int ath9k_wiphy_del(struct ath_wiphy *aphy);
Felix Fietkau61117f02010-11-11 03:18:36 +0100697void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200698int ath9k_wiphy_pause(struct ath_wiphy *aphy);
699int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200700int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200701void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200702void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200703bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200704void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
705 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200706bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200707void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400708bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Luis R. Rodriguez194b7c12009-10-29 10:41:15 -0700709void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200710
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800711void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
Vasanthakumar Thiagarajan68e8f2f2010-07-22 02:24:11 -0700712bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800713
Sujith0fca65c2010-01-08 10:36:00 +0530714void ath_start_rfkill_poll(struct ath_softc *sc);
715extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
716
Sujith394cf0a2009-02-09 13:26:54 +0530717#endif /* ATH9K_H */