blob: 831874c621ec5740e3b4067f91ee767e7ba0d633 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
22#include <net/mac80211.h>
23#include <linux/leds.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "hw.h"
26#include "rc.h"
27#include "debug.h"
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -070028#include "../ath.h"
Vasanthakumar Thiagarajan17d50d12009-08-26 21:08:44 +053029#include "btcoex.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujith394cf0a2009-02-09 13:26:54 +053031struct ath_node;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujith394cf0a2009-02-09 13:26:54 +053033/* Macro to expand scalars to 64-bit objects */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Sujith394cf0a2009-02-09 13:26:54 +053035#define ito64(x) (sizeof(x) == 8) ? \
36 (((unsigned long long int)(x)) & (0xff)) : \
37 (sizeof(x) == 16) ? \
38 (((unsigned long long int)(x)) & 0xffff) : \
39 ((sizeof(x) == 32) ? \
40 (((unsigned long long int)(x)) & 0xffffffff) : \
41 (unsigned long long int)(x))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070042
Sujith394cf0a2009-02-09 13:26:54 +053043/* increment with wrap-around */
44#define INCR(_l, _sz) do { \
45 (_l)++; \
46 (_l) &= ((_sz) - 1); \
47 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070048
Sujith394cf0a2009-02-09 13:26:54 +053049/* decrement with wrap-around */
50#define DECR(_l, _sz) do { \
51 (_l)--; \
52 (_l) &= ((_sz) - 1); \
53 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070054
Sujith394cf0a2009-02-09 13:26:54 +053055#define A_MAX(a, b) ((a) > (b) ? (a) : (b))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070056
Alexander Beregalov0ee904c2009-04-11 14:50:23 +000057#define ASSERT(exp) BUG_ON(!(exp))
Sujith394cf0a2009-02-09 13:26:54 +053058
59#define TSF_TO_TU(_h,_l) \
60 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
61
62#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
63
64static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
65
66struct ath_config {
67 u32 ath_aggr_prot;
68 u16 txpowlimit;
69 u8 cabqReadytime;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070070};
71
Sujith394cf0a2009-02-09 13:26:54 +053072/*************************/
73/* Descriptor Management */
74/*************************/
75
76#define ATH_TXBUF_RESET(_bf) do { \
Sujitha119cc42009-03-30 15:28:38 +053077 (_bf)->bf_stale = false; \
Sujith394cf0a2009-02-09 13:26:54 +053078 (_bf)->bf_lastbf = NULL; \
79 (_bf)->bf_next = NULL; \
80 memset(&((_bf)->bf_state), 0, \
81 sizeof(struct ath_buf_state)); \
82 } while (0)
83
Sujitha119cc42009-03-30 15:28:38 +053084#define ATH_RXBUF_RESET(_bf) do { \
85 (_bf)->bf_stale = false; \
86 } while (0)
87
Sujith394cf0a2009-02-09 13:26:54 +053088/**
89 * enum buffer_type - Buffer type flags
90 *
91 * @BUF_HT: Send this buffer using HT capabilities
92 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
93 * @BUF_AGGR: Indicates whether the buffer can be aggregated
94 * (used in aggregation scheduling)
95 * @BUF_RETRY: Indicates whether the buffer is retried
96 * @BUF_XRETRY: To denote excessive retries of the buffer
97 */
98enum buffer_type {
99 BUF_HT = BIT(1),
100 BUF_AMPDU = BIT(2),
101 BUF_AGGR = BIT(3),
102 BUF_RETRY = BIT(4),
103 BUF_XRETRY = BIT(5),
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104};
105
Sujith394cf0a2009-02-09 13:26:54 +0530106struct ath_buf_state {
Sujith17d79042009-02-09 13:27:03 +0530107 int bfs_nframes;
108 u16 bfs_al;
109 u16 bfs_frmlen;
110 int bfs_seqno;
111 int bfs_tidno;
112 int bfs_retries;
Sujitha119cc42009-03-30 15:28:38 +0530113 u8 bf_type;
Sujith394cf0a2009-02-09 13:26:54 +0530114 u32 bfs_keyix;
115 enum ath9k_key_type bfs_keytype;
116};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117
Sujith394cf0a2009-02-09 13:26:54 +0530118#define bf_nframes bf_state.bfs_nframes
119#define bf_al bf_state.bfs_al
120#define bf_frmlen bf_state.bfs_frmlen
121#define bf_retries bf_state.bfs_retries
122#define bf_seqno bf_state.bfs_seqno
123#define bf_tidno bf_state.bfs_tidno
124#define bf_keyix bf_state.bfs_keyix
125#define bf_keytype bf_state.bfs_keytype
126#define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
127#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
128#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
129#define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
130#define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700131
Sujith394cf0a2009-02-09 13:26:54 +0530132struct ath_buf {
133 struct list_head list;
134 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
135 an aggregate) */
136 struct ath_buf *bf_next; /* next subframe in the aggregate */
Sujitha22be222009-03-30 15:28:36 +0530137 struct sk_buff *bf_mpdu; /* enclosing frame structure */
Sujith394cf0a2009-02-09 13:26:54 +0530138 struct ath_desc *bf_desc; /* virtual addr of desc */
139 dma_addr_t bf_daddr; /* physical addr of desc */
140 dma_addr_t bf_buf_addr; /* physical addr of data buffer */
Sujitha119cc42009-03-30 15:28:38 +0530141 bool bf_stale;
Sujith17d79042009-02-09 13:27:03 +0530142 u16 bf_flags;
143 struct ath_buf_state bf_state;
Sujith394cf0a2009-02-09 13:26:54 +0530144 dma_addr_t bf_dmacontext;
145};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146
Sujith394cf0a2009-02-09 13:26:54 +0530147struct ath_descdma {
Sujith17d79042009-02-09 13:27:03 +0530148 struct ath_desc *dd_desc;
149 dma_addr_t dd_desc_paddr;
150 u32 dd_desc_len;
151 struct ath_buf *dd_bufptr;
Sujith394cf0a2009-02-09 13:26:54 +0530152};
153
154int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
155 struct list_head *head, const char *name,
156 int nbuf, int ndesc);
157void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
158 struct list_head *head);
159
160/***********/
161/* RX / TX */
162/***********/
163
164#define ATH_MAX_ANTENNA 3
165#define ATH_RXBUF 512
166#define WME_NUM_TID 16
167#define ATH_TXBUF 512
168#define ATH_TXMAXTRY 13
Sujith394cf0a2009-02-09 13:26:54 +0530169#define ATH_MGT_TXMAXTRY 4
170#define WME_BA_BMP_SIZE 64
171#define WME_MAX_BA WME_BA_BMP_SIZE
172#define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
173
174#define TID_TO_WME_AC(_tid) \
175 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
176 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
177 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
178 WME_AC_VO)
179
180#define WME_AC_BE 0
181#define WME_AC_BK 1
182#define WME_AC_VI 2
183#define WME_AC_VO 3
184#define WME_NUM_AC 4
185
186#define ADDBA_EXCHANGE_ATTEMPTS 10
187#define ATH_AGGR_DELIM_SZ 4
188#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
189/* number of delimiters for encryption padding */
190#define ATH_AGGR_ENCRYPTDELIM 10
191/* minimum h/w qdepth to be sustained to maximize aggregation */
192#define ATH_AGGR_MIN_QDEPTH 2
193#define ATH_AMPDU_SUBFRAME_DEFAULT 32
194#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
Sujith394cf0a2009-02-09 13:26:54 +0530195
196#define IEEE80211_SEQ_SEQ_SHIFT 4
197#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530198#define IEEE80211_WEP_IVLEN 3
199#define IEEE80211_WEP_KIDLEN 1
200#define IEEE80211_WEP_CRCLEN 4
201#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
202 (IEEE80211_WEP_IVLEN + \
203 IEEE80211_WEP_KIDLEN + \
204 IEEE80211_WEP_CRCLEN))
205
206/* return whether a bit at index _n in bitmap _bm is set
207 * _sz is the size of the bitmap */
208#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
209 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
210
211/* return block-ack bitmap index given sequence and starting sequence */
212#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
213
214/* returns delimiter padding required given the packet length */
215#define ATH_AGGR_GET_NDELIM(_len) \
216 (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
217 (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
218
219#define BAW_WITHIN(_start, _bawsz, _seqno) \
220 ((((_seqno) - (_start)) & 4095) < (_bawsz))
221
222#define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
223#define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
224#define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
225#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
226
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400227#define ATH_TX_COMPLETE_POLL_INT 1000
228
Sujith394cf0a2009-02-09 13:26:54 +0530229enum ATH_AGGR_STATUS {
230 ATH_AGGR_DONE,
231 ATH_AGGR_BAW_CLOSED,
232 ATH_AGGR_LIMITED,
233};
234
235struct ath_txq {
Sujith17d79042009-02-09 13:27:03 +0530236 u32 axq_qnum;
237 u32 *axq_link;
238 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530239 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530240 u32 axq_depth;
241 u8 axq_aggr_depth;
Sujith17d79042009-02-09 13:27:03 +0530242 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400243 bool axq_tx_inprogress;
Sujith17d79042009-02-09 13:27:03 +0530244 struct ath_buf *axq_linkbuf;
Sujith394cf0a2009-02-09 13:26:54 +0530245
246 /* first desc of the last descriptor that contains CTS */
247 struct ath_desc *axq_lastdsWithCTS;
248
249 /* final desc of the gating desc that determines whether
250 lastdsWithCTS has been DMA'ed or not */
251 struct ath_desc *axq_gatingds;
252
253 struct list_head axq_acq;
254};
255
256#define AGGR_CLEANUP BIT(1)
257#define AGGR_ADDBA_COMPLETE BIT(2)
258#define AGGR_ADDBA_PROGRESS BIT(3)
259
Sujith394cf0a2009-02-09 13:26:54 +0530260struct ath_atx_tid {
Sujith17d79042009-02-09 13:27:03 +0530261 struct list_head list;
262 struct list_head buf_q;
Sujith394cf0a2009-02-09 13:26:54 +0530263 struct ath_node *an;
264 struct ath_atx_ac *ac;
Sujith17d79042009-02-09 13:27:03 +0530265 struct ath_buf *tx_buf[ATH_TID_MAX_BUFS];
Sujith394cf0a2009-02-09 13:26:54 +0530266 u16 seq_start;
267 u16 seq_next;
268 u16 baw_size;
269 int tidno;
Sujith17d79042009-02-09 13:27:03 +0530270 int baw_head; /* first un-acked tx buffer */
271 int baw_tail; /* next unused tx buffer slot */
Sujith394cf0a2009-02-09 13:26:54 +0530272 int sched;
273 int paused;
274 u8 state;
Sujith394cf0a2009-02-09 13:26:54 +0530275};
276
Sujith394cf0a2009-02-09 13:26:54 +0530277struct ath_atx_ac {
Sujith17d79042009-02-09 13:27:03 +0530278 int sched;
279 int qnum;
280 struct list_head list;
281 struct list_head tid_q;
Sujith394cf0a2009-02-09 13:26:54 +0530282};
283
Sujith394cf0a2009-02-09 13:26:54 +0530284struct ath_tx_control {
285 struct ath_txq *txq;
286 int if_id;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200287 enum ath9k_internal_frame_type frame_type;
Sujith394cf0a2009-02-09 13:26:54 +0530288};
289
Sujith394cf0a2009-02-09 13:26:54 +0530290#define ATH_TX_ERROR 0x01
291#define ATH_TX_XRETRY 0x02
292#define ATH_TX_BAR 0x04
Sujith394cf0a2009-02-09 13:26:54 +0530293
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400294#define ATH_RSSI_LPF_LEN 10
295#define RSSI_LPF_THRESHOLD -20
296#define ATH9K_RSSI_BAD 0x80
297#define ATH_RSSI_EP_MULTIPLIER (1<<7)
298#define ATH_EP_MUL(x, mul) ((x) * (mul))
299#define ATH_RSSI_IN(x) (ATH_EP_MUL((x), ATH_RSSI_EP_MULTIPLIER))
300#define ATH_LPF_RSSI(x, y, len) \
301 ((x != ATH_RSSI_DUMMY_MARKER) ? (((x) * ((len) - 1) + (y)) / (len)) : (y))
302#define ATH_RSSI_LPF(x, y) do { \
303 if ((y) >= RSSI_LPF_THRESHOLD) \
304 x = ATH_LPF_RSSI((x), ATH_RSSI_IN((y)), ATH_RSSI_LPF_LEN); \
305} while (0)
306#define ATH_EP_RND(x, mul) \
307 ((((x)%(mul)) >= ((mul)/2)) ? ((x) + ((mul) - 1)) / (mul) : (x)/(mul))
308
Sujith394cf0a2009-02-09 13:26:54 +0530309struct ath_node {
310 struct ath_softc *an_sc;
311 struct ath_atx_tid tid[WME_NUM_TID];
312 struct ath_atx_ac ac[WME_NUM_AC];
313 u16 maxampdu;
314 u8 mpdudensity;
Senthil Balasubramaniana59b5a52009-07-14 20:17:07 -0400315 int last_rssi;
Sujith394cf0a2009-02-09 13:26:54 +0530316};
317
318struct ath_tx {
319 u16 seq_no;
320 u32 txqsetup;
321 int hwq_map[ATH9K_WME_AC_VO+1];
322 spinlock_t txbuflock;
323 struct list_head txbuf;
324 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
325 struct ath_descdma txdma;
326};
327
328struct ath_rx {
329 u8 defant;
330 u8 rxotherant;
331 u32 *rxlink;
332 int bufsize;
333 unsigned int rxfilter;
334 spinlock_t rxflushlock;
335 spinlock_t rxbuflock;
336 struct list_head rxbuf;
337 struct ath_descdma rxdma;
338};
339
340int ath_startrecv(struct ath_softc *sc);
341bool ath_stoprecv(struct ath_softc *sc);
342void ath_flushrecv(struct ath_softc *sc);
343u32 ath_calcrxfilter(struct ath_softc *sc);
344int ath_rx_init(struct ath_softc *sc, int nbufs);
345void ath_rx_cleanup(struct ath_softc *sc);
346int ath_rx_tasklet(struct ath_softc *sc, int flush);
347struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
348void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
349int ath_tx_setup(struct ath_softc *sc, int haltype);
350void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
351void ath_draintxq(struct ath_softc *sc,
352 struct ath_txq *txq, bool retry_tx);
353void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
354void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
355void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
356int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith797fe5cb2009-03-30 15:28:45 +0530357void ath_tx_cleanup(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530358struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
359int ath_txq_update(struct ath_softc *sc, int qnum,
360 struct ath9k_tx_queue_info *q);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200361int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530362 struct ath_tx_control *txctl);
363void ath_tx_tasklet(struct ath_softc *sc);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200364void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530365bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
Sujithf83da962009-07-23 15:32:37 +0530366void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
367 u16 tid, u16 *ssn);
368void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530369void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
370
371/********/
Sujith17d79042009-02-09 13:27:03 +0530372/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530373/********/
374
Sujith17d79042009-02-09 13:27:03 +0530375struct ath_vif {
Sujith394cf0a2009-02-09 13:26:54 +0530376 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200377 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530378 enum nl80211_iftype av_opmode;
379 struct ath_buf *av_bcbuf;
380 struct ath_tx_control av_btxctl;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200381 u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
Sujith394cf0a2009-02-09 13:26:54 +0530382};
383
384/*******************/
385/* Beacon Handling */
386/*******************/
387
388/*
389 * Regardless of the number of beacons we stagger, (i.e. regardless of the
390 * number of BSSIDs) if a given beacon does not go out even after waiting this
391 * number of beacon intervals, the game's up.
392 */
393#define BSTUCK_THRESH (9 * ATH_BCBUF)
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200394#define ATH_BCBUF 4
Sujith394cf0a2009-02-09 13:26:54 +0530395#define ATH_DEFAULT_BINTVAL 100 /* TU */
396#define ATH_DEFAULT_BMISS_LIMIT 10
397#define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
398
399struct ath_beacon_config {
400 u16 beacon_interval;
401 u16 listen_interval;
402 u16 dtim_period;
403 u16 bmiss_timeout;
404 u8 dtim_count;
Sujith86b89ee2008-08-07 10:54:57 +0530405};
406
Sujith394cf0a2009-02-09 13:26:54 +0530407struct ath_beacon {
408 enum {
409 OK, /* no change needed */
410 UPDATE, /* update pending */
411 COMMIT /* beacon sent, commit change */
412 } updateslot; /* slot time update fsm */
413
414 u32 beaconq;
415 u32 bmisscnt;
416 u32 ast_be_xmit;
417 u64 bc_tstamp;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200418 struct ieee80211_vif *bslot[ATH_BCBUF];
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200419 struct ath_wiphy *bslot_aphy[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530420 int slottime;
421 int slotupdate;
422 struct ath9k_tx_queue_info beacon_qi;
423 struct ath_descdma bdma;
424 struct ath_txq *cabq;
425 struct list_head bbuf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426};
427
Sujith9fc9ab02009-03-03 10:16:51 +0530428void ath_beacon_tasklet(unsigned long data);
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200429void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujithcbe61d82009-02-09 13:27:12 +0530430int ath_beaconq_setup(struct ath_hw *ah);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200431int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
Sujith17d79042009-02-09 13:27:03 +0530432void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700433
Sujith394cf0a2009-02-09 13:26:54 +0530434/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530435/* ANI */
Sujith394cf0a2009-02-09 13:26:54 +0530436/*******/
Sujithf1dc5602008-10-29 10:16:30 +0530437
Sujith20977d32009-02-20 15:13:28 +0530438#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
439#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
440#define ATH_ANI_POLLINTERVAL 100 /* 100 ms */
441#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
442#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujithf1dc5602008-10-29 10:16:30 +0530443
Sujith394cf0a2009-02-09 13:26:54 +0530444struct ath_ani {
Sujith17d79042009-02-09 13:27:03 +0530445 bool caldone;
446 int16_t noise_floor;
447 unsigned int longcal_timer;
448 unsigned int shortcal_timer;
449 unsigned int resetcal_timer;
450 unsigned int checkani_timer;
Sujith394cf0a2009-02-09 13:26:54 +0530451 struct timer_list timer;
452};
Sujithf1dc5602008-10-29 10:16:30 +0530453
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700454struct ath_btcoex {
455 bool hw_timer_enabled;
456 spinlock_t btcoex_lock;
457 struct timer_list period_timer; /* Timer for BT period */
458 u32 bt_priority_cnt;
459 unsigned long bt_priority_time;
460 u32 btcoex_no_stomp; /* in usec */
461 u32 btcoex_period; /* in usec */
462};
463
Sujith394cf0a2009-02-09 13:26:54 +0530464/********************/
465/* LED Control */
466/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530467
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530468#define ATH_LED_PIN_DEF 1
469#define ATH_LED_PIN_9287 8
Sujith394cf0a2009-02-09 13:26:54 +0530470#define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
471#define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
Sujithf1dc5602008-10-29 10:16:30 +0530472
Sujith394cf0a2009-02-09 13:26:54 +0530473enum ath_led_type {
474 ATH_LED_RADIO,
475 ATH_LED_ASSOC,
476 ATH_LED_TX,
477 ATH_LED_RX
478};
Sujithf1dc5602008-10-29 10:16:30 +0530479
Sujith394cf0a2009-02-09 13:26:54 +0530480struct ath_led {
481 struct ath_softc *sc;
482 struct led_classdev led_cdev;
483 enum ath_led_type led_type;
484 char name[32];
485 bool registered;
486};
Sujithf1dc5602008-10-29 10:16:30 +0530487
Sujith394cf0a2009-02-09 13:26:54 +0530488/********************/
489/* Main driver core */
490/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530491
Sujith394cf0a2009-02-09 13:26:54 +0530492/*
493 * Default cache line size, in bytes.
494 * Used when PCI device not fully initialized by bootrom/BIOS
495*/
496#define DEFAULT_CACHELINE 32
497#define ATH_DEFAULT_NOISE_FLOOR -95
498#define ATH_REGCLASSIDS_MAX 10
499#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
500#define ATH_MAX_SW_RETRIES 10
501#define ATH_CHAN_MAX 255
502#define IEEE80211_WEP_NKID 4 /* number of key ids */
503
504/*
505 * The key cache is used for h/w cipher state and also for
506 * tracking station state such as the current tx antenna.
507 * We also setup a mapping table between key cache slot indices
508 * and station state to short-circuit node lookups on rx.
509 * Different parts have different size key caches. We handle
510 * up to ATH_KEYMAX entries (could dynamically allocate state).
511 */
512#define ATH_KEYMAX 128 /* max key cache size we handle */
513
Sujith394cf0a2009-02-09 13:26:54 +0530514#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
515#define ATH_RSSI_DUMMY_MARKER 0x127
516#define ATH_RATE_DUMMY_MARKER 0
517
Sujithb238e902009-03-03 10:16:56 +0530518#define SC_OP_INVALID BIT(0)
519#define SC_OP_BEACONS BIT(1)
520#define SC_OP_RXAGGR BIT(2)
521#define SC_OP_TXAGGR BIT(3)
Sujithbdbdf462009-03-30 15:28:22 +0530522#define SC_OP_FULL_RESET BIT(4)
523#define SC_OP_PREAMBLE_SHORT BIT(5)
524#define SC_OP_PROTECT_ENABLE BIT(6)
525#define SC_OP_RXFLUSH BIT(7)
526#define SC_OP_LED_ASSOCIATED BIT(8)
Sujithbdbdf462009-03-30 15:28:22 +0530527#define SC_OP_WAIT_FOR_BEACON BIT(12)
528#define SC_OP_LED_ON BIT(13)
529#define SC_OP_SCANNING BIT(14)
530#define SC_OP_TSF_RESET BIT(15)
Jouni Malinencc659652009-05-14 21:28:48 +0300531#define SC_OP_WAIT_FOR_CAB BIT(16)
Jouni Malinen9a23f9c2009-05-19 17:01:38 +0300532#define SC_OP_WAIT_FOR_PSPOLL_DATA BIT(17)
533#define SC_OP_WAIT_FOR_TX_ACK BIT(18)
Jouni Malinenccdfeab2009-05-20 21:59:08 +0300534#define SC_OP_BEACON_SYNC BIT(19)
Vasanthakumar Thiagarajanf985ad12009-08-26 21:08:43 +0530535#define SC_OP_BTCOEX_ENABLED BIT(20)
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530536#define SC_OP_BT_PRIORITY_DETECTED BIT(21)
Sujith394cf0a2009-02-09 13:26:54 +0530537
538struct ath_bus_ops {
539 void (*read_cachesize)(struct ath_softc *sc, int *csz);
540 void (*cleanup)(struct ath_softc *sc);
Sujithcbe61d82009-02-09 13:27:12 +0530541 bool (*eeprom_read)(struct ath_hw *ah, u32 off, u16 *data);
Sujith394cf0a2009-02-09 13:26:54 +0530542};
543
Jouni Malinenbce048d2009-03-03 19:23:28 +0200544struct ath_wiphy;
545
Sujith394cf0a2009-02-09 13:26:54 +0530546struct ath_softc {
547 struct ieee80211_hw *hw;
548 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200549
Luis R. Rodriguezd15dd3e2009-08-12 09:56:59 -0700550 struct ath_common common;
551
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200552 spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
Jouni Malinenbce048d2009-03-03 19:23:28 +0200553 struct ath_wiphy *pri_wiphy;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200554 struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
555 * have NULL entries */
556 int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200557 int chan_idx;
558 int chan_is_ht;
559 struct ath_wiphy *next_wiphy;
560 struct work_struct chan_work;
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200561 int wiphy_select_failures;
562 unsigned long wiphy_select_first_fail;
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200563 struct delayed_work wiphy_work;
564 unsigned long wiphy_scheduler_int;
565 int wiphy_scheduler_index;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200566
Sujith394cf0a2009-02-09 13:26:54 +0530567 struct tasklet_struct intr_tq;
568 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530569 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530570 void __iomem *mem;
571 int irq;
572 spinlock_t sc_resetlock;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700573 spinlock_t sc_serial_rw;
Senthil Balasubramaniane5f09212009-06-24 18:56:41 +0530574 spinlock_t ani_lock;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400575 spinlock_t sc_pm_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530576 struct mutex mutex;
577
Sujith17d79042009-02-09 13:27:03 +0530578 u8 curbssid[ETH_ALEN];
Sujith17d79042009-02-09 13:27:03 +0530579 u8 bssidmask[ETH_ALEN];
580 u32 intrstatus;
Sujith394cf0a2009-02-09 13:26:54 +0530581 u32 sc_flags; /* SC_OP_* */
Sujith17d79042009-02-09 13:27:03 +0530582 u16 curtxpow;
583 u16 curaid;
Sujith17d79042009-02-09 13:27:03 +0530584 u8 nbcnvifs;
585 u16 nvifs;
586 u8 tx_chainmask;
587 u8 rx_chainmask;
588 u32 keymax;
589 DECLARE_BITMAP(keymap, ATH_KEYMAX);
590 u8 splitmic;
Gabor Juhos96148322009-07-24 17:27:21 +0200591 bool ps_enabled;
Gabor Juhos709ade92009-07-14 20:17:15 -0400592 unsigned long ps_usecount;
Sujith17d79042009-02-09 13:27:03 +0530593 enum ath9k_int imask;
594 enum ath9k_ht_extprotspacing ht_extprotspacing;
Sujith394cf0a2009-02-09 13:26:54 +0530595 enum ath9k_ht_macmode tx_chan_width;
596
Sujith17d79042009-02-09 13:27:03 +0530597 struct ath_config config;
Sujith394cf0a2009-02-09 13:26:54 +0530598 struct ath_rx rx;
599 struct ath_tx tx;
600 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530601 struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400602 const struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
603 const struct ath_rate_table *cur_rate_table;
Sujith394cf0a2009-02-09 13:26:54 +0530604 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
605
606 struct ath_led radio_led;
607 struct ath_led assoc_led;
608 struct ath_led tx_led;
609 struct ath_led rx_led;
610 struct delayed_work ath_led_blink_work;
611 int led_on_duration;
612 int led_off_duration;
613 int led_on_cnt;
614 int led_off_cnt;
615
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200616 int beacon_interval;
617
Sujith17d79042009-02-09 13:27:03 +0530618 struct ath_ani ani;
Sujith394cf0a2009-02-09 13:26:54 +0530619#ifdef CONFIG_ATH9K_DEBUG
Sujith17d79042009-02-09 13:27:03 +0530620 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700621#endif
Sujith394cf0a2009-02-09 13:26:54 +0530622 struct ath_bus_ops *bus_ops;
Vasanthakumar Thiagarajan6b96f932009-05-15 18:59:22 +0530623 struct ath_beacon_config cur_beacon_conf;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400624 struct delayed_work tx_complete_work;
Vasanthakumar Thiagarajanf14462c2009-08-26 21:08:46 +0530625 struct ath_btcoex_info btcoex_info;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700626 struct ath_btcoex btcoex;
Sujith394cf0a2009-02-09 13:26:54 +0530627};
628
Jouni Malinenbce048d2009-03-03 19:23:28 +0200629struct ath_wiphy {
630 struct ath_softc *sc; /* shared for all virtual wiphys */
631 struct ieee80211_hw *hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200632 enum ath_wiphy_state {
Jouni Malinen9580a222009-03-03 19:23:33 +0200633 ATH_WIPHY_INACTIVE,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200634 ATH_WIPHY_ACTIVE,
635 ATH_WIPHY_PAUSING,
636 ATH_WIPHY_PAUSED,
Jouni Malinen8089cc42009-03-03 19:23:38 +0200637 ATH_WIPHY_SCAN,
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200638 } state;
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200639 int chan_idx;
640 int chan_is_ht;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200641};
642
Sujith394cf0a2009-02-09 13:26:54 +0530643int ath_reset(struct ath_softc *sc, bool retry_tx);
644int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
645int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
646int ath_cabq_update(struct ath_softc *);
647
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700648static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
649{
650 return &ah->ah_sc->common;
651}
652
653static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
654{
655 return &(ath9k_hw_common(ah)->regulatory);
656}
657
Sujith394cf0a2009-02-09 13:26:54 +0530658static inline void ath_read_cachesize(struct ath_softc *sc, int *csz)
659{
660 sc->bus_ops->read_cachesize(sc, csz);
661}
662
663static inline void ath_bus_cleanup(struct ath_softc *sc)
664{
665 sc->bus_ops->cleanup(sc);
666}
667
668extern struct ieee80211_ops ath9k_ops;
669
670irqreturn_t ath_isr(int irq, void *dev);
671void ath_cleanup(struct ath_softc *sc);
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530672int ath_init_device(u16 devid, struct ath_softc *sc, u16 subsysid);
Sujith394cf0a2009-02-09 13:26:54 +0530673void ath_detach(struct ath_softc *sc);
674const char *ath_mac_bb_name(u32 mac_bb_version);
675const char *ath_rf_name(u16 rf_version);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200676void ath_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200677void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
678 struct ath9k_channel *ichan);
679void ath_update_chainmask(struct ath_softc *sc, int is_ht);
680int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
681 struct ath9k_channel *hchan);
Jouni Malinen7ec3e512009-03-03 19:23:37 +0200682void ath_radio_enable(struct ath_softc *sc);
683void ath_radio_disable(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530684
685#ifdef CONFIG_PCI
686int ath_pci_init(void);
687void ath_pci_exit(void);
688#else
689static inline int ath_pci_init(void) { return 0; };
690static inline void ath_pci_exit(void) {};
691#endif
692
693#ifdef CONFIG_ATHEROS_AR71XX
694int ath_ahb_init(void);
695void ath_ahb_exit(void);
696#else
697static inline int ath_ahb_init(void) { return 0; };
698static inline void ath_ahb_exit(void) {};
699#endif
700
Gabor Juhos0bc07982009-07-14 20:17:14 -0400701void ath9k_ps_wakeup(struct ath_softc *sc);
702void ath9k_ps_restore(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200703
704void ath9k_set_bssid_mask(struct ieee80211_hw *hw);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200705int ath9k_wiphy_add(struct ath_softc *sc);
706int ath9k_wiphy_del(struct ath_wiphy *aphy);
Jouni Malinenf0ed85c2009-03-03 19:23:31 +0200707void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb);
708int ath9k_wiphy_pause(struct ath_wiphy *aphy);
709int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200710int ath9k_wiphy_select(struct ath_wiphy *aphy);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200711void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200712void ath9k_wiphy_chan_work(struct work_struct *work);
Jouni Malinen9580a222009-03-03 19:23:33 +0200713bool ath9k_wiphy_started(struct ath_softc *sc);
Jouni Malinen18eb62f2009-03-03 19:23:35 +0200714void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
715 struct ath_wiphy *selected);
Jouni Malinen8089cc42009-03-03 19:23:38 +0200716bool ath9k_wiphy_scanning(struct ath_softc *sc);
Jouni Malinenf98c3bd2009-03-03 19:23:39 +0200717void ath9k_wiphy_work(struct work_struct *work);
Luis R. Rodriguez64839172009-07-14 20:22:53 -0400718bool ath9k_all_wiphys_idle(struct ath_softc *sc);
Jouni Malinen8ca21f02009-03-03 19:23:27 +0200719
Gabor Juhosfb4a3d32009-04-29 13:01:58 +0200720void ath9k_iowrite32(struct ath_hw *ah, u32 reg_offset, u32 val);
721unsigned int ath9k_ioread32(struct ath_hw *ah, u32 reg_offset);
David S. Miller2d6a5e92009-03-17 15:01:30 -0700722
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530723int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
Sujith394cf0a2009-02-09 13:26:54 +0530724#endif /* ATH9K_H */