Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | */ |
| 23 | #include "drmP.h" |
| 24 | #include "amdgpu.h" |
| 25 | #include "amdgpu_ih.h" |
| 26 | #include "cikd.h" |
| 27 | |
| 28 | #include "bif/bif_4_1_d.h" |
| 29 | #include "bif/bif_4_1_sh_mask.h" |
| 30 | |
| 31 | #include "oss/oss_2_0_d.h" |
| 32 | #include "oss/oss_2_0_sh_mask.h" |
| 33 | |
| 34 | /* |
| 35 | * Interrupts |
| 36 | * Starting with r6xx, interrupts are handled via a ring buffer. |
| 37 | * Ring buffers are areas of GPU accessible memory that the GPU |
| 38 | * writes interrupt vectors into and the host reads vectors out of. |
| 39 | * There is a rptr (read pointer) that determines where the |
| 40 | * host is currently reading, and a wptr (write pointer) |
| 41 | * which determines where the GPU has written. When the |
| 42 | * pointers are equal, the ring is idle. When the GPU |
| 43 | * writes vectors to the ring buffer, it increments the |
| 44 | * wptr. When there is an interrupt, the host then starts |
| 45 | * fetching commands and processing them until the pointers are |
| 46 | * equal again at which point it updates the rptr. |
| 47 | */ |
| 48 | |
| 49 | static void cik_ih_set_interrupt_funcs(struct amdgpu_device *adev); |
| 50 | |
| 51 | /** |
| 52 | * cik_ih_enable_interrupts - Enable the interrupt ring buffer |
| 53 | * |
| 54 | * @adev: amdgpu_device pointer |
| 55 | * |
| 56 | * Enable the interrupt ring buffer (CIK). |
| 57 | */ |
| 58 | static void cik_ih_enable_interrupts(struct amdgpu_device *adev) |
| 59 | { |
| 60 | u32 ih_cntl = RREG32(mmIH_CNTL); |
| 61 | u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL); |
| 62 | |
| 63 | ih_cntl |= IH_CNTL__ENABLE_INTR_MASK; |
| 64 | ih_rb_cntl |= IH_RB_CNTL__RB_ENABLE_MASK; |
| 65 | WREG32(mmIH_CNTL, ih_cntl); |
| 66 | WREG32(mmIH_RB_CNTL, ih_rb_cntl); |
| 67 | adev->irq.ih.enabled = true; |
| 68 | } |
| 69 | |
| 70 | /** |
| 71 | * cik_ih_disable_interrupts - Disable the interrupt ring buffer |
| 72 | * |
| 73 | * @adev: amdgpu_device pointer |
| 74 | * |
| 75 | * Disable the interrupt ring buffer (CIK). |
| 76 | */ |
| 77 | static void cik_ih_disable_interrupts(struct amdgpu_device *adev) |
| 78 | { |
| 79 | u32 ih_rb_cntl = RREG32(mmIH_RB_CNTL); |
| 80 | u32 ih_cntl = RREG32(mmIH_CNTL); |
| 81 | |
| 82 | ih_rb_cntl &= ~IH_RB_CNTL__RB_ENABLE_MASK; |
| 83 | ih_cntl &= ~IH_CNTL__ENABLE_INTR_MASK; |
| 84 | WREG32(mmIH_RB_CNTL, ih_rb_cntl); |
| 85 | WREG32(mmIH_CNTL, ih_cntl); |
| 86 | /* set rptr, wptr to 0 */ |
| 87 | WREG32(mmIH_RB_RPTR, 0); |
| 88 | WREG32(mmIH_RB_WPTR, 0); |
| 89 | adev->irq.ih.enabled = false; |
| 90 | adev->irq.ih.rptr = 0; |
| 91 | } |
| 92 | |
| 93 | /** |
| 94 | * cik_ih_irq_init - init and enable the interrupt ring |
| 95 | * |
| 96 | * @adev: amdgpu_device pointer |
| 97 | * |
| 98 | * Allocate a ring buffer for the interrupt controller, |
| 99 | * enable the RLC, disable interrupts, enable the IH |
| 100 | * ring buffer and enable it (CIK). |
| 101 | * Called at device load and reume. |
| 102 | * Returns 0 for success, errors for failure. |
| 103 | */ |
| 104 | static int cik_ih_irq_init(struct amdgpu_device *adev) |
| 105 | { |
| 106 | int ret = 0; |
| 107 | int rb_bufsz; |
| 108 | u32 interrupt_cntl, ih_cntl, ih_rb_cntl; |
| 109 | u64 wptr_off; |
| 110 | |
| 111 | /* disable irqs */ |
| 112 | cik_ih_disable_interrupts(adev); |
| 113 | |
| 114 | /* setup interrupt control */ |
| 115 | WREG32(mmINTERRUPT_CNTL2, adev->dummy_page.addr >> 8); |
| 116 | interrupt_cntl = RREG32(mmINTERRUPT_CNTL); |
| 117 | /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi |
| 118 | * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN |
| 119 | */ |
| 120 | interrupt_cntl &= ~INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK; |
| 121 | /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */ |
| 122 | interrupt_cntl &= ~INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK; |
| 123 | WREG32(mmINTERRUPT_CNTL, interrupt_cntl); |
| 124 | |
| 125 | WREG32(mmIH_RB_BASE, adev->irq.ih.gpu_addr >> 8); |
| 126 | rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); |
| 127 | |
| 128 | ih_rb_cntl = (IH_RB_CNTL__WPTR_OVERFLOW_ENABLE_MASK | |
| 129 | IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK | |
| 130 | (rb_bufsz << 1)); |
| 131 | |
| 132 | ih_rb_cntl |= IH_RB_CNTL__WPTR_WRITEBACK_ENABLE_MASK; |
| 133 | |
| 134 | /* set the writeback address whether it's enabled or not */ |
| 135 | wptr_off = adev->wb.gpu_addr + (adev->irq.ih.wptr_offs * 4); |
| 136 | WREG32(mmIH_RB_WPTR_ADDR_LO, lower_32_bits(wptr_off)); |
| 137 | WREG32(mmIH_RB_WPTR_ADDR_HI, upper_32_bits(wptr_off) & 0xFF); |
| 138 | |
| 139 | WREG32(mmIH_RB_CNTL, ih_rb_cntl); |
| 140 | |
| 141 | /* set rptr, wptr to 0 */ |
| 142 | WREG32(mmIH_RB_RPTR, 0); |
| 143 | WREG32(mmIH_RB_WPTR, 0); |
| 144 | |
| 145 | /* Default settings for IH_CNTL (disabled at first) */ |
| 146 | ih_cntl = (0x10 << IH_CNTL__MC_WRREQ_CREDIT__SHIFT) | |
| 147 | (0x10 << IH_CNTL__MC_WR_CLEAN_CNT__SHIFT) | |
| 148 | (0 << IH_CNTL__MC_VMID__SHIFT); |
| 149 | /* IH_CNTL__RPTR_REARM_MASK only works if msi's are enabled */ |
| 150 | if (adev->irq.msi_enabled) |
| 151 | ih_cntl |= IH_CNTL__RPTR_REARM_MASK; |
| 152 | WREG32(mmIH_CNTL, ih_cntl); |
| 153 | |
| 154 | pci_set_master(adev->pdev); |
| 155 | |
| 156 | /* enable irqs */ |
| 157 | cik_ih_enable_interrupts(adev); |
| 158 | |
| 159 | return ret; |
| 160 | } |
| 161 | |
| 162 | /** |
| 163 | * cik_ih_irq_disable - disable interrupts |
| 164 | * |
| 165 | * @adev: amdgpu_device pointer |
| 166 | * |
| 167 | * Disable interrupts on the hw (CIK). |
| 168 | */ |
| 169 | static void cik_ih_irq_disable(struct amdgpu_device *adev) |
| 170 | { |
| 171 | cik_ih_disable_interrupts(adev); |
| 172 | /* Wait and acknowledge irq */ |
| 173 | mdelay(1); |
| 174 | } |
| 175 | |
| 176 | /** |
| 177 | * cik_ih_get_wptr - get the IH ring buffer wptr |
| 178 | * |
| 179 | * @adev: amdgpu_device pointer |
| 180 | * |
| 181 | * Get the IH ring buffer wptr from either the register |
| 182 | * or the writeback memory buffer (CIK). Also check for |
| 183 | * ring buffer overflow and deal with it. |
| 184 | * Used by cik_irq_process(). |
| 185 | * Returns the value of the wptr. |
| 186 | */ |
| 187 | static u32 cik_ih_get_wptr(struct amdgpu_device *adev) |
| 188 | { |
| 189 | u32 wptr, tmp; |
| 190 | |
| 191 | wptr = le32_to_cpu(adev->wb.wb[adev->irq.ih.wptr_offs]); |
| 192 | |
| 193 | if (wptr & IH_RB_WPTR__RB_OVERFLOW_MASK) { |
| 194 | wptr &= ~IH_RB_WPTR__RB_OVERFLOW_MASK; |
| 195 | /* When a ring buffer overflow happen start parsing interrupt |
| 196 | * from the last not overwritten vector (wptr + 16). Hopefully |
| 197 | * this should allow us to catchup. |
| 198 | */ |
| 199 | dev_warn(adev->dev, "IH ring buffer overflow (0x%08X, 0x%08X, 0x%08X)\n", |
| 200 | wptr, adev->irq.ih.rptr, (wptr + 16) & adev->irq.ih.ptr_mask); |
| 201 | adev->irq.ih.rptr = (wptr + 16) & adev->irq.ih.ptr_mask; |
| 202 | tmp = RREG32(mmIH_RB_CNTL); |
| 203 | tmp |= IH_RB_CNTL__WPTR_OVERFLOW_CLEAR_MASK; |
| 204 | WREG32(mmIH_RB_CNTL, tmp); |
| 205 | } |
| 206 | return (wptr & adev->irq.ih.ptr_mask); |
| 207 | } |
| 208 | |
| 209 | /* CIK IV Ring |
| 210 | * Each IV ring entry is 128 bits: |
| 211 | * [7:0] - interrupt source id |
| 212 | * [31:8] - reserved |
| 213 | * [59:32] - interrupt source data |
| 214 | * [63:60] - reserved |
| 215 | * [71:64] - RINGID |
| 216 | * CP: |
| 217 | * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0] |
| 218 | * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher |
| 219 | * - for gfx, hw shader state (0=PS...5=LS, 6=CS) |
| 220 | * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes |
| 221 | * PIPE_ID - ME0 0=3D |
| 222 | * - ME1&2 compute dispatcher (4 pipes each) |
| 223 | * SDMA: |
| 224 | * INSTANCE_ID [1:0], QUEUE_ID[1:0] |
| 225 | * INSTANCE_ID - 0 = sdma0, 1 = sdma1 |
| 226 | * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1 |
| 227 | * [79:72] - VMID |
| 228 | * [95:80] - PASID |
| 229 | * [127:96] - reserved |
| 230 | */ |
| 231 | |
| 232 | /** |
| 233 | * cik_ih_decode_iv - decode an interrupt vector |
| 234 | * |
| 235 | * @adev: amdgpu_device pointer |
| 236 | * |
| 237 | * Decodes the interrupt vector at the current rptr |
| 238 | * position and also advance the position. |
| 239 | */ |
| 240 | static void cik_ih_decode_iv(struct amdgpu_device *adev, |
| 241 | struct amdgpu_iv_entry *entry) |
| 242 | { |
| 243 | /* wptr/rptr are in bytes! */ |
| 244 | u32 ring_index = adev->irq.ih.rptr >> 2; |
| 245 | uint32_t dw[4]; |
| 246 | |
| 247 | dw[0] = le32_to_cpu(adev->irq.ih.ring[ring_index + 0]); |
| 248 | dw[1] = le32_to_cpu(adev->irq.ih.ring[ring_index + 1]); |
| 249 | dw[2] = le32_to_cpu(adev->irq.ih.ring[ring_index + 2]); |
| 250 | dw[3] = le32_to_cpu(adev->irq.ih.ring[ring_index + 3]); |
| 251 | |
| 252 | entry->src_id = dw[0] & 0xff; |
| 253 | entry->src_data = dw[1] & 0xfffffff; |
| 254 | entry->ring_id = dw[2] & 0xff; |
| 255 | entry->vm_id = (dw[2] >> 8) & 0xff; |
| 256 | entry->pas_id = (dw[2] >> 16) & 0xffff; |
| 257 | |
| 258 | /* wptr/rptr are in bytes! */ |
| 259 | adev->irq.ih.rptr += 16; |
| 260 | } |
| 261 | |
| 262 | /** |
| 263 | * cik_ih_set_rptr - set the IH ring buffer rptr |
| 264 | * |
| 265 | * @adev: amdgpu_device pointer |
| 266 | * |
| 267 | * Set the IH ring buffer rptr. |
| 268 | */ |
| 269 | static void cik_ih_set_rptr(struct amdgpu_device *adev) |
| 270 | { |
| 271 | WREG32(mmIH_RB_RPTR, adev->irq.ih.rptr); |
| 272 | } |
| 273 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 274 | static int cik_ih_early_init(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 275 | { |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 276 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
Alex Deucher | 5f23236 | 2015-11-06 01:29:08 -0500 | [diff] [blame] | 277 | int ret; |
| 278 | |
| 279 | ret = amdgpu_irq_add_domain(adev); |
| 280 | if (ret) |
| 281 | return ret; |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 282 | |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 283 | cik_ih_set_interrupt_funcs(adev); |
| 284 | |
| 285 | return 0; |
| 286 | } |
| 287 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 288 | static int cik_ih_sw_init(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 289 | { |
| 290 | int r; |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 291 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 292 | |
| 293 | r = amdgpu_ih_ring_init(adev, 64 * 1024, false); |
| 294 | if (r) |
| 295 | return r; |
| 296 | |
| 297 | r = amdgpu_irq_init(adev); |
| 298 | |
| 299 | return r; |
| 300 | } |
| 301 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 302 | static int cik_ih_sw_fini(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 303 | { |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 304 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 305 | |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 306 | amdgpu_irq_fini(adev); |
| 307 | amdgpu_ih_ring_fini(adev); |
Alex Deucher | 5f23236 | 2015-11-06 01:29:08 -0500 | [diff] [blame] | 308 | amdgpu_irq_remove_domain(adev); |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 309 | |
| 310 | return 0; |
| 311 | } |
| 312 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 313 | static int cik_ih_hw_init(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 314 | { |
| 315 | int r; |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 316 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 317 | |
| 318 | r = cik_ih_irq_init(adev); |
| 319 | if (r) |
| 320 | return r; |
| 321 | |
| 322 | return 0; |
| 323 | } |
| 324 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 325 | static int cik_ih_hw_fini(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 326 | { |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 327 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 328 | |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 329 | cik_ih_irq_disable(adev); |
| 330 | |
| 331 | return 0; |
| 332 | } |
| 333 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 334 | static int cik_ih_suspend(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 335 | { |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 336 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 337 | |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 338 | return cik_ih_hw_fini(adev); |
| 339 | } |
| 340 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 341 | static int cik_ih_resume(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 342 | { |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 343 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 344 | |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 345 | return cik_ih_hw_init(adev); |
| 346 | } |
| 347 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 348 | static bool cik_ih_is_idle(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 349 | { |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 350 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 351 | u32 tmp = RREG32(mmSRBM_STATUS); |
| 352 | |
| 353 | if (tmp & SRBM_STATUS__IH_BUSY_MASK) |
| 354 | return false; |
| 355 | |
| 356 | return true; |
| 357 | } |
| 358 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 359 | static int cik_ih_wait_for_idle(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 360 | { |
| 361 | unsigned i; |
| 362 | u32 tmp; |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 363 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 364 | |
| 365 | for (i = 0; i < adev->usec_timeout; i++) { |
| 366 | /* read MC_STATUS */ |
| 367 | tmp = RREG32(mmSRBM_STATUS) & SRBM_STATUS__IH_BUSY_MASK; |
| 368 | if (!tmp) |
| 369 | return 0; |
| 370 | udelay(1); |
| 371 | } |
| 372 | return -ETIMEDOUT; |
| 373 | } |
| 374 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 375 | static int cik_ih_soft_reset(void *handle) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 376 | { |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 377 | struct amdgpu_device *adev = (struct amdgpu_device *)handle; |
| 378 | |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 379 | u32 srbm_soft_reset = 0; |
| 380 | u32 tmp = RREG32(mmSRBM_STATUS); |
| 381 | |
| 382 | if (tmp & SRBM_STATUS__IH_BUSY_MASK) |
| 383 | srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_IH_MASK; |
| 384 | |
| 385 | if (srbm_soft_reset) { |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 386 | tmp = RREG32(mmSRBM_SOFT_RESET); |
| 387 | tmp |= srbm_soft_reset; |
| 388 | dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp); |
| 389 | WREG32(mmSRBM_SOFT_RESET, tmp); |
| 390 | tmp = RREG32(mmSRBM_SOFT_RESET); |
| 391 | |
| 392 | udelay(50); |
| 393 | |
| 394 | tmp &= ~srbm_soft_reset; |
| 395 | WREG32(mmSRBM_SOFT_RESET, tmp); |
| 396 | tmp = RREG32(mmSRBM_SOFT_RESET); |
| 397 | |
| 398 | /* Wait a little for things to settle down */ |
| 399 | udelay(50); |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 400 | } |
| 401 | |
| 402 | return 0; |
| 403 | } |
| 404 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 405 | static int cik_ih_set_clockgating_state(void *handle, |
| 406 | enum amd_clockgating_state state) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 407 | { |
| 408 | return 0; |
| 409 | } |
| 410 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 411 | static int cik_ih_set_powergating_state(void *handle, |
| 412 | enum amd_powergating_state state) |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 413 | { |
| 414 | return 0; |
| 415 | } |
| 416 | |
yanyang1 | 5fc3aee | 2015-05-22 14:39:35 -0400 | [diff] [blame] | 417 | const struct amd_ip_funcs cik_ih_ip_funcs = { |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 418 | .early_init = cik_ih_early_init, |
| 419 | .late_init = NULL, |
| 420 | .sw_init = cik_ih_sw_init, |
| 421 | .sw_fini = cik_ih_sw_fini, |
| 422 | .hw_init = cik_ih_hw_init, |
| 423 | .hw_fini = cik_ih_hw_fini, |
| 424 | .suspend = cik_ih_suspend, |
| 425 | .resume = cik_ih_resume, |
| 426 | .is_idle = cik_ih_is_idle, |
| 427 | .wait_for_idle = cik_ih_wait_for_idle, |
| 428 | .soft_reset = cik_ih_soft_reset, |
Alex Deucher | a2e73f5 | 2015-04-20 17:09:27 -0400 | [diff] [blame] | 429 | .set_clockgating_state = cik_ih_set_clockgating_state, |
| 430 | .set_powergating_state = cik_ih_set_powergating_state, |
| 431 | }; |
| 432 | |
| 433 | static const struct amdgpu_ih_funcs cik_ih_funcs = { |
| 434 | .get_wptr = cik_ih_get_wptr, |
| 435 | .decode_iv = cik_ih_decode_iv, |
| 436 | .set_rptr = cik_ih_set_rptr |
| 437 | }; |
| 438 | |
| 439 | static void cik_ih_set_interrupt_funcs(struct amdgpu_device *adev) |
| 440 | { |
| 441 | if (adev->irq.ih_funcs == NULL) |
| 442 | adev->irq.ih_funcs = &cik_ih_funcs; |
| 443 | } |