blob: 23136b6afa8e740e7a66280ab3cdcd59ccc2ed87 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/mach-pxa/pxa25x.c
3 *
4 * Author: Nicolas Pitre
5 * Created: Jun 15, 2001
6 * Copyright: MontaVista Software Inc.
7 *
8 * Code specific to PXA21x/25x/26x variants.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * Since this file should be linked before any other machine specific file,
15 * the __initcall() here will be executed first. This serves as default
16 * initialization stuff for PXA machines which can be overridden later if
17 * need be.
18 */
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/init.h>
Russell King34f32312007-05-15 10:39:49 +010022#include <linux/platform_device.h>
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070023#include <linux/suspend.h>
eric miaoc01655042008-01-28 23:00:02 +000024#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Marek Vasut851982c2010-10-11 02:20:19 +020026#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
28#include <mach/irqs.h>
Eric Miaoa58fbcd2009-01-06 17:37:37 +080029#include <mach/gpio.h>
Eric Miao51c62982009-01-02 23:17:22 +080030#include <mach/pxa25x.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010031#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010032#include <mach/pm.h>
33#include <mach/dma.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010034#include <mach/smemc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36#include "generic.h"
Russell King46c41e62007-05-15 15:39:36 +010037#include "devices.h"
Russell Kinga6dba202007-08-20 10:18:02 +010038#include "clock.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40/*
41 * Various clock factors driven by the CCCR register.
42 */
43
44/* Crystal Frequency to Memory Frequency Multiplier (L) */
45static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
46
47/* Memory Frequency to Run Mode Frequency Multiplier (M) */
48static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
49
50/* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
51/* Note: we store the value N * 2 here. */
52static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
53
54/* Crystal clock */
55#define BASE_CLK 3686400
56
57/*
58 * Get the clock frequency as reflected by CCCR and the turbo flag.
59 * We assume these values have been applied via a fcs.
60 * If info is not 0 we also display the current settings.
61 */
Russell King15a40332007-08-20 10:07:44 +010062unsigned int pxa25x_get_clk_frequency_khz(int info)
Linus Torvalds1da177e2005-04-16 15:20:36 -070063{
64 unsigned long cccr, turbo;
65 unsigned int l, L, m, M, n2, N;
66
67 cccr = CCCR;
68 asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
69
70 l = L_clk_mult[(cccr >> 0) & 0x1f];
71 m = M_clk_mult[(cccr >> 5) & 0x03];
72 n2 = N2_clk_mult[(cccr >> 7) & 0x07];
73
74 L = l * BASE_CLK;
75 M = m * L;
76 N = n2 * M / 2;
77
78 if(info)
79 {
80 L += 5000;
81 printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
82 L / 1000000, (L % 1000000) / 10000, l );
83 M += 5000;
84 printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
85 M / 1000000, (M % 1000000) / 10000, m );
86 N += 5000;
87 printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
88 N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
89 (turbo & 1) ? "" : "in" );
90 }
91
92 return (turbo & 1) ? (N/1000) : (M/1000);
93}
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095/*
96 * Return the current memory clock frequency in units of 10kHz
97 */
Russell King15a40332007-08-20 10:07:44 +010098unsigned int pxa25x_get_memclk_frequency_10khz(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099{
100 return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
101}
102
Russell Kinga6dba202007-08-20 10:18:02 +0100103static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
104{
105 return pxa25x_get_memclk_frequency_10khz() * 10000;
106}
107
108static const struct clkops clk_pxa25x_lcd_ops = {
109 .enable = clk_cken_enable,
110 .disable = clk_cken_disable,
111 .getrate = clk_pxa25x_lcd_getrate,
112};
113
Ian Moltoned847782008-07-08 10:32:08 +0100114static unsigned long gpio12_config_32k[] = {
115 GPIO12_32KHz,
116};
117
118static unsigned long gpio12_config_gpio[] = {
119 GPIO12_GPIO,
120};
121
122static void clk_gpio12_enable(struct clk *clk)
123{
124 pxa2xx_mfp_config(gpio12_config_32k, 1);
125}
126
127static void clk_gpio12_disable(struct clk *clk)
128{
129 pxa2xx_mfp_config(gpio12_config_gpio, 1);
130}
131
132static const struct clkops clk_pxa25x_gpio12_ops = {
133 .enable = clk_gpio12_enable,
134 .disable = clk_gpio12_disable,
135};
136
Ian Molton13f75582008-07-08 10:32:50 +0100137static unsigned long gpio11_config_3m6[] = {
138 GPIO11_3_6MHz,
139};
140
141static unsigned long gpio11_config_gpio[] = {
142 GPIO11_GPIO,
143};
144
145static void clk_gpio11_enable(struct clk *clk)
146{
147 pxa2xx_mfp_config(gpio11_config_3m6, 1);
148}
149
150static void clk_gpio11_disable(struct clk *clk)
151{
152 pxa2xx_mfp_config(gpio11_config_gpio, 1);
153}
154
155static const struct clkops clk_pxa25x_gpio11_ops = {
156 .enable = clk_gpio11_enable,
157 .disable = clk_gpio11_disable,
158};
159
Russell Kinga6dba202007-08-20 10:18:02 +0100160/*
161 * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
162 * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
163 * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
164 */
Russell King8c3abc72008-11-08 20:25:21 +0000165static DEFINE_CKEN(pxa25x_hwuart, HWUART, 14745600, 1);
166
167static struct clk_lookup pxa25x_hwuart_clkreg =
168 INIT_CLKREG(&clk_pxa25x_hwuart, "pxa2xx-uart.3", NULL);
Dmitry Baryshkove01dbdb2008-01-27 23:11:48 +0100169
Russell Kingbdb08cb2008-06-30 19:47:59 +0100170/*
Ian Moltonc1ed4062008-07-26 00:52:36 +0100171 * PXA 2xx clock declarations.
Russell Kingbdb08cb2008-06-30 19:47:59 +0100172 */
Russell King8c3abc72008-11-08 20:25:21 +0000173static DEFINE_CK(pxa25x_lcd, LCD, &clk_pxa25x_lcd_ops);
174static DEFINE_CKEN(pxa25x_ffuart, FFUART, 14745600, 1);
175static DEFINE_CKEN(pxa25x_btuart, BTUART, 14745600, 1);
176static DEFINE_CKEN(pxa25x_stuart, STUART, 14745600, 1);
177static DEFINE_CKEN(pxa25x_usb, USB, 47923000, 5);
178static DEFINE_CLK(pxa25x_gpio11, &clk_pxa25x_gpio11_ops, 3686400, 0);
179static DEFINE_CLK(pxa25x_gpio12, &clk_pxa25x_gpio12_ops, 32768, 0);
180static DEFINE_CKEN(pxa25x_mmc, MMC, 19169000, 0);
181static DEFINE_CKEN(pxa25x_i2c, I2C, 31949000, 0);
182static DEFINE_CKEN(pxa25x_ssp, SSP, 3686400, 0);
183static DEFINE_CKEN(pxa25x_nssp, NSSP, 3686400, 0);
184static DEFINE_CKEN(pxa25x_assp, ASSP, 3686400, 0);
185static DEFINE_CKEN(pxa25x_pwm0, PWM0, 3686400, 0);
186static DEFINE_CKEN(pxa25x_pwm1, PWM1, 3686400, 0);
187static DEFINE_CKEN(pxa25x_ac97, AC97, 24576000, 0);
188static DEFINE_CKEN(pxa25x_i2s, I2S, 14745600, 0);
189static DEFINE_CKEN(pxa25x_ficp, FICP, 47923000, 0);
eric miaod8e0db12007-12-10 17:54:36 +0800190
Russell King8c3abc72008-11-08 20:25:21 +0000191static struct clk_lookup pxa25x_clkregs[] = {
192 INIT_CLKREG(&clk_pxa25x_lcd, "pxa2xx-fb", NULL),
193 INIT_CLKREG(&clk_pxa25x_ffuart, "pxa2xx-uart.0", NULL),
194 INIT_CLKREG(&clk_pxa25x_btuart, "pxa2xx-uart.1", NULL),
195 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-uart.2", NULL),
196 INIT_CLKREG(&clk_pxa25x_usb, "pxa25x-udc", NULL),
197 INIT_CLKREG(&clk_pxa25x_mmc, "pxa2xx-mci.0", NULL),
198 INIT_CLKREG(&clk_pxa25x_i2c, "pxa2xx-i2c.0", NULL),
199 INIT_CLKREG(&clk_pxa25x_ssp, "pxa25x-ssp.0", NULL),
200 INIT_CLKREG(&clk_pxa25x_nssp, "pxa25x-nssp.1", NULL),
201 INIT_CLKREG(&clk_pxa25x_assp, "pxa25x-nssp.2", NULL),
202 INIT_CLKREG(&clk_pxa25x_pwm0, "pxa25x-pwm.0", NULL),
203 INIT_CLKREG(&clk_pxa25x_pwm1, "pxa25x-pwm.1", NULL),
204 INIT_CLKREG(&clk_pxa25x_i2s, "pxa2xx-i2s", NULL),
205 INIT_CLKREG(&clk_pxa25x_stuart, "pxa2xx-ir", "UARTCLK"),
206 INIT_CLKREG(&clk_pxa25x_ficp, "pxa2xx-ir", "FICPCLK"),
207 INIT_CLKREG(&clk_pxa25x_ac97, NULL, "AC97CLK"),
208 INIT_CLKREG(&clk_pxa25x_gpio11, NULL, "GPIO11_CLK"),
209 INIT_CLKREG(&clk_pxa25x_gpio12, NULL, "GPIO12_CLK"),
Russell Kinga6dba202007-08-20 10:18:02 +0100210};
211
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100212#ifdef CONFIG_PM
Todd Poynor87754202005-06-03 20:52:27 +0100213
Eric Miao711be5c2007-07-18 11:38:45 +0100214#define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
215#define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
216
Eric Miao711be5c2007-07-18 11:38:45 +0100217/*
218 * List of global PXA peripheral registers to preserve.
219 * More ones like CP and general purpose register values are preserved
220 * with the stack pointer in sleep.S.
221 */
Eric Miao5a3d9652008-09-03 18:06:34 +0800222enum {
Eric Miao711be5c2007-07-18 11:38:45 +0100223 SLEEP_SAVE_PSTR,
Eric Miao711be5c2007-07-18 11:38:45 +0100224 SLEEP_SAVE_CKEN,
Robert Jarzmik649de512008-05-02 21:17:06 +0100225 SLEEP_SAVE_COUNT
Eric Miao711be5c2007-07-18 11:38:45 +0100226};
227
228
229static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
230{
Eric Miao711be5c2007-07-18 11:38:45 +0100231 SAVE(CKEN);
232 SAVE(PSTR);
233}
234
235static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
236{
Eric Miao711be5c2007-07-18 11:38:45 +0100237 RESTORE(CKEN);
Eric Miao711be5c2007-07-18 11:38:45 +0100238 RESTORE(PSTR);
239}
240
241static void pxa25x_cpu_pm_enter(suspend_state_t state)
Todd Poynor87754202005-06-03 20:52:27 +0100242{
Russell Kingdc38e2a2008-05-08 16:50:39 +0100243 /* Clear reset status */
244 RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
245
Todd Poynor87754202005-06-03 20:52:27 +0100246 switch (state) {
247 case PM_SUSPEND_MEM:
Eric Miaob750a092007-07-18 11:40:13 +0100248 pxa25x_cpu_suspend(PWRMODE_SLEEP);
Todd Poynor87754202005-06-03 20:52:27 +0100249 break;
250 }
251}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100252
Russell King41049802008-08-27 12:55:04 +0100253static int pxa25x_cpu_pm_prepare(void)
254{
255 /* set resume return address */
256 PSPR = virt_to_phys(pxa_cpu_resume);
257 return 0;
258}
259
260static void pxa25x_cpu_pm_finish(void)
261{
262 /* ensure not to come back here if it wasn't intended */
263 PSPR = 0;
264}
265
Eric Miao711be5c2007-07-18 11:38:45 +0100266static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
Robert Jarzmik649de512008-05-02 21:17:06 +0100267 .save_count = SLEEP_SAVE_COUNT,
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700268 .valid = suspend_valid_only_mem,
Eric Miao711be5c2007-07-18 11:38:45 +0100269 .save = pxa25x_cpu_pm_save,
270 .restore = pxa25x_cpu_pm_restore,
271 .enter = pxa25x_cpu_pm_enter,
Russell King41049802008-08-27 12:55:04 +0100272 .prepare = pxa25x_cpu_pm_prepare,
273 .finish = pxa25x_cpu_pm_finish,
Russell Kinge176bb02007-05-15 11:16:10 +0100274};
Eric Miao711be5c2007-07-18 11:38:45 +0100275
276static void __init pxa25x_init_pm(void)
277{
278 pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
279}
eric miaof79299c2008-01-02 08:24:49 +0800280#else
281static inline void pxa25x_init_pm(void) {}
Nicolas Pitrea8fa3f02005-06-13 22:35:41 +0100282#endif
Russell Kinge176bb02007-05-15 11:16:10 +0100283
eric miaoc95530c2007-08-29 10:22:17 +0100284/* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
285 */
286
287static int pxa25x_set_wake(unsigned int irq, unsigned int on)
288{
289 int gpio = IRQ_TO_GPIO(irq);
eric miaoc0a596d2008-03-11 09:46:28 +0800290 uint32_t mask = 0;
eric miaoc95530c2007-08-29 10:22:17 +0100291
eric miaoc0a596d2008-03-11 09:46:28 +0800292 if (gpio >= 0 && gpio < 85)
293 return gpio_set_wake(gpio, on);
eric miaoc95530c2007-08-29 10:22:17 +0100294
295 if (irq == IRQ_RTCAlrm) {
296 mask = PWER_RTC;
297 goto set_pwer;
298 }
299
300 return -EINVAL;
301
302set_pwer:
303 if (on)
304 PWER |= mask;
305 else
306 PWER &=~mask;
307
308 return 0;
309}
310
Eric Miaocd491042007-06-22 04:14:09 +0100311void __init pxa25x_init_irq(void)
312{
eric miaob9e25ac2008-03-04 14:19:58 +0800313 pxa_init_irq(32, pxa25x_set_wake);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800314 pxa_init_gpio(IRQ_GPIO_2_x, 2, 84, pxa25x_set_wake);
Eric Miaocd491042007-06-22 04:14:09 +0100315}
316
Eric Miao067455a2008-11-26 18:12:04 +0800317#ifdef CONFIG_CPU_PXA26x
318void __init pxa26x_init_irq(void)
319{
320 pxa_init_irq(32, pxa25x_set_wake);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800321 pxa_init_gpio(IRQ_GPIO_2_x, 2, 89, pxa25x_set_wake);
Eric Miao067455a2008-11-26 18:12:04 +0800322}
323#endif
324
Marek Vasut851982c2010-10-11 02:20:19 +0200325static struct map_desc pxa25x_io_desc[] __initdata = {
326 { /* Mem Ctl */
Marek Vasutad68bb92010-11-03 16:29:35 +0100327 .virtual = SMEMC_VIRT,
328 .pfn = __phys_to_pfn(PXA2XX_SMEMC_BASE),
Marek Vasut851982c2010-10-11 02:20:19 +0200329 .length = 0x00200000,
330 .type = MT_DEVICE
331 },
332};
333
334void __init pxa25x_map_io(void)
335{
336 pxa_map_io();
337 iotable_init(ARRAY_AND_SIZE(pxa25x_io_desc));
338 pxa25x_get_clk_frequency_khz(1);
339}
340
Russell King34f32312007-05-15 10:39:49 +0100341static struct platform_device *pxa25x_devices[] __initdata = {
Philipp Zabel7a857622008-06-22 23:36:39 +0100342 &pxa25x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800343 &pxa_device_pmu,
Eric Miaoe09d02e2007-07-17 10:45:58 +0100344 &pxa_device_i2s,
Robert Jarzmik72493142008-11-13 23:50:56 +0100345 &sa1100_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800346 &pxa25x_device_ssp,
347 &pxa25x_device_nssp,
348 &pxa25x_device_assp,
eric miao75540c12008-04-13 21:44:04 +0100349 &pxa25x_device_pwm0,
350 &pxa25x_device_pwm1,
Russell King34f32312007-05-15 10:39:49 +0100351};
352
eric miaoc01655042008-01-28 23:00:02 +0000353static struct sys_device pxa25x_sysdev[] = {
354 {
355 .cls = &pxa_irq_sysclass,
eric miao16dfdbf2008-01-28 23:00:02 +0000356 }, {
Eric Miao5a3d9652008-09-03 18:06:34 +0800357 .cls = &pxa2xx_mfp_sysclass,
358 }, {
eric miao16dfdbf2008-01-28 23:00:02 +0000359 .cls = &pxa_gpio_sysclass,
eric miaoc01655042008-01-28 23:00:02 +0000360 },
361};
362
Russell Kinge176bb02007-05-15 11:16:10 +0100363static int __init pxa25x_init(void)
364{
eric miaoc01655042008-01-28 23:00:02 +0000365 int i, ret = 0;
Eric Miaof53f0662007-06-22 05:40:17 +0100366
Eric Miao0ffcbfd2008-09-11 10:27:30 +0800367 if (cpu_is_pxa25x()) {
Eric Miao04fef222008-07-29 14:26:00 +0800368
369 reset_status = RCSR;
370
Russell King0a0300d2010-01-12 12:28:00 +0000371 clkdev_add_table(pxa25x_clkregs, ARRAY_SIZE(pxa25x_clkregs));
Russell Kinga6dba202007-08-20 10:18:02 +0100372
Eric Miaofef1f992009-01-02 16:26:33 +0800373 if ((ret = pxa_init_dma(IRQ_DMA, 16)))
Eric Miaof53f0662007-06-22 05:40:17 +0100374 return ret;
eric miaof79299c2008-01-02 08:24:49 +0800375
Eric Miao711be5c2007-07-18 11:38:45 +0100376 pxa25x_init_pm();
eric miaof79299c2008-01-02 08:24:49 +0800377
eric miaoc01655042008-01-28 23:00:02 +0000378 for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
379 ret = sysdev_register(&pxa25x_sysdev[i]);
380 if (ret)
381 pr_err("failed to register sysdev[%d]\n", i);
382 }
383
Russell King34f32312007-05-15 10:39:49 +0100384 ret = platform_add_devices(pxa25x_devices,
385 ARRAY_SIZE(pxa25x_devices));
eric miaoc01655042008-01-28 23:00:02 +0000386 if (ret)
387 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100388 }
eric miaoc01655042008-01-28 23:00:02 +0000389
Eric Miao2b127972008-09-11 10:25:59 +0800390 /* Only add HWUART for PXA255/26x; PXA210/250 do not have it. */
Russell Kingcc155c62009-11-09 13:34:08 +0800391 if (cpu_is_pxa255())
Russell King0a0300d2010-01-12 12:28:00 +0000392 clkdev_add(&pxa25x_hwuart_clkreg);
Russell King34f32312007-05-15 10:39:49 +0100393
394 return ret;
Russell Kinge176bb02007-05-15 11:16:10 +0100395}
396
Russell King1c104e02008-04-19 10:59:24 +0100397postcore_initcall(pxa25x_init);