blob: 8521d7d6f1dab39402ef5c36ed3abece4cf17f89 [file] [log] [blame]
eric miao2c8086a2007-09-11 19:13:17 -07001/*
2 * linux/arch/arm/mach-pxa/pxa3xx.c
3 *
4 * code specific to pxa3xx aka Monahans
5 *
6 * Copyright (C) 2006 Marvell International Ltd.
7 *
eric miaoe9bba8e2007-10-30 08:01:38 +01008 * 2007-09-02: eric miao <eric.miao@marvell.com>
eric miao2c8086a2007-09-11 19:13:17 -07009 * initial version
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#include <linux/module.h>
17#include <linux/kernel.h>
18#include <linux/init.h>
19#include <linux/pm.h>
20#include <linux/platform_device.h>
21#include <linux/irq.h>
Russell King7b5dea12008-01-07 22:18:30 +000022#include <linux/io.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020023#include <linux/syscore_ops.h>
Sebastian Andrzej Siewiorb4593962011-02-23 12:38:16 +010024#include <linux/i2c/pxa-i2c.h>
eric miao2c8086a2007-09-11 19:13:17 -070025
Marek Vasut851982c2010-10-11 02:20:19 +020026#include <asm/mach/map.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/hardware.h>
Eric Miaoa58fbcd2009-01-06 17:37:37 +080028#include <mach/gpio.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010029#include <mach/pxa3xx-regs.h>
Russell Kingafd2fc02008-08-07 11:05:25 +010030#include <mach/reset.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/ohci.h>
32#include <mach/pm.h>
33#include <mach/dma.h>
Mike Rapoportbf293ae2009-11-11 11:36:59 +020034#include <mach/regs-intc.h>
Marek Vasutad68bb92010-11-03 16:29:35 +010035#include <mach/smemc.h>
eric miao2c8086a2007-09-11 19:13:17 -070036
37#include "generic.h"
38#include "devices.h"
39#include "clock.h"
40
Mike Rapoportbf293ae2009-11-11 11:36:59 +020041#define PECR_IE(n) ((1 << ((n) * 2)) << 28)
42#define PECR_IS(n) ((1 << ((n) * 2)) << 29)
43
Russell King8c3abc72008-11-08 20:25:21 +000044static DEFINE_PXA3_CKEN(pxa3xx_ffuart, FFUART, 14857000, 1);
45static DEFINE_PXA3_CKEN(pxa3xx_btuart, BTUART, 14857000, 1);
46static DEFINE_PXA3_CKEN(pxa3xx_stuart, STUART, 14857000, 1);
47static DEFINE_PXA3_CKEN(pxa3xx_i2c, I2C, 32842000, 0);
48static DEFINE_PXA3_CKEN(pxa3xx_udc, UDC, 48000000, 5);
49static DEFINE_PXA3_CKEN(pxa3xx_usbh, USBH, 48000000, 0);
Igor Grinberge68750a2009-11-04 14:14:39 +020050static DEFINE_PXA3_CKEN(pxa3xx_u2d, USB2, 48000000, 0);
Russell King8c3abc72008-11-08 20:25:21 +000051static DEFINE_PXA3_CKEN(pxa3xx_keypad, KEYPAD, 32768, 0);
52static DEFINE_PXA3_CKEN(pxa3xx_ssp1, SSP1, 13000000, 0);
53static DEFINE_PXA3_CKEN(pxa3xx_ssp2, SSP2, 13000000, 0);
54static DEFINE_PXA3_CKEN(pxa3xx_ssp3, SSP3, 13000000, 0);
55static DEFINE_PXA3_CKEN(pxa3xx_ssp4, SSP4, 13000000, 0);
56static DEFINE_PXA3_CKEN(pxa3xx_pwm0, PWM0, 13000000, 0);
57static DEFINE_PXA3_CKEN(pxa3xx_pwm1, PWM1, 13000000, 0);
58static DEFINE_PXA3_CKEN(pxa3xx_mmc1, MMC1, 19500000, 0);
59static DEFINE_PXA3_CKEN(pxa3xx_mmc2, MMC2, 19500000, 0);
60
Eric Miao2e8581e2010-11-22 09:41:39 +080061static DEFINE_CK(pxa3xx_lcd, LCD, &clk_pxa3xx_hsio_ops);
Eric Miaoc0850522010-11-29 22:56:00 +080062static DEFINE_CK(pxa3xx_smemc, SMC, &clk_pxa3xx_smemc_ops);
Eric Miao2e8581e2010-11-22 09:41:39 +080063static DEFINE_CK(pxa3xx_camera, CAMERA, &clk_pxa3xx_hsio_ops);
64static DEFINE_CK(pxa3xx_ac97, AC97, &clk_pxa3xx_ac97_ops);
Eric Miao40298132010-11-22 10:49:55 +080065static DEFINE_CLK(pxa3xx_pout, &clk_pxa3xx_pout_ops, 13000000, 70);
Eric Miao2e8581e2010-11-22 09:41:39 +080066
Russell King8c3abc72008-11-08 20:25:21 +000067static struct clk_lookup pxa3xx_clkregs[] = {
68 INIT_CLKREG(&clk_pxa3xx_pout, NULL, "CLK_POUT"),
Mike Rapoport9ba63c42008-08-17 06:23:05 +010069 /* Power I2C clock is always on */
Daniel Mack5c68b092009-06-22 21:01:58 +020070 INIT_CLKREG(&clk_dummy, "pxa3xx-pwri2c.1", NULL),
Russell King8c3abc72008-11-08 20:25:21 +000071 INIT_CLKREG(&clk_pxa3xx_lcd, "pxa2xx-fb", NULL),
72 INIT_CLKREG(&clk_pxa3xx_camera, NULL, "CAMCLK"),
73 INIT_CLKREG(&clk_pxa3xx_ac97, NULL, "AC97CLK"),
74 INIT_CLKREG(&clk_pxa3xx_ffuart, "pxa2xx-uart.0", NULL),
75 INIT_CLKREG(&clk_pxa3xx_btuart, "pxa2xx-uart.1", NULL),
76 INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-uart.2", NULL),
77 INIT_CLKREG(&clk_pxa3xx_stuart, "pxa2xx-ir", "UARTCLK"),
78 INIT_CLKREG(&clk_pxa3xx_i2c, "pxa2xx-i2c.0", NULL),
79 INIT_CLKREG(&clk_pxa3xx_udc, "pxa27x-udc", NULL),
80 INIT_CLKREG(&clk_pxa3xx_usbh, "pxa27x-ohci", NULL),
Igor Grinberg69f22be2010-07-27 15:06:58 +030081 INIT_CLKREG(&clk_pxa3xx_u2d, "pxa3xx-u2d", NULL),
Russell King8c3abc72008-11-08 20:25:21 +000082 INIT_CLKREG(&clk_pxa3xx_keypad, "pxa27x-keypad", NULL),
83 INIT_CLKREG(&clk_pxa3xx_ssp1, "pxa27x-ssp.0", NULL),
84 INIT_CLKREG(&clk_pxa3xx_ssp2, "pxa27x-ssp.1", NULL),
85 INIT_CLKREG(&clk_pxa3xx_ssp3, "pxa27x-ssp.2", NULL),
86 INIT_CLKREG(&clk_pxa3xx_ssp4, "pxa27x-ssp.3", NULL),
87 INIT_CLKREG(&clk_pxa3xx_pwm0, "pxa27x-pwm.0", NULL),
88 INIT_CLKREG(&clk_pxa3xx_pwm1, "pxa27x-pwm.1", NULL),
89 INIT_CLKREG(&clk_pxa3xx_mmc1, "pxa2xx-mci.0", NULL),
90 INIT_CLKREG(&clk_pxa3xx_mmc2, "pxa2xx-mci.1", NULL),
Eric Miaoc0850522010-11-29 22:56:00 +080091 INIT_CLKREG(&clk_pxa3xx_smemc, "pxa2xx-pcmcia", NULL),
eric miao2c8086a2007-09-11 19:13:17 -070092};
93
Russell King7b5dea12008-01-07 22:18:30 +000094#ifdef CONFIG_PM
Russell King7b5dea12008-01-07 22:18:30 +000095
96#define ISRAM_START 0x5c000000
97#define ISRAM_SIZE SZ_256K
98
99static void __iomem *sram;
100static unsigned long wakeup_src;
101
Russell King7b5dea12008-01-07 22:18:30 +0000102/*
103 * Enter a standby mode (S0D1C2 or S0D2C2). Upon wakeup, the dynamic
104 * memory controller has to be reinitialised, so we place some code
105 * in the SRAM to perform this function.
106 *
107 * We disable FIQs across the standby - otherwise, we might receive a
108 * FIQ while the SDRAM is unavailable.
109 */
110static void pxa3xx_cpu_standby(unsigned int pwrmode)
111{
112 extern const char pm_enter_standby_start[], pm_enter_standby_end[];
113 void (*fn)(unsigned int) = (void __force *)(sram + 0x8000);
114
115 memcpy_toio(sram + 0x8000, pm_enter_standby_start,
116 pm_enter_standby_end - pm_enter_standby_start);
117
118 AD2D0SR = ~0;
119 AD2D1SR = ~0;
120 AD2D0ER = wakeup_src;
121 AD2D1ER = 0;
122 ASCR = ASCR;
123 ARSR = ARSR;
124
125 local_fiq_disable();
126 fn(pwrmode);
127 local_fiq_enable();
128
129 AD2D0ER = 0;
130 AD2D1ER = 0;
Russell King7b5dea12008-01-07 22:18:30 +0000131}
132
eric miaoc4d1fb62008-01-28 23:00:02 +0000133/*
134 * NOTE: currently, the OBM (OEM Boot Module) binary comes along with
135 * PXA3xx development kits assumes that the resuming process continues
136 * with the address stored within the first 4 bytes of SDRAM. The PSPR
137 * register is used privately by BootROM and OBM, and _must_ be set to
138 * 0x5c014000 for the moment.
139 */
140static void pxa3xx_cpu_pm_suspend(void)
141{
142 volatile unsigned long *p = (volatile void *)0xc0000000;
143 unsigned long saved_data = *p;
144
Russell King4f5ad992011-02-06 17:41:26 +0000145 extern void pxa3xx_cpu_suspend(long);
eric miaoc4d1fb62008-01-28 23:00:02 +0000146
147 /* resuming from D2 requires the HSIO2/BOOT/TPM clocks enabled */
148 CKENA |= (1 << CKEN_BOOT) | (1 << CKEN_TPM);
149 CKENB |= 1 << (CKEN_HSIO2 & 0x1f);
150
151 /* clear and setup wakeup source */
152 AD3SR = ~0;
153 AD3ER = wakeup_src;
154 ASCR = ASCR;
155 ARSR = ARSR;
156
157 PCFR |= (1u << 13); /* L1_DIS */
158 PCFR &= ~((1u << 12) | (1u << 1)); /* L0_EN | SL_ROD */
159
160 PSPR = 0x5c014000;
161
162 /* overwrite with the resume address */
Russell King4f5ad992011-02-06 17:41:26 +0000163 *p = virt_to_phys(cpu_resume);
eric miaoc4d1fb62008-01-28 23:00:02 +0000164
Russell King4f5ad992011-02-06 17:41:26 +0000165 pxa3xx_cpu_suspend(PLAT_PHYS_OFFSET - PAGE_OFFSET);
eric miaoc4d1fb62008-01-28 23:00:02 +0000166
167 *p = saved_data;
168
169 AD3ER = 0;
170}
171
Russell King7b5dea12008-01-07 22:18:30 +0000172static void pxa3xx_cpu_pm_enter(suspend_state_t state)
173{
174 /*
175 * Don't sleep if no wakeup sources are defined
176 */
Mark Brownb86a5da2008-04-09 11:32:21 +0100177 if (wakeup_src == 0) {
178 printk(KERN_ERR "Not suspending: no wakeup sources\n");
Russell King7b5dea12008-01-07 22:18:30 +0000179 return;
Mark Brownb86a5da2008-04-09 11:32:21 +0100180 }
Russell King7b5dea12008-01-07 22:18:30 +0000181
182 switch (state) {
183 case PM_SUSPEND_STANDBY:
184 pxa3xx_cpu_standby(PXA3xx_PM_S0D2C2);
185 break;
186
187 case PM_SUSPEND_MEM:
eric miaoc4d1fb62008-01-28 23:00:02 +0000188 pxa3xx_cpu_pm_suspend();
Russell King7b5dea12008-01-07 22:18:30 +0000189 break;
190 }
191}
192
193static int pxa3xx_cpu_pm_valid(suspend_state_t state)
194{
195 return state == PM_SUSPEND_MEM || state == PM_SUSPEND_STANDBY;
196}
197
198static struct pxa_cpu_pm_fns pxa3xx_cpu_pm_fns = {
Russell King7b5dea12008-01-07 22:18:30 +0000199 .valid = pxa3xx_cpu_pm_valid,
200 .enter = pxa3xx_cpu_pm_enter,
201};
202
203static void __init pxa3xx_init_pm(void)
204{
205 sram = ioremap(ISRAM_START, ISRAM_SIZE);
206 if (!sram) {
207 printk(KERN_ERR "Unable to map ISRAM: disabling standby/suspend\n");
208 return;
209 }
210
211 /*
212 * Since we copy wakeup code into the SRAM, we need to ensure
213 * that it is preserved over the low power modes. Note: bit 8
214 * is undocumented in the developer manual, but must be set.
215 */
216 AD1R |= ADXR_L2 | ADXR_R0;
217 AD2R |= ADXR_L2 | ADXR_R0;
218 AD3R |= ADXR_L2 | ADXR_R0;
219
220 /*
221 * Clear the resume enable registers.
222 */
223 AD1D0ER = 0;
224 AD2D0ER = 0;
225 AD2D1ER = 0;
226 AD3ER = 0;
227
228 pxa_cpu_pm_fns = &pxa3xx_cpu_pm_fns;
229}
230
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100231static int pxa3xx_set_wake(struct irq_data *d, unsigned int on)
Russell King7b5dea12008-01-07 22:18:30 +0000232{
233 unsigned long flags, mask = 0;
234
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100235 switch (d->irq) {
Russell King7b5dea12008-01-07 22:18:30 +0000236 case IRQ_SSP3:
237 mask = ADXER_MFP_WSSP3;
238 break;
239 case IRQ_MSL:
240 mask = ADXER_WMSL0;
241 break;
242 case IRQ_USBH2:
243 case IRQ_USBH1:
244 mask = ADXER_WUSBH;
245 break;
246 case IRQ_KEYPAD:
247 mask = ADXER_WKP;
248 break;
249 case IRQ_AC97:
250 mask = ADXER_MFP_WAC97;
251 break;
252 case IRQ_USIM:
253 mask = ADXER_WUSIM0;
254 break;
255 case IRQ_SSP2:
256 mask = ADXER_MFP_WSSP2;
257 break;
258 case IRQ_I2C:
259 mask = ADXER_MFP_WI2C;
260 break;
261 case IRQ_STUART:
262 mask = ADXER_MFP_WUART3;
263 break;
264 case IRQ_BTUART:
265 mask = ADXER_MFP_WUART2;
266 break;
267 case IRQ_FFUART:
268 mask = ADXER_MFP_WUART1;
269 break;
270 case IRQ_MMC:
271 mask = ADXER_MFP_WMMC1;
272 break;
273 case IRQ_SSP:
274 mask = ADXER_MFP_WSSP1;
275 break;
276 case IRQ_RTCAlrm:
277 mask = ADXER_WRTC;
278 break;
279 case IRQ_SSP4:
280 mask = ADXER_MFP_WSSP4;
281 break;
282 case IRQ_TSI:
283 mask = ADXER_WTSI;
284 break;
285 case IRQ_USIM2:
286 mask = ADXER_WUSIM1;
287 break;
288 case IRQ_MMC2:
289 mask = ADXER_MFP_WMMC2;
290 break;
291 case IRQ_NAND:
292 mask = ADXER_MFP_WFLASH;
293 break;
294 case IRQ_USB2:
295 mask = ADXER_WUSB2;
296 break;
297 case IRQ_WAKEUP0:
298 mask = ADXER_WEXTWAKE0;
299 break;
300 case IRQ_WAKEUP1:
301 mask = ADXER_WEXTWAKE1;
302 break;
303 case IRQ_MMC3:
304 mask = ADXER_MFP_GEN12;
305 break;
Mark Browne1217702008-04-23 10:28:18 +0100306 default:
307 return -EINVAL;
Russell King7b5dea12008-01-07 22:18:30 +0000308 }
309
310 local_irq_save(flags);
311 if (on)
312 wakeup_src |= mask;
313 else
314 wakeup_src &= ~mask;
315 local_irq_restore(flags);
316
317 return 0;
318}
Russell King7b5dea12008-01-07 22:18:30 +0000319#else
320static inline void pxa3xx_init_pm(void) {}
eric miaob9e25ac2008-03-04 14:19:58 +0800321#define pxa3xx_set_wake NULL
Russell King7b5dea12008-01-07 22:18:30 +0000322#endif
323
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100324static void pxa_ack_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200325{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100326 PECR |= PECR_IS(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200327}
328
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100329static void pxa_mask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200330{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100331 ICMR2 &= ~(1 << ((d->irq - PXA_IRQ(0)) & 0x1f));
332 PECR &= ~PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200333}
334
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100335static void pxa_unmask_ext_wakeup(struct irq_data *d)
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200336{
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100337 ICMR2 |= 1 << ((d->irq - PXA_IRQ(0)) & 0x1f);
338 PECR |= PECR_IE(d->irq - IRQ_WAKEUP0);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200339}
340
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100341static int pxa_set_ext_wakeup_type(struct irq_data *d, unsigned int flow_type)
Igor Grinberg12882092010-06-13 11:31:48 +0300342{
343 if (flow_type & IRQ_TYPE_EDGE_RISING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100344 PWER |= 1 << (d->irq - IRQ_WAKEUP0);
Igor Grinberg12882092010-06-13 11:31:48 +0300345
346 if (flow_type & IRQ_TYPE_EDGE_FALLING)
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100347 PWER |= 1 << (d->irq - IRQ_WAKEUP0 + 2);
Igor Grinberg12882092010-06-13 11:31:48 +0300348
349 return 0;
350}
351
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200352static struct irq_chip pxa_ext_wakeup_chip = {
353 .name = "WAKEUP",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100354 .irq_ack = pxa_ack_ext_wakeup,
355 .irq_mask = pxa_mask_ext_wakeup,
356 .irq_unmask = pxa_unmask_ext_wakeup,
357 .irq_set_type = pxa_set_ext_wakeup_type,
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200358};
359
360static void __init pxa_init_ext_wakeup_irq(set_wake_t fn)
361{
362 int irq;
363
364 for (irq = IRQ_WAKEUP0; irq <= IRQ_WAKEUP1; irq++) {
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100365 irq_set_chip_and_handler(irq, &pxa_ext_wakeup_chip,
366 handle_edge_irq);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200367 set_irq_flags(irq, IRQF_VALID);
368 }
369
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100370 pxa_ext_wakeup_chip.irq_set_wake = fn;
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200371}
372
eric miao2c8086a2007-09-11 19:13:17 -0700373void __init pxa3xx_init_irq(void)
374{
375 /* enable CP6 access */
376 u32 value;
377 __asm__ __volatile__("mrc p15, 0, %0, c15, c1, 0\n": "=r"(value));
378 value |= (1 << 6);
379 __asm__ __volatile__("mcr p15, 0, %0, c15, c1, 0\n": :"r"(value));
380
eric miaob9e25ac2008-03-04 14:19:58 +0800381 pxa_init_irq(56, pxa3xx_set_wake);
Mike Rapoportbf293ae2009-11-11 11:36:59 +0200382 pxa_init_ext_wakeup_irq(pxa3xx_set_wake);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800383 pxa_init_gpio(IRQ_GPIO_2_x, 2, 127, NULL);
eric miao2c8086a2007-09-11 19:13:17 -0700384}
385
Marek Vasut851982c2010-10-11 02:20:19 +0200386static struct map_desc pxa3xx_io_desc[] __initdata = {
387 { /* Mem Ctl */
Marek Vasutad68bb92010-11-03 16:29:35 +0100388 .virtual = SMEMC_VIRT,
389 .pfn = __phys_to_pfn(PXA3XX_SMEMC_BASE),
Marek Vasut851982c2010-10-11 02:20:19 +0200390 .length = 0x00200000,
391 .type = MT_DEVICE
392 }
393};
394
395void __init pxa3xx_map_io(void)
396{
397 pxa_map_io();
398 iotable_init(ARRAY_AND_SIZE(pxa3xx_io_desc));
399 pxa3xx_get_clk_frequency_khz(1);
400}
401
eric miao2c8086a2007-09-11 19:13:17 -0700402/*
403 * device registration specific to PXA3xx.
404 */
405
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100406void __init pxa3xx_set_i2c_power_info(struct i2c_pxa_platform_data *info)
407{
Eric Miao14758222008-11-28 15:24:12 +0800408 pxa_register_device(&pxa3xx_device_i2c_power, info);
Mike Rapoport9ba63c42008-08-17 06:23:05 +0100409}
410
eric miao2c8086a2007-09-11 19:13:17 -0700411static struct platform_device *devices[] __initdata = {
Robert Jarzmik94c35a62009-04-21 19:19:36 +0200412 &pxa27x_device_udc,
Eric Miao09a53582010-06-14 00:43:00 +0800413 &pxa_device_pmu,
eric miao2c8086a2007-09-11 19:13:17 -0700414 &pxa_device_i2s,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000415 &pxa_device_asoc_ssp1,
416 &pxa_device_asoc_ssp2,
417 &pxa_device_asoc_ssp3,
418 &pxa_device_asoc_ssp4,
419 &pxa_device_asoc_platform,
Robert Jarzmik72493142008-11-13 23:50:56 +0100420 &sa1100_device_rtc,
eric miao2c8086a2007-09-11 19:13:17 -0700421 &pxa_device_rtc,
eric miaod8e0db12007-12-10 17:54:36 +0800422 &pxa27x_device_ssp1,
423 &pxa27x_device_ssp2,
424 &pxa27x_device_ssp3,
425 &pxa3xx_device_ssp4,
eric miao75540c12008-04-13 21:44:04 +0100426 &pxa27x_device_pwm0,
427 &pxa27x_device_pwm1,
eric miao2c8086a2007-09-11 19:13:17 -0700428};
429
430static int __init pxa3xx_init(void)
431{
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200432 int ret = 0;
eric miao2c8086a2007-09-11 19:13:17 -0700433
434 if (cpu_is_pxa3xx()) {
Eric Miao04fef222008-07-29 14:26:00 +0800435
436 reset_status = ARSR;
437
Dmitry Krivoschekov86260f92008-02-08 15:02:03 +0100438 /*
439 * clear RDH bit every time after reset
440 *
441 * Note: the last 3 bits DxS are write-1-to-clear so carefully
442 * preserve them here in case they will be referenced later
443 */
444 ASCR &= ~(ASCR_RDH | ASCR_D1S | ASCR_D2S | ASCR_D3S);
445
Russell King0a0300d2010-01-12 12:28:00 +0000446 clkdev_add_table(pxa3xx_clkregs, ARRAY_SIZE(pxa3xx_clkregs));
eric miao2c8086a2007-09-11 19:13:17 -0700447
Eric Miaofef1f992009-01-02 16:26:33 +0800448 if ((ret = pxa_init_dma(IRQ_DMA, 32)))
eric miao2c8086a2007-09-11 19:13:17 -0700449 return ret;
450
Russell King7b5dea12008-01-07 22:18:30 +0000451 pxa3xx_init_pm();
452
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200453 register_syscore_ops(&pxa_irq_syscore_ops);
454 register_syscore_ops(&pxa3xx_mfp_syscore_ops);
455 register_syscore_ops(&pxa_gpio_syscore_ops);
456 register_syscore_ops(&pxa3xx_clock_syscore_ops);
eric miaoc01655042008-01-28 23:00:02 +0000457
458 ret = platform_add_devices(devices, ARRAY_SIZE(devices));
eric miao2c8086a2007-09-11 19:13:17 -0700459 }
eric miaoc01655042008-01-28 23:00:02 +0000460
461 return ret;
eric miao2c8086a2007-09-11 19:13:17 -0700462}
463
Russell King1c104e02008-04-19 10:59:24 +0100464postcore_initcall(pxa3xx_init);