blob: 36a7ea138c2f4a5c89e9596e8ec9fd41cb4f9f3c [file] [log] [blame]
Andy Fleming2654d632006-08-18 18:04:34 -05001/*
2 * MPC8555 CDS Device Tree Source
3 *
Kumar Gala32f960e2008-04-17 01:28:15 -05004 * Copyright 2006, 2008 Freescale Semiconductor Inc.
Andy Fleming2654d632006-08-18 18:04:34 -05005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
11
Kumar Gala32f960e2008-04-17 01:28:15 -050012/dts-v1/;
Andy Fleming2654d632006-08-18 18:04:34 -050013
Olivia Yin2eb28002012-08-09 15:42:34 +080014/include/ "fsl/e500v2_power_isa.dtsi"
15
Andy Fleming2654d632006-08-18 18:04:34 -050016/ {
17 model = "MPC8555CDS";
Kumar Gala52094872007-02-17 16:04:23 -060018 compatible = "MPC8555CDS", "MPC85xxCDS";
Andy Fleming2654d632006-08-18 18:04:34 -050019 #address-cells = <1>;
20 #size-cells = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -050021
Kumar Galaea082fa2007-12-12 01:46:12 -060022 aliases {
23 ethernet0 = &enet0;
24 ethernet1 = &enet1;
25 serial0 = &serial0;
26 serial1 = &serial1;
27 pci0 = &pci0;
28 pci1 = &pci1;
29 };
30
Andy Fleming2654d632006-08-18 18:04:34 -050031 cpus {
Andy Fleming2654d632006-08-18 18:04:34 -050032 #address-cells = <1>;
33 #size-cells = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -050034
35 PowerPC,8555@0 {
36 device_type = "cpu";
Kumar Gala32f960e2008-04-17 01:28:15 -050037 reg = <0x0>;
38 d-cache-line-size = <32>; // 32 bytes
39 i-cache-line-size = <32>; // 32 bytes
40 d-cache-size = <0x8000>; // L1, 32K
41 i-cache-size = <0x8000>; // L1, 32K
Andy Fleming2654d632006-08-18 18:04:34 -050042 timebase-frequency = <0>; // 33 MHz, from uboot
43 bus-frequency = <0>; // 166 MHz
44 clock-frequency = <0>; // 825 MHz, from uboot
Kumar Galac0540652008-05-30 13:43:43 -050045 next-level-cache = <&L2>;
Andy Fleming2654d632006-08-18 18:04:34 -050046 };
47 };
48
49 memory {
50 device_type = "memory";
Kumar Gala32f960e2008-04-17 01:28:15 -050051 reg = <0x0 0x8000000>; // 128M at 0x0
Andy Fleming2654d632006-08-18 18:04:34 -050052 };
53
54 soc8555@e0000000 {
55 #address-cells = <1>;
56 #size-cells = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -050057 device_type = "soc";
Kim Phillipscf0d19f2008-07-29 15:29:24 -050058 compatible = "simple-bus";
Kumar Gala32f960e2008-04-17 01:28:15 -050059 ranges = <0x0 0xe0000000 0x100000>;
Andy Fleming2654d632006-08-18 18:04:34 -050060 bus-frequency = <0>;
61
Kumar Galae1a22892009-04-22 13:17:42 -050062 ecm-law@0 {
63 compatible = "fsl,ecm-law";
64 reg = <0x0 0x1000>;
65 fsl,num-laws = <8>;
66 };
67
68 ecm@1000 {
69 compatible = "fsl,mpc8555-ecm", "fsl,ecm";
70 reg = <0x1000 0x1000>;
71 interrupts = <17 2>;
72 interrupt-parent = <&mpic>;
73 };
74
Kumar Gala4da421d2007-05-15 13:20:05 -050075 memory-controller@2000 {
Bradley Hughes8a4ab212010-07-21 12:04:06 +000076 compatible = "fsl,mpc8555-memory-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050077 reg = <0x2000 0x1000>;
Kumar Gala4da421d2007-05-15 13:20:05 -050078 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050079 interrupts = <18 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050080 };
81
Kumar Galac0540652008-05-30 13:43:43 -050082 L2: l2-cache-controller@20000 {
Bradley Hughes8a4ab212010-07-21 12:04:06 +000083 compatible = "fsl,mpc8555-l2-cache-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -050084 reg = <0x20000 0x1000>;
85 cache-line-size = <32>; // 32 bytes
86 cache-size = <0x40000>; // L2, 256K
Kumar Gala4da421d2007-05-15 13:20:05 -050087 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -050088 interrupts = <16 2>;
Kumar Gala4da421d2007-05-15 13:20:05 -050089 };
90
Andy Fleming2654d632006-08-18 18:04:34 -050091 i2c@3000 {
Kumar Galaec9686c2007-12-11 23:17:24 -060092 #address-cells = <1>;
93 #size-cells = <0>;
94 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -050095 compatible = "fsl-i2c";
Kumar Gala32f960e2008-04-17 01:28:15 -050096 reg = <0x3000 0x100>;
97 interrupts = <43 2>;
Kumar Gala52094872007-02-17 16:04:23 -060098 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -050099 dfsrr;
100 };
101
Kumar Galadee80552008-06-27 13:45:19 -0500102 dma@21300 {
103 #address-cells = <1>;
104 #size-cells = <1>;
105 compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
106 reg = <0x21300 0x4>;
107 ranges = <0x0 0x21100 0x200>;
108 cell-index = <0>;
109 dma-channel@0 {
110 compatible = "fsl,mpc8555-dma-channel",
111 "fsl,eloplus-dma-channel";
112 reg = <0x0 0x80>;
113 cell-index = <0>;
114 interrupt-parent = <&mpic>;
115 interrupts = <20 2>;
116 };
117 dma-channel@80 {
118 compatible = "fsl,mpc8555-dma-channel",
119 "fsl,eloplus-dma-channel";
120 reg = <0x80 0x80>;
121 cell-index = <1>;
122 interrupt-parent = <&mpic>;
123 interrupts = <21 2>;
124 };
125 dma-channel@100 {
126 compatible = "fsl,mpc8555-dma-channel",
127 "fsl,eloplus-dma-channel";
128 reg = <0x100 0x80>;
129 cell-index = <2>;
130 interrupt-parent = <&mpic>;
131 interrupts = <22 2>;
132 };
133 dma-channel@180 {
134 compatible = "fsl,mpc8555-dma-channel",
135 "fsl,eloplus-dma-channel";
136 reg = <0x180 0x80>;
137 cell-index = <3>;
138 interrupt-parent = <&mpic>;
139 interrupts = <23 2>;
140 };
141 };
142
Kumar Galae77b28e2007-12-12 00:28:35 -0600143 enet0: ethernet@24000 {
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300144 #address-cells = <1>;
145 #size-cells = <1>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600146 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500147 device_type = "network";
148 model = "TSEC";
149 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500150 reg = <0x24000 0x1000>;
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300151 ranges = <0x0 0x24000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500152 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500153 interrupts = <29 2 30 2 34 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600154 interrupt-parent = <&mpic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800155 tbi-handle = <&tbi0>;
Kumar Gala52094872007-02-17 16:04:23 -0600156 phy-handle = <&phy0>;
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300157
158 mdio@520 {
159 #address-cells = <1>;
160 #size-cells = <0>;
161 compatible = "fsl,gianfar-mdio";
162 reg = <0x520 0x20>;
163
164 phy0: ethernet-phy@0 {
165 interrupt-parent = <&mpic>;
166 interrupts = <5 1>;
167 reg = <0x0>;
168 device_type = "ethernet-phy";
169 };
170 phy1: ethernet-phy@1 {
171 interrupt-parent = <&mpic>;
172 interrupts = <5 1>;
173 reg = <0x1>;
174 device_type = "ethernet-phy";
175 };
176 tbi0: tbi-phy@11 {
177 reg = <0x11>;
178 device_type = "tbi-phy";
179 };
180 };
Andy Fleming2654d632006-08-18 18:04:34 -0500181 };
182
Kumar Galae77b28e2007-12-12 00:28:35 -0600183 enet1: ethernet@25000 {
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300184 #address-cells = <1>;
185 #size-cells = <1>;
Kumar Galae77b28e2007-12-12 00:28:35 -0600186 cell-index = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500187 device_type = "network";
188 model = "TSEC";
189 compatible = "gianfar";
Kumar Gala32f960e2008-04-17 01:28:15 -0500190 reg = <0x25000 0x1000>;
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300191 ranges = <0x0 0x25000 0x1000>;
Timur Tabieae98262007-06-22 14:33:15 -0500192 local-mac-address = [ 00 00 00 00 00 00 ];
Kumar Gala32f960e2008-04-17 01:28:15 -0500193 interrupts = <35 2 36 2 40 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600194 interrupt-parent = <&mpic>;
Andy Flemingb31a1d82008-12-16 15:29:15 -0800195 tbi-handle = <&tbi1>;
Kumar Gala52094872007-02-17 16:04:23 -0600196 phy-handle = <&phy1>;
Anton Vorontsov84ba4a52009-03-19 21:01:48 +0300197
198 mdio@520 {
199 #address-cells = <1>;
200 #size-cells = <0>;
201 compatible = "fsl,gianfar-tbi";
202 reg = <0x520 0x20>;
203
204 tbi1: tbi-phy@11 {
205 reg = <0x11>;
206 device_type = "tbi-phy";
207 };
208 };
Andy Fleming2654d632006-08-18 18:04:34 -0500209 };
210
Kumar Galaea082fa2007-12-12 01:46:12 -0600211 serial0: serial@4500 {
212 cell-index = <0>;
Andy Fleming2654d632006-08-18 18:04:34 -0500213 device_type = "serial";
Kumar Galaf706bed2011-11-28 13:58:53 -0600214 compatible = "fsl,ns16550", "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500215 reg = <0x4500 0x100>; // reg base, size
Andy Fleming2654d632006-08-18 18:04:34 -0500216 clock-frequency = <0>; // should we fill in in uboot?
Kumar Gala32f960e2008-04-17 01:28:15 -0500217 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600218 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -0500219 };
220
Kumar Galaea082fa2007-12-12 01:46:12 -0600221 serial1: serial@4600 {
222 cell-index = <1>;
Andy Fleming2654d632006-08-18 18:04:34 -0500223 device_type = "serial";
Kumar Galaf706bed2011-11-28 13:58:53 -0600224 compatible = "fsl,ns16550", "ns16550";
Kumar Gala32f960e2008-04-17 01:28:15 -0500225 reg = <0x4600 0x100>; // reg base, size
Andy Fleming2654d632006-08-18 18:04:34 -0500226 clock-frequency = <0>; // should we fill in in uboot?
Kumar Gala32f960e2008-04-17 01:28:15 -0500227 interrupts = <42 2>;
Kumar Gala52094872007-02-17 16:04:23 -0600228 interrupt-parent = <&mpic>;
Andy Fleming2654d632006-08-18 18:04:34 -0500229 };
230
Kim Phillips3fd44732008-07-08 19:13:33 -0500231 crypto@30000 {
232 compatible = "fsl,sec2.0";
233 reg = <0x30000 0x10000>;
234 interrupts = <45 2>;
235 interrupt-parent = <&mpic>;
236 fsl,num-channels = <4>;
237 fsl,channel-fifo-len = <24>;
238 fsl,exec-units-mask = <0x7e>;
239 fsl,descriptor-types-mask = <0x01010ebf>;
240 };
241
Kumar Gala52094872007-02-17 16:04:23 -0600242 mpic: pic@40000 {
Andy Fleming2654d632006-08-18 18:04:34 -0500243 interrupt-controller;
244 #address-cells = <0>;
245 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500246 reg = <0x40000 0x40000>;
Andy Fleming2654d632006-08-18 18:04:34 -0500247 compatible = "chrp,open-pic";
248 device_type = "open-pic";
Andy Fleming2654d632006-08-18 18:04:34 -0500249 };
Scott Woodab9683c2007-10-08 16:08:52 -0500250
251 cpm@919c0 {
252 #address-cells = <1>;
253 #size-cells = <1>;
254 compatible = "fsl,mpc8555-cpm", "fsl,cpm2";
Kumar Gala32f960e2008-04-17 01:28:15 -0500255 reg = <0x919c0 0x30>;
Scott Woodab9683c2007-10-08 16:08:52 -0500256 ranges;
257
258 muram@80000 {
259 #address-cells = <1>;
260 #size-cells = <1>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500261 ranges = <0x0 0x80000 0x10000>;
Scott Woodab9683c2007-10-08 16:08:52 -0500262
263 data@0 {
264 compatible = "fsl,cpm-muram-data";
Kumar Gala32f960e2008-04-17 01:28:15 -0500265 reg = <0x0 0x2000 0x9000 0x1000>;
Scott Woodab9683c2007-10-08 16:08:52 -0500266 };
267 };
268
269 brg@919f0 {
270 compatible = "fsl,mpc8555-brg",
271 "fsl,cpm2-brg",
272 "fsl,cpm-brg";
Kumar Gala32f960e2008-04-17 01:28:15 -0500273 reg = <0x919f0 0x10 0x915f0 0x10>;
Scott Woodab9683c2007-10-08 16:08:52 -0500274 };
275
276 cpmpic: pic@90c00 {
277 interrupt-controller;
278 #address-cells = <0>;
279 #interrupt-cells = <2>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500280 interrupts = <46 2>;
Scott Woodab9683c2007-10-08 16:08:52 -0500281 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500282 reg = <0x90c00 0x80>;
Scott Woodab9683c2007-10-08 16:08:52 -0500283 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
284 };
285 };
Andy Fleming2654d632006-08-18 18:04:34 -0500286 };
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500287
Kumar Galaea082fa2007-12-12 01:46:12 -0600288 pci0: pci@e0008000 {
Kumar Gala32f960e2008-04-17 01:28:15 -0500289 interrupt-map-mask = <0x1f800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500290 interrupt-map = <
291
292 /* IDSEL 0x10 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500293 0x8000 0x0 0x0 0x1 &mpic 0x0 0x1
294 0x8000 0x0 0x0 0x2 &mpic 0x1 0x1
295 0x8000 0x0 0x0 0x3 &mpic 0x2 0x1
296 0x8000 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500297
298 /* IDSEL 0x11 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500299 0x8800 0x0 0x0 0x1 &mpic 0x0 0x1
300 0x8800 0x0 0x0 0x2 &mpic 0x1 0x1
301 0x8800 0x0 0x0 0x3 &mpic 0x2 0x1
302 0x8800 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500303
304 /* IDSEL 0x12 (Slot 1) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500305 0x9000 0x0 0x0 0x1 &mpic 0x0 0x1
306 0x9000 0x0 0x0 0x2 &mpic 0x1 0x1
307 0x9000 0x0 0x0 0x3 &mpic 0x2 0x1
308 0x9000 0x0 0x0 0x4 &mpic 0x3 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500309
310 /* IDSEL 0x13 (Slot 2) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500311 0x9800 0x0 0x0 0x1 &mpic 0x1 0x1
312 0x9800 0x0 0x0 0x2 &mpic 0x2 0x1
313 0x9800 0x0 0x0 0x3 &mpic 0x3 0x1
314 0x9800 0x0 0x0 0x4 &mpic 0x0 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500315
316 /* IDSEL 0x14 (Slot 3) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500317 0xa000 0x0 0x0 0x1 &mpic 0x2 0x1
318 0xa000 0x0 0x0 0x2 &mpic 0x3 0x1
319 0xa000 0x0 0x0 0x3 &mpic 0x0 0x1
320 0xa000 0x0 0x0 0x4 &mpic 0x1 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500321
322 /* IDSEL 0x15 (Slot 4) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500323 0xa800 0x0 0x0 0x1 &mpic 0x3 0x1
324 0xa800 0x0 0x0 0x2 &mpic 0x0 0x1
325 0xa800 0x0 0x0 0x3 &mpic 0x1 0x1
326 0xa800 0x0 0x0 0x4 &mpic 0x2 0x1
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500327
328 /* Bus 1 (Tundra Bridge) */
329 /* IDSEL 0x12 (ISA bridge) */
Kumar Gala32f960e2008-04-17 01:28:15 -0500330 0x19000 0x0 0x0 0x1 &mpic 0x0 0x1
331 0x19000 0x0 0x0 0x2 &mpic 0x1 0x1
332 0x19000 0x0 0x0 0x3 &mpic 0x2 0x1
333 0x19000 0x0 0x0 0x4 &mpic 0x3 0x1>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500334 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500335 interrupts = <24 2>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500336 bus-range = <0 0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500337 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
338 0x1000000 0x0 0x0 0xe2000000 0x0 0x100000>;
339 clock-frequency = <66666666>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500340 #interrupt-cells = <1>;
341 #size-cells = <2>;
342 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500343 reg = <0xe0008000 0x1000>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500344 compatible = "fsl,mpc8540-pci";
345 device_type = "pci";
346
347 i8259@19000 {
348 interrupt-controller;
349 device_type = "interrupt-controller";
Kumar Gala32f960e2008-04-17 01:28:15 -0500350 reg = <0x19000 0x0 0x0 0x0 0x1>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500351 #address-cells = <0>;
352 #interrupt-cells = <2>;
353 compatible = "chrp,iic";
354 interrupts = <1>;
Kumar Galaea082fa2007-12-12 01:46:12 -0600355 interrupt-parent = <&pci0>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500356 };
357 };
358
Kumar Galaea082fa2007-12-12 01:46:12 -0600359 pci1: pci@e0009000 {
Kumar Gala32f960e2008-04-17 01:28:15 -0500360 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500361 interrupt-map = <
362
363 /* IDSEL 0x15 */
Kumar Gala32f960e2008-04-17 01:28:15 -0500364 0xa800 0x0 0x0 0x1 &mpic 0xb 0x1
365 0xa800 0x0 0x0 0x2 &mpic 0xb 0x1
366 0xa800 0x0 0x0 0x3 &mpic 0xb 0x1
367 0xa800 0x0 0x0 0x4 &mpic 0xb 0x1>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500368 interrupt-parent = <&mpic>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500369 interrupts = <25 2>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500370 bus-range = <0 0>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500371 ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
372 0x1000000 0x0 0x0 0xe3000000 0x0 0x100000>;
373 clock-frequency = <66666666>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500374 #interrupt-cells = <1>;
375 #size-cells = <2>;
376 #address-cells = <3>;
Kumar Gala32f960e2008-04-17 01:28:15 -0500377 reg = <0xe0009000 0x1000>;
Kumar Gala1b3c5cda2007-09-12 18:23:46 -0500378 compatible = "fsl,mpc8540-pci";
379 device_type = "pci";
380 };
Andy Fleming2654d632006-08-18 18:04:34 -0500381};