blob: 1d4b74e9a037f70bd68bd8e8c615976691c52f9c [file] [log] [blame]
Doug Thompsoncfe40fd2009-05-04 19:25:34 +02001/*
2 * AMD64 class Memory Controller kernel module
3 *
4 * Copyright (c) 2009 SoftwareBitMaker.
Aravind Gopalakrishnan1a8bc772015-09-28 06:43:13 -05005 * Copyright (c) 2009-15 Advanced Micro Devices, Inc.
Doug Thompsoncfe40fd2009-05-04 19:25:34 +02006 *
7 * This file may be distributed under the terms of the
8 * GNU General Public License.
Doug Thompsoncfe40fd2009-05-04 19:25:34 +02009 */
10
11#include <linux/module.h>
12#include <linux/ctype.h>
13#include <linux/init.h>
14#include <linux/pci.h>
15#include <linux/pci_ids.h>
16#include <linux/slab.h>
17#include <linux/mmzone.h>
18#include <linux/edac.h>
Yazen Ghannam1bd99002017-01-27 11:24:23 -060019#include <asm/cpu_device_id.h>
Doug Thompsonf9431992009-04-27 19:46:08 +020020#include <asm/msr.h>
Mauro Carvalho Chehab78d88e82016-10-29 15:16:34 -020021#include "edac_module.h"
Borislav Petkov47ca08a2010-09-27 15:30:39 +020022#include "mce_amd.h"
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020023
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020024#define amd64_info(fmt, arg...) \
25 edac_printk(KERN_INFO, "amd64", fmt, ##arg)
26
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020027#define amd64_warn(fmt, arg...) \
Borislav Petkov5246c542016-12-01 11:35:07 +010028 edac_printk(KERN_WARNING, "amd64", "Warning: " fmt, ##arg)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020029
30#define amd64_err(fmt, arg...) \
Borislav Petkov5246c542016-12-01 11:35:07 +010031 edac_printk(KERN_ERR, "amd64", "Error: " fmt, ##arg)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020032
33#define amd64_mc_warn(mci, fmt, arg...) \
34 edac_mc_chipset_printk(mci, KERN_WARNING, "amd64", fmt, ##arg)
35
36#define amd64_mc_err(mci, fmt, arg...) \
37 edac_mc_chipset_printk(mci, KERN_ERR, "amd64", fmt, ##arg)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020038
39/*
40 * Throughout the comments in this code, the following terms are used:
41 *
42 * SysAddr, DramAddr, and InputAddr
43 *
44 * These terms come directly from the amd64 documentation
45 * (AMD publication #26094). They are defined as follows:
46 *
47 * SysAddr:
48 * This is a physical address generated by a CPU core or a device
49 * doing DMA. If generated by a CPU core, a SysAddr is the result of
50 * a virtual to physical address translation by the CPU core's address
51 * translation mechanism (MMU).
52 *
53 * DramAddr:
54 * A DramAddr is derived from a SysAddr by subtracting an offset that
55 * depends on which node the SysAddr maps to and whether the SysAddr
56 * is within a range affected by memory hoisting. The DRAM Base
57 * (section 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers
58 * determine which node a SysAddr maps to.
59 *
60 * If the DRAM Hole Address Register (DHAR) is enabled and the SysAddr
61 * is within the range of addresses specified by this register, then
62 * a value x from the DHAR is subtracted from the SysAddr to produce a
63 * DramAddr. Here, x represents the base address for the node that
64 * the SysAddr maps to plus an offset due to memory hoisting. See
65 * section 3.4.8 and the comments in amd64_get_dram_hole_info() and
66 * sys_addr_to_dram_addr() below for more information.
67 *
68 * If the SysAddr is not affected by the DHAR then a value y is
69 * subtracted from the SysAddr to produce a DramAddr. Here, y is the
70 * base address for the node that the SysAddr maps to. See section
71 * 3.4.4 and the comments in sys_addr_to_dram_addr() below for more
72 * information.
73 *
74 * InputAddr:
75 * A DramAddr is translated to an InputAddr before being passed to the
76 * memory controller for the node that the DramAddr is associated
77 * with. The memory controller then maps the InputAddr to a csrow.
78 * If node interleaving is not in use, then the InputAddr has the same
79 * value as the DramAddr. Otherwise, the InputAddr is produced by
80 * discarding the bits used for node interleaving from the DramAddr.
81 * See section 3.4.4 for more information.
82 *
83 * The memory controller for a given node uses its DRAM CS Base and
84 * DRAM CS Mask registers to map an InputAddr to a csrow. See
85 * sections 3.5.4 and 3.5.5 for more information.
86 */
87
Borislav Petkove62d2ca2017-02-14 11:58:05 +010088#define EDAC_AMD64_VERSION "3.5.0"
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020089#define EDAC_MOD_STR "amd64_edac"
90
91/* Extended Model from CPUID, for CPU Revision numbers */
Borislav Petkov1433eb92009-10-21 13:44:36 +020092#define K8_REV_D 1
93#define K8_REV_E 2
94#define K8_REV_F 4
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020095
96/* Hardware limit on ChipSelect rows per MC and processors per system */
Borislav Petkov7f19bf72010-10-21 18:52:53 +020097#define NUM_CHIPSELECTS 8
98#define DRAM_RANGES 8
Doug Thompsoncfe40fd2009-05-04 19:25:34 +020099
Borislav Petkovf6d6ae92009-11-03 15:29:26 +0100100#define ON true
101#define OFF false
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200102
103/*
104 * PCI-defined configuration space registers
105 */
Borislav Petkovdf71a052011-01-19 18:15:10 +0100106#define PCI_DEVICE_ID_AMD_15H_NB_F1 0x1601
107#define PCI_DEVICE_ID_AMD_15H_NB_F2 0x1602
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100108#define PCI_DEVICE_ID_AMD_15H_M30H_NB_F1 0x141b
109#define PCI_DEVICE_ID_AMD_15H_M30H_NB_F2 0x141c
110#define PCI_DEVICE_ID_AMD_15H_M60H_NB_F1 0x1571
111#define PCI_DEVICE_ID_AMD_15H_M60H_NB_F2 0x1572
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500112#define PCI_DEVICE_ID_AMD_16H_NB_F1 0x1531
113#define PCI_DEVICE_ID_AMD_16H_NB_F2 0x1532
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -0600114#define PCI_DEVICE_ID_AMD_16H_M30H_NB_F1 0x1581
115#define PCI_DEVICE_ID_AMD_16H_M30H_NB_F2 0x1582
Yazen Ghannamf1cbbec2016-11-17 17:57:35 -0500116#define PCI_DEVICE_ID_AMD_17H_DF_F0 0x1460
117#define PCI_DEVICE_ID_AMD_17H_DF_F6 0x1466
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200118
119/*
120 * Function 1 - Address Map
121 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200122#define DRAM_BASE_LO 0x40
123#define DRAM_LIMIT_LO 0x44
124
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500125/*
126 * F15 M30h D18F1x2[1C:00]
127 */
128#define DRAM_CONT_BASE 0x200
129#define DRAM_CONT_LIMIT 0x204
130
131/*
132 * F15 M30h D18F1x2[4C:40]
133 */
134#define DRAM_CONT_HIGH_OFF 0x240
135
Borislav Petkov151fa712011-02-21 19:33:10 +0100136#define dram_rw(pvt, i) ((u8)(pvt->ranges[i].base.lo & 0x3))
137#define dram_intlv_sel(pvt, i) ((u8)((pvt->ranges[i].lim.lo >> 8) & 0x7))
138#define dram_dst_node(pvt, i) ((u8)(pvt->ranges[i].lim.lo & 0x7))
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200139
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100140#define DHAR 0xf0
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100141#define dhar_mem_hoist_valid(pvt) ((pvt)->dhar & BIT(1))
142#define dhar_base(pvt) ((pvt)->dhar & 0xff000000)
143#define k8_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff00) << 16)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200144
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200145 /* NOTE: Extra mask bit vs K8 */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100146#define f10_dhar_offset(pvt) (((pvt)->dhar & 0x0000ff80) << 16)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200147
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200148#define DCT_CFG_SEL 0x10C
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200149
Borislav Petkovc1ae6832011-03-30 15:42:10 +0200150#define DRAM_LOCAL_NODE_BASE 0x120
Borislav Petkovf08e4572011-03-21 20:45:06 +0100151#define DRAM_LOCAL_NODE_LIM 0x124
152
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200153#define DRAM_BASE_HI 0x140
154#define DRAM_LIMIT_HI 0x144
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200155
156
157/*
158 * Function 2 - DRAM controller
159 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100160#define DCSB0 0x40
161#define DCSB1 0x140
162#define DCSB_CS_ENABLE BIT(0)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200163
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100164#define DCSM0 0x60
165#define DCSM1 0x160
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200166
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100167#define csrow_enabled(i, dct, pvt) ((pvt)->csels[(dct)].csbases[(i)] & DCSB_CS_ENABLE)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200168
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100169#define DRAM_CONTROL 0x78
170
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200171#define DBAM0 0x80
172#define DBAM1 0x180
173
174/* Extract the DIMM 'type' on the i'th DIMM from the DBAM reg value passed */
Borislav Petkov0a5dfc32012-09-12 18:16:01 +0200175#define DBAM_DIMM(i, reg) ((((reg) >> (4*(i)))) & 0xF)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200176
177#define DBAM_MAX_VALUE 11
178
Borislav Petkovcb328502010-12-22 14:28:24 +0100179#define DCLR0 0x90
180#define DCLR1 0x190
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200181#define REVE_WIDTH_128 BIT(16)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100182#define WIDTH_128 BIT(11)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200183
Borislav Petkovcb328502010-12-22 14:28:24 +0100184#define DCHR0 0x94
185#define DCHR1 0x194
Borislav Petkov1433eb92009-10-21 13:44:36 +0200186#define DDR3_MODE BIT(8)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200187
Borislav Petkov78da1212010-12-22 19:31:45 +0100188#define DCT_SEL_LO 0x110
Borislav Petkov78da1212010-12-22 19:31:45 +0100189#define dct_high_range_enabled(pvt) ((pvt)->dct_sel_lo & BIT(0))
190#define dct_interleave_enabled(pvt) ((pvt)->dct_sel_lo & BIT(2))
Borislav Petkovcb328502010-12-22 14:28:24 +0100191
Borislav Petkov78da1212010-12-22 19:31:45 +0100192#define dct_ganging_enabled(pvt) ((boot_cpu_data.x86 == 0x10) && ((pvt)->dct_sel_lo & BIT(4)))
Borislav Petkovcb328502010-12-22 14:28:24 +0100193
Borislav Petkov78da1212010-12-22 19:31:45 +0100194#define dct_data_intlv_enabled(pvt) ((pvt)->dct_sel_lo & BIT(5))
Borislav Petkov78da1212010-12-22 19:31:45 +0100195#define dct_memory_cleared(pvt) ((pvt)->dct_sel_lo & BIT(10))
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200196
Borislav Petkov95b0ef52011-01-11 22:08:07 +0100197#define SWAP_INTLV_REG 0x10c
198
Borislav Petkov78da1212010-12-22 19:31:45 +0100199#define DCT_SEL_HI 0x114
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200200
Aravind Gopalakrishnanda921102015-09-28 06:43:12 -0500201#define F15H_M60H_SCRCTRL 0x1C8
Yazen Ghannam8051c0a2016-11-17 17:57:42 -0500202#define F17H_SCR_BASE_ADDR 0x48
203#define F17H_SCR_LIMIT_ADDR 0x4C
Aravind Gopalakrishnanda921102015-09-28 06:43:12 -0500204
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200205/*
206 * Function 3 - Misc Control
207 */
Borislav Petkovc9f4f262010-12-22 19:48:20 +0100208#define NBCTL 0x40
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200209
Borislav Petkova97fa682010-12-23 14:07:18 +0100210#define NBCFG 0x44
211#define NBCFG_CHIPKILL BIT(23)
212#define NBCFG_ECC_ENABLE BIT(22)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200213
Borislav Petkov5980bb92011-01-07 16:26:49 +0100214/* F3x48: NBSL */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200215#define F10_NBSL_EXT_ERR_ECC 0x8
Borislav Petkov5980bb92011-01-07 16:26:49 +0100216#define NBSL_PP_OBS 0x2
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200217
Borislav Petkov5980bb92011-01-07 16:26:49 +0100218#define SCRCTRL 0x58
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200219
220#define F10_ONLINE_SPARE 0xB0
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100221#define online_spare_swap_done(pvt, c) (((pvt)->online_spare >> (1 + 2 * (c))) & 0x1)
222#define online_spare_bad_dramcs(pvt, c) (((pvt)->online_spare >> (4 + 4 * (c))) & 0x7)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200223
224#define F10_NB_ARRAY_ADDR 0xB8
Borislav Petkov6e71a872012-08-09 18:23:53 +0200225#define F10_NB_ARRAY_DRAM BIT(31)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200226
227/* Bits [2:1] are used to select 16-byte section within a 64-byte cacheline */
Borislav Petkov6e71a872012-08-09 18:23:53 +0200228#define SET_NB_ARRAY_ADDR(section) (((section) & 0x3) << 1)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200229
230#define F10_NB_ARRAY_DATA 0xBC
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200231#define F10_NB_ARR_ECC_WR_REQ BIT(17)
Borislav Petkov6e71a872012-08-09 18:23:53 +0200232#define SET_NB_DRAM_INJECTION_WRITE(inj) \
233 (BIT(((inj.word) & 0xF) + 20) | \
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200234 F10_NB_ARR_ECC_WR_REQ | inj.bit_map)
Borislav Petkov6e71a872012-08-09 18:23:53 +0200235#define SET_NB_DRAM_INJECTION_READ(inj) \
236 (BIT(((inj.word) & 0xF) + 20) | \
237 BIT(16) | inj.bit_map)
238
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200239
Borislav Petkov5980bb92011-01-07 16:26:49 +0100240#define NBCAP 0xE8
241#define NBCAP_CHIPKILL BIT(4)
242#define NBCAP_SECDED BIT(3)
243#define NBCAP_DCT_DUAL BIT(0)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200244
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100245#define EXT_NB_MCA_CFG 0x180
246
Borislav Petkovf6d6ae92009-11-03 15:29:26 +0100247/* MSRs */
Borislav Petkov5980bb92011-01-07 16:26:49 +0100248#define MSR_MCGCTL_NBE BIT(4)
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200249
Yazen Ghannamb64ce7c2016-11-17 17:57:37 -0500250/* F17h */
251
252/* F0: */
253#define DF_DHAR 0x104
254
Yazen Ghannam196b79f2016-11-17 17:57:34 -0500255/* UMC CH register offsets */
Yazen Ghannamb64ce7c2016-11-17 17:57:37 -0500256#define UMCCH_BASE_ADDR 0x0
257#define UMCCH_ADDR_MASK 0x20
Yazen Ghannam07ed82e2016-11-28 08:50:21 -0600258#define UMCCH_ADDR_CFG 0x30
Yazen Ghannamb64ce7c2016-11-17 17:57:37 -0500259#define UMCCH_DIMM_CFG 0x80
Yazen Ghannam07ed82e2016-11-28 08:50:21 -0600260#define UMCCH_UMC_CFG 0x100
Yazen Ghannam196b79f2016-11-17 17:57:34 -0500261#define UMCCH_SDP_CTRL 0x104
Yazen Ghannamb64ce7c2016-11-17 17:57:37 -0500262#define UMCCH_ECC_CTRL 0x14C
Yazen Ghannam07ed82e2016-11-28 08:50:21 -0600263#define UMCCH_ECC_BAD_SYMBOL 0xD90
264#define UMCCH_UMC_CAP 0xDF0
Yazen Ghannam196b79f2016-11-17 17:57:34 -0500265#define UMCCH_UMC_CAP_HI 0xDF4
266
267/* UMC CH bitfields */
Yazen Ghannamb64ce7c2016-11-17 17:57:37 -0500268#define UMC_ECC_CHIPKILL_CAP BIT(31)
Yazen Ghannam196b79f2016-11-17 17:57:34 -0500269#define UMC_ECC_ENABLED BIT(30)
Yazen Ghannamb64ce7c2016-11-17 17:57:37 -0500270
Yazen Ghannam196b79f2016-11-17 17:57:34 -0500271#define UMC_SDP_INIT BIT(31)
272
273#define NUM_UMCS 2
274
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200275enum amd_families {
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200276 K8_CPUS = 0,
277 F10_CPUS,
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200278 F15_CPUS,
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500279 F15_M30H_CPUS,
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100280 F15_M60H_CPUS,
Aravind Gopalakrishnan94c1acf2013-04-17 14:57:13 -0500281 F16_CPUS,
Aravind Gopalakrishnan85a88852014-02-20 10:28:46 -0600282 F16_M30H_CPUS,
Yazen Ghannamf1cbbec2016-11-17 17:57:35 -0500283 F17_CPUS,
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200284 NUM_FAMILIES,
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200285};
286
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200287/* Error injection control structure */
288struct error_injection {
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200289 u32 section;
290 u32 word;
291 u32 bit_map;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200292};
293
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200294/* low and high part of PCI config space regs */
295struct reg_pair {
296 u32 lo, hi;
297};
298
299/*
300 * See F1x[1, 0][7C:40] DRAM Base/Limit Registers
301 */
302struct dram_range {
303 struct reg_pair base;
304 struct reg_pair lim;
305};
306
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100307/* A DCT chip selects collection */
308struct chip_select {
309 u32 csbases[NUM_CHIPSELECTS];
310 u8 b_cnt;
311
312 u32 csmasks[NUM_CHIPSELECTS];
313 u8 m_cnt;
314};
315
Yazen Ghannamf1cbbec2016-11-17 17:57:35 -0500316struct amd64_umc {
Yazen Ghannamb64ce7c2016-11-17 17:57:37 -0500317 u32 dimm_cfg; /* DIMM Configuration reg */
Yazen Ghannam07ed82e2016-11-28 08:50:21 -0600318 u32 umc_cfg; /* Configuration reg */
Yazen Ghannamf1cbbec2016-11-17 17:57:35 -0500319 u32 sdp_ctrl; /* SDP Control reg */
Yazen Ghannamb64ce7c2016-11-17 17:57:37 -0500320 u32 ecc_ctrl; /* DRAM ECC Control reg */
Yazen Ghannam07ed82e2016-11-28 08:50:21 -0600321 u32 umc_cap_hi; /* Capabilities High reg */
Yazen Ghannamf1cbbec2016-11-17 17:57:35 -0500322};
323
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200324struct amd64_pvt {
Borislav Petkovb8cfa022010-10-01 19:35:38 +0200325 struct low_ops *ops;
326
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200327 /* pci_device handles which we utilize */
Yazen Ghannam936fc3a2016-11-17 17:57:36 -0500328 struct pci_dev *F0, *F1, *F2, *F3, *F6;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200329
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800330 u16 mc_node_id; /* MC index of this MC node */
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500331 u8 fam; /* CPU family */
Borislav Petkova4b4bed2013-08-10 13:54:48 +0200332 u8 model; /* ... model */
333 u8 stepping; /* ... stepping */
334
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200335 int ext_model; /* extended model value of this node */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200336 int channel_count;
337
338 /* Raw registers */
339 u32 dclr0; /* DRAM Configuration Low DCT0 reg */
340 u32 dclr1; /* DRAM Configuration Low DCT1 reg */
341 u32 dchr0; /* DRAM Configuration High DCT0 reg */
342 u32 dchr1; /* DRAM Configuration High DCT1 reg */
343 u32 nbcap; /* North Bridge Capabilities */
344 u32 nbcfg; /* F10 North Bridge Configuration */
345 u32 ext_nbcfg; /* Extended F10 North Bridge Configuration */
346 u32 dhar; /* DRAM Hoist reg */
347 u32 dbam0; /* DRAM Base Address Mapping reg for DCT0 */
348 u32 dbam1; /* DRAM Base Address Mapping reg for DCT1 */
349
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100350 /* one for each DCT */
351 struct chip_select csels[2];
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200352
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200353 /* DRAM base and limit pairs F1x[78,70,68,60,58,50,48,40] */
354 struct dram_range ranges[DRAM_RANGES];
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200355
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200356 u64 top_mem; /* top of memory below 4GB */
357 u64 top_mem2; /* top of memory above 4GB */
358
Borislav Petkov78da1212010-12-22 19:31:45 +0100359 u32 dct_sel_lo; /* DRAM Controller Select Low */
360 u32 dct_sel_hi; /* DRAM Controller Select High */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200361 u32 online_spare; /* On-Line spare Reg */
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200362
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100363 /* x4 or x8 syndromes in use */
Borislav Petkova3b7db02011-01-19 20:35:12 +0100364 u8 ecc_sym_sz;
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100365
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200366 /* place to store error injection parameters prior to issue */
367 struct error_injection injection;
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100368
369 /* cache the dram_type */
370 enum mem_type dram_type;
Yazen Ghannamf1cbbec2016-11-17 17:57:35 -0500371
372 struct amd64_umc *umc; /* UMC registers */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +0200373};
374
Borislav Petkov33ca0642012-08-30 18:01:36 +0200375enum err_codes {
376 DECODE_OK = 0,
377 ERR_NODE = -1,
378 ERR_CSROW = -2,
379 ERR_CHANNEL = -3,
Yazen Ghannam713ad542016-11-28 12:59:53 -0600380 ERR_SYND = -4,
381 ERR_NORM_ADDR = -5,
Borislav Petkov33ca0642012-08-30 18:01:36 +0200382};
383
384struct err_info {
385 int err_code;
386 struct mem_ctl_info *src_mci;
387 int csrow;
388 int channel;
389 u16 syndrome;
390 u32 page;
391 u32 offset;
392};
393
Yazen Ghannam196b79f2016-11-17 17:57:34 -0500394static inline u32 get_umc_base(u8 channel)
395{
396 /* ch0: 0x50000, ch1: 0x150000 */
397 return 0x50000 + (!!channel << 20);
398}
399
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800400static inline u64 get_dram_base(struct amd64_pvt *pvt, u8 i)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200401{
402 u64 addr = ((u64)pvt->ranges[i].base.lo & 0xffff0000) << 8;
403
404 if (boot_cpu_data.x86 == 0xf)
405 return addr;
406
407 return (((u64)pvt->ranges[i].base.hi & 0x000000ff) << 40) | addr;
408}
409
Daniel J Bluemanc7e53012012-11-30 16:44:20 +0800410static inline u64 get_dram_limit(struct amd64_pvt *pvt, u8 i)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200411{
412 u64 lim = (((u64)pvt->ranges[i].lim.lo & 0xffff0000) << 8) | 0x00ffffff;
413
414 if (boot_cpu_data.x86 == 0xf)
415 return lim;
416
417 return (((u64)pvt->ranges[i].lim.hi & 0x000000ff) << 40) | lim;
418}
419
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100420static inline u16 extract_syndrome(u64 status)
421{
422 return ((status >> 47) & 0xff) | ((status >> 16) & 0xff00);
423}
424
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500425static inline u8 dct_sel_interleave_addr(struct amd64_pvt *pvt)
426{
427 if (pvt->fam == 0x15 && pvt->model >= 0x30)
428 return (((pvt->dct_sel_hi >> 9) & 0x1) << 2) |
429 ((pvt->dct_sel_lo >> 6) & 0x3);
430
431 return ((pvt)->dct_sel_lo >> 6) & 0x3;
432}
Borislav Petkovae7bb7c2010-10-14 16:01:30 +0200433/*
434 * per-node ECC settings descriptor
435 */
436struct ecc_settings {
437 u32 old_nbctl;
438 bool nbctl_valid;
439
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200440 struct flags {
Borislav Petkovd95cf4d2010-02-24 14:49:47 +0100441 unsigned long nb_mce_enable:1;
442 unsigned long nb_ecc_prev:1;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200443 } flags;
444};
445
Doug Thompson7d6034d2009-04-27 20:01:01 +0200446#ifdef CONFIG_EDAC_DEBUG
Takashi Iwaie339f1e2015-02-04 11:48:53 +0100447extern const struct attribute_group amd64_edac_dbg_group;
Doug Thompson7d6034d2009-04-27 20:01:01 +0200448#endif
449
450#ifdef CONFIG_EDAC_AMD64_ERROR_INJECTION
Takashi Iwaie339f1e2015-02-04 11:48:53 +0100451extern const struct attribute_group amd64_edac_inj_group;
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -0300452#endif
Doug Thompson7d6034d2009-04-27 20:01:01 +0200453
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200454/*
455 * Each of the PCI Device IDs types have their own set of hardware accessor
456 * functions and per device encoding/decoding logic.
457 */
458struct low_ops {
Borislav Petkov1433eb92009-10-21 13:44:36 +0200459 int (*early_channel_count) (struct amd64_pvt *pvt);
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100460 void (*map_sysaddr_to_csrow) (struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkov33ca0642012-08-30 18:01:36 +0200461 struct err_info *);
Aravind Gopalakrishnana597d2a2014-10-30 12:16:09 +0100462 int (*dbam_to_cs) (struct amd64_pvt *pvt, u8 dct,
463 unsigned cs_mode, int cs_mask_nr);
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200464};
465
466struct amd64_family_type {
467 const char *ctl_name;
Yazen Ghannamf1cbbec2016-11-17 17:57:35 -0500468 u16 f0_id, f1_id, f2_id, f6_id;
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200469 struct low_ops ops;
470};
471
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200472int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
473 u32 *val, const char *func);
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200474int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
475 u32 val, const char *func);
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +0200476
477#define amd64_read_pci_cfg(pdev, offset, val) \
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200478 __amd64_read_pci_cfg_dword(pdev, offset, val, __func__)
479
480#define amd64_write_pci_cfg(pdev, offset, val) \
481 __amd64_write_pci_cfg_dword(pdev, offset, val, __func__)
482
Doug Thompsoncfe40fd2009-05-04 19:25:34 +0200483int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
484 u64 *hole_offset, u64 *hole_size);
Mauro Carvalho Chehabc5608752012-03-21 14:00:44 -0300485
486#define to_mci(k) container_of(k, struct mem_ctl_info, dev)
Borislav Petkov66fed2d2012-08-09 18:41:07 +0200487
488/* Injection helpers */
489static inline void disable_caches(void *dummy)
490{
491 write_cr0(read_cr0() | X86_CR0_CD);
492 wbinvd();
493}
494
495static inline void enable_caches(void *dummy)
496{
497 write_cr0(read_cr0() & ~X86_CR0_CD);
498}
Aravind Gopalakrishnan18b94f62013-08-09 11:54:49 -0500499
500static inline u8 dram_intlv_en(struct amd64_pvt *pvt, unsigned int i)
501{
502 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
503 u32 tmp;
504 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_LIMIT, &tmp);
505 return (u8) tmp & 0xF;
506 }
507 return (u8) (pvt->ranges[i].base.lo >> 8) & 0x7;
508}
509
510static inline u8 dhar_valid(struct amd64_pvt *pvt)
511{
512 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
513 u32 tmp;
514 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
515 return (tmp >> 1) & BIT(0);
516 }
517 return (pvt)->dhar & BIT(0);
518}
519
520static inline u32 dct_sel_baseaddr(struct amd64_pvt *pvt)
521{
522 if (pvt->fam == 0x15 && pvt->model >= 0x30) {
523 u32 tmp;
524 amd64_read_pci_cfg(pvt->F1, DRAM_CONT_BASE, &tmp);
525 return (tmp >> 11) & 0x1FFF;
526 }
527 return (pvt)->dct_sel_lo & 0xFFFFF800;
528}