blob: 68d97f50fd0038e5949681922a86efce4f5dbfa5 [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
32#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/wireless.h>
35#include <net/mac80211.h>
36#include <linux/etherdevice.h>
37#include <asm/unaligned.h>
38
39#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070040#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070041#include "iwl-core.h"
42#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080043#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070044#include "iwl-helpers.h"
45#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080046#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070047
Reinette Chatrea0987a82008-12-02 12:14:06 -080048/* Highest firmware API version supported */
Jay Sternbergc9d2fbf2009-05-19 14:56:36 -070049#define IWL5000_UCODE_API_MAX 2
Jay Sternberg39e6d222009-02-27 16:21:19 -080050#define IWL5150_UCODE_API_MAX 2
Tomas Winkler5a6a2562008-04-24 11:55:23 -070051
Reinette Chatrea0987a82008-12-02 12:14:06 -080052/* Lowest firmware API version supported */
53#define IWL5000_UCODE_API_MIN 1
54#define IWL5150_UCODE_API_MIN 1
55
56#define IWL5000_FW_PRE "iwlwifi-5000-"
57#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
58#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
59
60#define IWL5150_FW_PRE "iwlwifi-5150-"
61#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
62#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070063
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080064static const u16 iwl5000_default_queue_to_tx_fifo[] = {
65 IWL_TX_FIFO_AC3,
66 IWL_TX_FIFO_AC2,
67 IWL_TX_FIFO_AC1,
68 IWL_TX_FIFO_AC0,
69 IWL50_CMD_FIFO_NUM,
70 IWL_TX_FIFO_HCCA_1,
71 IWL_TX_FIFO_HCCA_2
72};
73
Tomas Winkler46315e02008-05-29 16:34:59 +080074/* FIXME: same implementation as 4965 */
75static int iwl5000_apm_stop_master(struct iwl_priv *priv)
76{
Tomas Winkler46315e02008-05-29 16:34:59 +080077 unsigned long flags;
78
79 spin_lock_irqsave(&priv->lock, flags);
80
81 /* set stop master bit */
82 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
83
Wu Fengguangfebf3372008-12-17 16:52:31 +080084 iwl_poll_direct_bit(priv, CSR_RESET,
Tomas Winkler46315e02008-05-29 16:34:59 +080085 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Tomas Winkler46315e02008-05-29 16:34:59 +080086
Tomas Winkler46315e02008-05-29 16:34:59 +080087 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklere1623442009-01-27 14:27:56 -080088 IWL_DEBUG_INFO(priv, "stop master\n");
Tomas Winkler46315e02008-05-29 16:34:59 +080089
Wu Fengguangfebf3372008-12-17 16:52:31 +080090 return 0;
Tomas Winkler46315e02008-05-29 16:34:59 +080091}
92
93
Wey-Yi Guy672639d2009-07-24 11:13:01 -070094int iwl5000_apm_init(struct iwl_priv *priv)
Tomas Winkler30d59262008-04-24 11:55:25 -070095{
96 int ret = 0;
97
98 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
99 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
100
Tomas Winkler8f061892008-05-29 16:34:56 +0800101 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
102 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
103 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
104
Tomas Winklera96a27f2008-10-23 23:48:56 -0700105 /* Set FH wait threshold to maximum (HW error during stress W/A) */
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800106 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
107
108 /* enable HAP INTA to move device L1a -> L0s */
109 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
110 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
111
Jay Sternberg050681b2009-01-29 11:09:13 -0800112 if (priv->cfg->need_pll_cfg)
113 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler30d59262008-04-24 11:55:25 -0700114
115 /* set "initialization complete" bit to move adapter
116 * D0U* --> D0A* state */
117 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
118
119 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800120 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
121 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler30d59262008-04-24 11:55:25 -0700122 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800123 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler30d59262008-04-24 11:55:25 -0700124 return ret;
125 }
126
Tomas Winkler30d59262008-04-24 11:55:25 -0700127 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800128 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
Tomas Winkler30d59262008-04-24 11:55:25 -0700129
130 udelay(20);
131
Tomas Winkler8f061892008-05-29 16:34:56 +0800132 /* disable L1-Active */
Tomas Winkler30d59262008-04-24 11:55:25 -0700133 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler8f061892008-05-29 16:34:56 +0800134 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler30d59262008-04-24 11:55:25 -0700135
Tomas Winkler30d59262008-04-24 11:55:25 -0700136 return ret;
137}
138
Tomas Winklera96a27f2008-10-23 23:48:56 -0700139/* FIXME: this is identical to 4965 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700140void iwl5000_apm_stop(struct iwl_priv *priv)
Tomas Winklerf118a912008-05-29 16:34:58 +0800141{
142 unsigned long flags;
143
Tomas Winkler46315e02008-05-29 16:34:59 +0800144 iwl5000_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800145
146 spin_lock_irqsave(&priv->lock, flags);
147
148 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
149
150 udelay(10);
151
Mohamed Abbas1d3e6c62008-08-28 17:25:05 +0800152 /* clear "init complete" move adapter D0A* --> D0U state */
153 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800154
155 spin_unlock_irqrestore(&priv->lock, flags);
156}
157
158
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700159int iwl5000_apm_reset(struct iwl_priv *priv)
Tomas Winkler7f066102008-05-29 16:34:57 +0800160{
161 int ret = 0;
Tomas Winkler7f066102008-05-29 16:34:57 +0800162
Tomas Winkler46315e02008-05-29 16:34:59 +0800163 iwl5000_apm_stop_master(priv);
Tomas Winkler7f066102008-05-29 16:34:57 +0800164
Tomas Winkler7f066102008-05-29 16:34:57 +0800165 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
166
167 udelay(10);
168
169
170 /* FIXME: put here L1A -L0S w/a */
171
Jay Sternberg050681b2009-01-29 11:09:13 -0800172 if (priv->cfg->need_pll_cfg)
173 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler7f066102008-05-29 16:34:57 +0800174
175 /* set "initialization complete" bit to move adapter
176 * D0U* --> D0A* state */
177 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
178
179 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800180 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
181 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler7f066102008-05-29 16:34:57 +0800182 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800183 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler7f066102008-05-29 16:34:57 +0800184 goto out;
185 }
186
Tomas Winkler7f066102008-05-29 16:34:57 +0800187 /* enable DMA */
188 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
189
190 udelay(20);
191
192 /* disable L1-Active */
193 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
194 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler7f066102008-05-29 16:34:57 +0800195out:
Tomas Winkler7f066102008-05-29 16:34:57 +0800196
197 return ret;
198}
199
200
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -0700201/* NIC configuration for 5000 series */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700202void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700203{
204 unsigned long flags;
205 u16 radio_cfg;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800206 u16 lctl;
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700207
208 spin_lock_irqsave(&priv->lock, flags);
209
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800210 lctl = iwl_pcie_link_ctl(priv);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700211
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800212 /* HW bug W/A */
213 /* L1-ASPM is enabled by BIOS */
214 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
215 /* L1-APSM enabled: disable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800216 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
217 else
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800218 /* L1-ASPM disabled: enable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800219 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700220
221 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
222
223 /* write radio config values to register */
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -0700224 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700225 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
226 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
227 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
228 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
229
230 /* set CSR_HW_CONFIG_REG for uCode use */
231 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
232 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
233 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
234
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800235 /* W/A : NIC is stuck in a reset state after Early PCIe power off
236 * (PCIe power is lost before PERST# is asserted),
237 * causing ME FW to lose ownership and not being able to obtain it back.
238 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800239 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800240 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
241 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
242
Wey-Yi Guy02c06e42009-07-17 09:30:14 -0700243
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700244 spin_unlock_irqrestore(&priv->lock, flags);
245}
246
247
Tomas Winkler25ae3982008-04-24 11:55:27 -0700248/*
249 * EEPROM
250 */
251static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
252{
253 u16 offset = 0;
254
255 if ((address & INDIRECT_ADDRESS) == 0)
256 return address;
257
258 switch (address & INDIRECT_TYPE_MSK) {
259 case INDIRECT_HOST:
260 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
261 break;
262 case INDIRECT_GENERAL:
263 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
264 break;
265 case INDIRECT_REGULATORY:
266 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
267 break;
268 case INDIRECT_CALIBRATION:
269 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
270 break;
271 case INDIRECT_PROCESS_ADJST:
272 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
273 break;
274 case INDIRECT_OTHERS:
275 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
276 break;
277 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800278 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700279 address & INDIRECT_TYPE_MSK);
280 break;
281 }
282
283 /* translate the offset from words to byte */
284 return (address & ADDRESS_MSK) + (offset << 1);
285}
286
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700287u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700288{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700289 struct iwl_eeprom_calib_hdr {
290 u8 version;
291 u8 pa_type;
292 u16 voltage;
293 } *hdr;
294
Tomas Winklerf1f69412008-04-24 11:55:35 -0700295 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
296 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700297 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700298
299}
300
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700301static void iwl5000_gain_computation(struct iwl_priv *priv,
302 u32 average_noise[NUM_RX_CHAINS],
303 u16 min_average_noise_antenna_i,
304 u32 min_average_noise)
305{
306 int i;
307 s32 delta_g;
308 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
309
310 /* Find Gain Code for the antennas B and C */
311 for (i = 1; i < NUM_RX_CHAINS; i++) {
312 if ((data->disconn_array[i])) {
313 data->delta_gain_code[i] = 0;
314 continue;
315 }
316 delta_g = (1000 * ((s32)average_noise[0] -
317 (s32)average_noise[i])) / 1500;
318 /* bound gain by 2 bits value max, 3rd bit is sign */
319 data->delta_gain_code[i] =
320 min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
321
322 if (delta_g < 0)
323 /* set negative sign */
324 data->delta_gain_code[i] |= (1 << 2);
325 }
326
Tomas Winklere1623442009-01-27 14:27:56 -0800327 IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700328 data->delta_gain_code[1], data->delta_gain_code[2]);
329
330 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700331 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800332
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700333 memset(&cmd, 0, sizeof(cmd));
334
Tomas Winkler0d950d82008-11-25 13:36:01 -0800335 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
336 cmd.hdr.first_group = 0;
337 cmd.hdr.groups_num = 1;
338 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700339 cmd.delta_gain_1 = data->delta_gain_code[1];
340 cmd.delta_gain_2 = data->delta_gain_code[2];
341 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
342 sizeof(cmd), &cmd, NULL);
343
344 data->radio_write = 1;
345 data->state = IWL_CHAIN_NOISE_CALIBRATED;
346 }
347
348 data->chain_noise_a = 0;
349 data->chain_noise_b = 0;
350 data->chain_noise_c = 0;
351 data->chain_signal_a = 0;
352 data->chain_signal_b = 0;
353 data->chain_signal_c = 0;
354 data->beacon_count = 0;
355}
356
357static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
358{
359 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800360 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700361
362 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700363 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700364 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800365
366 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
367 cmd.hdr.first_group = 0;
368 cmd.hdr.groups_num = 1;
369 cmd.hdr.data_valid = 1;
370 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
371 sizeof(cmd), &cmd);
372 if (ret)
Winkler, Tomas15b16872008-12-19 10:37:33 +0800373 IWL_ERR(priv,
374 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700375 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800376 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700377 }
378}
379
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800380void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800381 __le32 *tx_flags)
382{
Johannes Berge6a98542008-10-21 12:40:02 +0200383 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
384 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800385 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
386 else
387 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
388}
389
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700390static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
391 .min_nrg_cck = 95,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700392 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700393 .auto_corr_min_ofdm = 90,
394 .auto_corr_min_ofdm_mrc = 170,
395 .auto_corr_min_ofdm_x1 = 120,
396 .auto_corr_min_ofdm_mrc_x1 = 240,
397
398 .auto_corr_max_ofdm = 120,
399 .auto_corr_max_ofdm_mrc = 210,
400 .auto_corr_max_ofdm_x1 = 155,
401 .auto_corr_max_ofdm_mrc_x1 = 290,
402
403 .auto_corr_min_cck = 125,
404 .auto_corr_max_cck = 200,
405 .auto_corr_min_cck_mrc = 170,
406 .auto_corr_max_cck_mrc = 400,
407 .nrg_th_cck = 95,
408 .nrg_th_ofdm = 95,
409};
410
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700411static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
412 .min_nrg_cck = 95,
413 .max_nrg_cck = 0, /* not used, set to 0 */
414 .auto_corr_min_ofdm = 90,
415 .auto_corr_min_ofdm_mrc = 170,
416 .auto_corr_min_ofdm_x1 = 105,
417 .auto_corr_min_ofdm_mrc_x1 = 220,
418
419 .auto_corr_max_ofdm = 120,
420 .auto_corr_max_ofdm_mrc = 210,
421 /* max = min for performance bug in 5150 DSP */
422 .auto_corr_max_ofdm_x1 = 105,
423 .auto_corr_max_ofdm_mrc_x1 = 220,
424
425 .auto_corr_min_cck = 125,
426 .auto_corr_max_cck = 200,
427 .auto_corr_min_cck_mrc = 170,
428 .auto_corr_max_cck_mrc = 400,
429 .nrg_th_cck = 95,
430 .nrg_th_ofdm = 95,
431};
432
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700433const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
Tomas Winkler25ae3982008-04-24 11:55:27 -0700434 size_t offset)
435{
436 u32 address = eeprom_indirect_address(priv, offset);
437 BUG_ON(address >= priv->cfg->eeprom_size);
438 return &priv->eeprom[address];
439}
440
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700441static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
Tomas Winkler339afc892008-12-01 16:32:20 -0800442{
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700443 const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700444 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700445 iwl_temp_calib_to_offset(priv);
446
447 priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
448}
449
450static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
451{
452 /* want Celsius */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700453 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
Tomas Winkler339afc892008-12-01 16:32:20 -0800454}
455
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800456/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800457 * Calibration
458 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800459static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800460{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800461 struct iwl_calib_xtal_freq_cmd cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800462 u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
463
Tomas Winkler0d950d82008-11-25 13:36:01 -0800464 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
465 cmd.hdr.first_group = 0;
466 cmd.hdr.groups_num = 1;
467 cmd.hdr.data_valid = 1;
468 cmd.cap_pin1 = (u8)xtal_calib[0];
469 cmd.cap_pin2 = (u8)xtal_calib[1];
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700470 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800471 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800472}
473
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800474static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
475{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700476 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800477 struct iwl_host_cmd cmd = {
478 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700479 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800480 .data = &calib_cfg_cmd,
481 };
482
483 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
484 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
485 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
486 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
487 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
488
489 return iwl_send_cmd(priv, &cmd);
490}
491
492static void iwl5000_rx_calib_result(struct iwl_priv *priv,
493 struct iwl_rx_mem_buffer *rxb)
494{
495 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700496 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Daniel C Halperin396887a2009-08-13 13:31:01 -0700497 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800498 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800499
500 /* reduce the size of the length field itself */
501 len -= 4;
502
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800503 /* Define the order in which the results will be sent to the runtime
504 * uCode. iwl_send_calib_results sends them in a row according to their
505 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800506 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800507 case IWL_PHY_CALIBRATE_DC_CMD:
508 index = IWL_CALIB_DC;
509 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700510 case IWL_PHY_CALIBRATE_LO_CMD:
511 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800512 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700513 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
514 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800515 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700516 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
517 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800518 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800519 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
520 index = IWL_CALIB_BASE_BAND;
521 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800522 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800523 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800524 hdr->op_code);
525 return;
526 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800527 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800528}
529
530static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
531 struct iwl_rx_mem_buffer *rxb)
532{
Tomas Winklere1623442009-01-27 14:27:56 -0800533 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800534 queue_work(priv->workqueue, &priv->restart);
535}
536
537/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800538 * ucode
539 */
540static int iwl5000_load_section(struct iwl_priv *priv,
541 struct fw_desc *image,
542 u32 dst_addr)
543{
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800544 dma_addr_t phy_addr = image->p_addr;
545 u32 byte_cnt = image->len;
546
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800547 iwl_write_direct32(priv,
548 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
549 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
550
551 iwl_write_direct32(priv,
552 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
553
554 iwl_write_direct32(priv,
555 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
556 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
557
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800558 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800559 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700560 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800561 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
562
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800563 iwl_write_direct32(priv,
564 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
565 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
566 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
567 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
568
569 iwl_write_direct32(priv,
570 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
571 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700572 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800573 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
574
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800575 return 0;
576}
577
578static int iwl5000_load_given_ucode(struct iwl_priv *priv,
579 struct fw_desc *inst_image,
580 struct fw_desc *data_image)
581{
582 int ret = 0;
583
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800584 ret = iwl5000_load_section(priv, inst_image,
585 IWL50_RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800586 if (ret)
587 return ret;
588
Tomas Winklere1623442009-01-27 14:27:56 -0800589 IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800590 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700591 priv->ucode_write_complete, 5 * HZ);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800592 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800593 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800594 "to interrupt\n");
595 return ret;
596 }
597 if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800598 IWL_ERR(priv, "Could not load the INST uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800599 return -ETIMEDOUT;
600 }
601
602 priv->ucode_write_complete = 0;
603
604 ret = iwl5000_load_section(
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800605 priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800606 if (ret)
607 return ret;
608
Tomas Winklere1623442009-01-27 14:27:56 -0800609 IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800610
611 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
612 priv->ucode_write_complete, 5 * HZ);
613 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800614 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800615 "to interrupt\n");
616 return ret;
617 } else if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800618 IWL_ERR(priv, "Could not load the DATA uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800619 return -ETIMEDOUT;
620 } else
621 ret = 0;
622
623 priv->ucode_write_complete = 0;
624
625 return ret;
626}
627
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700628int iwl5000_load_ucode(struct iwl_priv *priv)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800629{
630 int ret = 0;
631
632 /* check whether init ucode should be loaded, or rather runtime ucode */
633 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800634 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800635 ret = iwl5000_load_given_ucode(priv,
636 &priv->ucode_init, &priv->ucode_init_data);
637 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800638 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800639 priv->ucode_type = UCODE_INIT;
640 }
641 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800642 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800643 "Loading runtime ucode...\n");
644 ret = iwl5000_load_given_ucode(priv,
645 &priv->ucode_code, &priv->ucode_data);
646 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800647 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800648 priv->ucode_type = UCODE_RT;
649 }
650 }
651
652 return ret;
653}
654
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700655void iwl5000_init_alive_start(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800656{
657 int ret = 0;
658
659 /* Check alive response for "valid" sign from uCode */
660 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
661 /* We had an error bringing up the hardware, so take it
662 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800663 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800664 goto restart;
665 }
666
667 /* initialize uCode was loaded... verify inst image.
668 * This is a paranoid check, because we would not have gotten the
669 * "initialize" alive if code weren't properly loaded. */
670 if (iwl_verify_ucode(priv)) {
671 /* Runtime instruction load was bad;
672 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800673 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800674 goto restart;
675 }
676
Tomas Winklerc587de02009-06-03 11:44:07 -0700677 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800678 ret = priv->cfg->ops->lib->alive_notify(priv);
679 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800680 IWL_WARN(priv,
681 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800682 goto restart;
683 }
684
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800685 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800686 return;
687
688restart:
689 /* real restart (first load init_ucode) */
690 queue_work(priv->workqueue, &priv->restart);
691}
692
693static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
694 int txq_id, u32 index)
695{
696 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
697 (index & 0xff) | (txq_id << 8));
698 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
699}
700
701static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
702 struct iwl_tx_queue *txq,
703 int tx_fifo_id, int scd_retry)
704{
705 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700706 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800707
708 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
709 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
710 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
711 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
712 IWL50_SCD_QUEUE_STTS_REG_MSK);
713
714 txq->sched_retry = scd_retry;
715
Tomas Winklere1623442009-01-27 14:27:56 -0800716 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800717 active ? "Activate" : "Deactivate",
718 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
719}
720
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800721static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
722{
723 struct iwl_wimax_coex_cmd coex_cmd;
724
725 memset(&coex_cmd, 0, sizeof(coex_cmd));
726
727 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
728 sizeof(coex_cmd), &coex_cmd);
729}
730
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700731int iwl5000_alive_notify(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800732{
733 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800734 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800735 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800736 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800737
738 spin_lock_irqsave(&priv->lock, flags);
739
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800740 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
741 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
742 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
743 a += 4)
744 iwl_write_targ_mem(priv, a, 0);
745 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
746 a += 4)
747 iwl_write_targ_mem(priv, a, 0);
748 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
749 iwl_write_targ_mem(priv, a, 0);
750
751 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800752 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800753
754 /* Enable DMA channel */
755 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
756 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
757 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
758 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
759
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800760 /* Update FH chicken bits */
761 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
762 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
763 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
764
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800765 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800766 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800767 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
768
769 /* initiate the queues */
770 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
771 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
772 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
773 iwl_write_targ_mem(priv, priv->scd_base_addr +
774 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
775 iwl_write_targ_mem(priv, priv->scd_base_addr +
776 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
777 sizeof(u32),
778 ((SCD_WIN_SIZE <<
779 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
780 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
781 ((SCD_FRAME_LIMIT <<
782 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
783 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
784 }
785
786 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800787 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800788
Tomas Winklerda1bc452008-05-29 16:35:00 +0800789 /* Activate all Tx DMA/FIFO channels */
790 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800791
792 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700793
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800794 /* map qos queues to fifos one-to-one */
795 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
796 int ac = iwl5000_default_queue_to_tx_fifo[i];
797 iwl_txq_ctx_activate(priv, i);
798 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
799 }
800 /* TODO - need to initialize those FIFOs inside the loop above,
801 * not only mark them as active */
802 iwl_txq_ctx_activate(priv, 4);
803 iwl_txq_ctx_activate(priv, 7);
804 iwl_txq_ctx_activate(priv, 8);
805 iwl_txq_ctx_activate(priv, 9);
806
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800807 spin_unlock_irqrestore(&priv->lock, flags);
808
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800809
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800810 iwl5000_send_wimax_coex(priv);
811
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800812 iwl5000_set_Xtal_calib(priv);
813 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800814
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800815 return 0;
816}
817
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700818int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700819{
820 if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
821 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800822 IWL_ERR(priv,
823 "invalid queues_num, should be between %d and %d\n",
824 IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700825 return -EINVAL;
826 }
Tomas Winkler25ae3982008-04-24 11:55:27 -0700827
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700828 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800829 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800830 priv->hw_params.scd_bc_tbls_size =
831 IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800832 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700833 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
834 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800835
Wey-Yi Guyf3a2a422009-09-11 10:38:11 -0700836 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
837 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800838
Ron Rindjunskyda154e302008-06-30 17:23:20 +0800839 priv->hw_params.max_bsm_size = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700840 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_2GHZ) |
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700841 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800842 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
843
Jay Sternbergc0bac762009-02-02 16:21:14 -0800844 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
845 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
846 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
847 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700848
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700849 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
850 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700851
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700852 /* Set initial sensitivity parameters */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800853 /* Set initial calibration set */
854 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800855 case CSR_HW_REV_TYPE_5150:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700856 priv->hw_params.sens = &iwl5150_sensitivity;
Tomas Winkler819500c2008-12-01 16:32:19 -0800857 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800858 BIT(IWL_CALIB_DC) |
859 BIT(IWL_CALIB_LO) |
860 BIT(IWL_CALIB_TX_IQ) |
861 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800862
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800863 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800864 default:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700865 priv->hw_params.sens = &iwl5000_sensitivity;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800866 priv->hw_params.calib_init_cfg =
867 BIT(IWL_CALIB_XTAL) |
868 BIT(IWL_CALIB_LO) |
869 BIT(IWL_CALIB_TX_IQ) |
870 BIT(IWL_CALIB_TX_IQ_PERD) |
871 BIT(IWL_CALIB_BASE_BAND);
872 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800873 }
874
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700875 return 0;
876}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700877
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700878/**
879 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
880 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700881void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800882 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700883 u16 byte_cnt)
884{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800885 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700886 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700887 int txq_id = txq->q.id;
888 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700889 u8 sta_id = 0;
890 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
891 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700892
Tomas Winkler127901a2008-10-23 23:48:55 -0700893 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700894
895 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700896 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800897 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700898
899 switch (sec_ctl & TX_CMD_SEC_MSK) {
900 case TX_CMD_SEC_CCM:
901 len += CCMP_MIC_LEN;
902 break;
903 case TX_CMD_SEC_TKIP:
904 len += TKIP_ICV_LEN;
905 break;
906 case TX_CMD_SEC_WEP:
907 len += WEP_IV_LEN + WEP_ICV_LEN;
908 break;
909 }
910 }
911
Tomas Winkler127901a2008-10-23 23:48:55 -0700912 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700913
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800914 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700915
Tomas Winkler127901a2008-10-23 23:48:55 -0700916 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800917 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700918 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700919}
920
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700921void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Tomas Winkler972cf442008-05-29 16:35:13 +0800922 struct iwl_tx_queue *txq)
923{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800924 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700925 int txq_id = txq->q.id;
926 int read_ptr = txq->q.read_ptr;
927 u8 sta_id = 0;
928 __le16 bc_ent;
929
930 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800931
932 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700933 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800934
Tomas Winkler127901a2008-10-23 23:48:55 -0700935 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800936 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800937
Tomas Winkler127901a2008-10-23 23:48:55 -0700938 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800939 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700940 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800941}
942
Tomas Winklere26e47d2008-06-12 09:46:56 +0800943static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
944 u16 txq_id)
945{
946 u32 tbl_dw_addr;
947 u32 tbl_dw;
948 u16 scd_q2ratid;
949
950 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
951
952 tbl_dw_addr = priv->scd_base_addr +
953 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
954
955 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
956
957 if (txq_id & 0x1)
958 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
959 else
960 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
961
962 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
963
964 return 0;
965}
966static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
967{
968 /* Simply stop the queue, but don't change any configuration;
969 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
970 iwl_write_prph(priv,
971 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
972 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
973 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
974}
975
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700976int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800977 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
978{
979 unsigned long flags;
Tomas Winklere26e47d2008-06-12 09:46:56 +0800980 u16 ra_tid;
981
Tomas Winkler9f17b312008-07-11 11:53:35 +0800982 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
983 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800984 IWL_WARN(priv,
985 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800986 txq_id, IWL50_FIRST_AMPDU_QUEUE,
987 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
988 return -EINVAL;
989 }
Tomas Winklere26e47d2008-06-12 09:46:56 +0800990
991 ra_tid = BUILD_RAxTID(sta_id, tid);
992
993 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -0800994 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800995
996 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800997
998 /* Stop this Tx queue before configuring it */
999 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1000
1001 /* Map receiver-address / traffic-ID to this queue */
1002 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1003
1004 /* Set this queue as a chain-building queue */
1005 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
1006
1007 /* enable aggregations for the queue */
1008 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
1009
1010 /* Place first TFD at index corresponding to start sequence number.
1011 * Assumes that ssn_idx is valid (!= 0xFFF) */
1012 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1013 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1014 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1015
1016 /* Set up Tx window size and frame limit for this queue */
1017 iwl_write_targ_mem(priv, priv->scd_base_addr +
1018 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
1019 sizeof(u32),
1020 ((SCD_WIN_SIZE <<
1021 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1022 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1023 ((SCD_FRAME_LIMIT <<
1024 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1025 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1026
1027 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1028
1029 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
1030 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1031
Tomas Winklere26e47d2008-06-12 09:46:56 +08001032 spin_unlock_irqrestore(&priv->lock, flags);
1033
1034 return 0;
1035}
1036
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001037int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001038 u16 ssn_idx, u8 tx_fifo)
1039{
Tomas Winkler9f17b312008-07-11 11:53:35 +08001040 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1041 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001042 IWL_ERR(priv,
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001043 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001044 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1045 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001046 return -EINVAL;
1047 }
1048
Tomas Winklere26e47d2008-06-12 09:46:56 +08001049 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1050
1051 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1052
1053 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1054 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1055 /* supposes that ssn_idx is valid (!= 0xFFF) */
1056 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1057
1058 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1059 iwl_txq_ctx_deactivate(priv, txq_id);
1060 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1061
Tomas Winklere26e47d2008-06-12 09:46:56 +08001062 return 0;
1063}
1064
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001065u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
Tomas Winkler2469bf22008-05-05 10:22:35 +08001066{
1067 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
Tomas Winklerc587de02009-06-03 11:44:07 -07001068 struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
1069 memcpy(addsta, cmd, size);
1070 /* resrved in 5000 */
1071 addsta->rate_n_flags = cpu_to_le16(0);
Tomas Winkler2469bf22008-05-05 10:22:35 +08001072 return size;
1073}
1074
1075
Tomas Winklerda1bc452008-05-29 16:35:00 +08001076/*
Tomas Winklera96a27f2008-10-23 23:48:56 -07001077 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +08001078 * must be called under priv->lock and mac access
1079 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001080void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001081{
Tomas Winklerda1bc452008-05-29 16:35:00 +08001082 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001083}
1084
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001085
1086static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1087{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001088 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +08001089 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001090}
1091
1092static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1093 struct iwl_ht_agg *agg,
1094 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +08001095 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001096{
1097 u16 status;
1098 struct agg_tx_status *frame_status = &tx_resp->status;
1099 struct ieee80211_tx_info *info = NULL;
1100 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001101 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001102 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001103 u16 seq;
1104
1105 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08001106 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001107
1108 agg->frame_count = tx_resp->frame_count;
1109 agg->start_idx = start_idx;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001110 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001111 agg->bitmap = 0;
1112
1113 /* # frames attempted by Tx command */
1114 if (agg->frame_count == 1) {
1115 /* Only one frame was attempted; no block-ack will arrive */
1116 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08001117 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001118
1119 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08001120 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001121 agg->frame_count, agg->start_idx, idx);
1122
1123 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02001124 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001125 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001126 info->flags |= iwl_is_tx_success(status) ?
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001127 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001128 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1129
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001130 /* FIXME: code repetition end */
1131
Tomas Winklere1623442009-01-27 14:27:56 -08001132 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001133 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08001134 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001135
1136 agg->wait_for_ba = 0;
1137 } else {
1138 /* Two or more frames were attempted; expect block-ack */
1139 u64 bitmap = 0;
1140 int start = agg->start_idx;
1141
1142 /* Construct bit-map of pending frames within Tx window */
1143 for (i = 0; i < agg->frame_count; i++) {
1144 u16 sc;
1145 status = le16_to_cpu(frame_status[i].status);
1146 seq = le16_to_cpu(frame_status[i].sequence);
1147 idx = SEQ_TO_INDEX(seq);
1148 txq_id = SEQ_TO_QUEUE(seq);
1149
1150 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1151 AGG_TX_STATE_ABORT_MSK))
1152 continue;
1153
Tomas Winklere1623442009-01-27 14:27:56 -08001154 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001155 agg->frame_count, txq_id, idx);
1156
1157 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
Stanislaw Gruszka6c6a22e2009-09-23 10:51:34 +02001158 if (!hdr) {
1159 IWL_ERR(priv,
1160 "BUG_ON idx doesn't point to valid skb"
1161 " idx=%d, txq_id=%d\n", idx, txq_id);
1162 return -1;
1163 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001164
1165 sc = le16_to_cpu(hdr->seq_ctrl);
1166 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001167 IWL_ERR(priv,
1168 "BUG_ON idx doesn't match seq control"
1169 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001170 idx, SEQ_TO_SN(sc),
1171 hdr->seq_ctrl);
1172 return -1;
1173 }
1174
Tomas Winklere1623442009-01-27 14:27:56 -08001175 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001176 i, idx, SEQ_TO_SN(sc));
1177
1178 sh = idx - start;
1179 if (sh > 64) {
1180 sh = (start - idx) + 0xff;
1181 bitmap = bitmap << sh;
1182 sh = 0;
1183 start = idx;
1184 } else if (sh < -64)
1185 sh = 0xff - (start - idx);
1186 else if (sh < 0) {
1187 sh = start - idx;
1188 start = idx;
1189 bitmap = bitmap << sh;
1190 sh = 0;
1191 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001192 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001193 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001194 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001195 }
1196
1197 agg->bitmap = bitmap;
1198 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001199 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001200 agg->frame_count, agg->start_idx,
1201 (unsigned long long)agg->bitmap);
1202
1203 if (bitmap)
1204 agg->wait_for_ba = 1;
1205 }
1206 return 0;
1207}
1208
1209static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1210 struct iwl_rx_mem_buffer *rxb)
1211{
1212 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1213 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1214 int txq_id = SEQ_TO_QUEUE(sequence);
1215 int index = SEQ_TO_INDEX(sequence);
1216 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1217 struct ieee80211_tx_info *info;
1218 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1219 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001220 int tid;
1221 int sta_id;
1222 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001223
1224 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001225 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001226 "is out of range [0-%d] %d %d\n", txq_id,
1227 index, txq->q.n_bd, txq->q.write_ptr,
1228 txq->q.read_ptr);
1229 return;
1230 }
1231
1232 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1233 memset(&info->status, 0, sizeof(info->status));
1234
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001235 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1236 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001237
1238 if (txq->sched_retry) {
1239 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1240 struct iwl_ht_agg *agg = NULL;
1241
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001242 agg = &priv->stations[sta_id].tid[tid].agg;
1243
Tomas Winkler25a65722008-06-12 09:47:07 +08001244 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001245
Ron Rindjunsky32354272008-07-01 10:44:51 +03001246 /* check if BAR is needed */
1247 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1248 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001249
1250 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001251 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08001252 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001253 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1254 scd_ssn , index, txq_id, txq->swq_id);
1255
Tomas Winkler17b88922008-05-29 16:35:12 +08001256 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001257 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1258
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001259 if (priv->mac80211_registered &&
1260 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1261 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001262 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01001263 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001264 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01001265 iwl_wake_queue(priv, txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001266 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001267 }
1268 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001269 BUG_ON(txq_id != txq->swq_id);
1270
Johannes Berge6a98542008-10-21 12:40:02 +02001271 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001272 info->flags |= iwl_is_tx_success(status) ?
1273 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326ac2008-06-12 09:47:11 +08001274 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001275 le32_to_cpu(tx_resp->rate_n_flags),
1276 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001277
Tomas Winklere1623442009-01-27 14:27:56 -08001278 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001279 "0x%x retries %d\n",
1280 txq_id,
1281 iwl_get_tx_fail_reason(status), status,
1282 le32_to_cpu(tx_resp->rate_n_flags),
1283 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001284
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001285 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1286 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001287 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001288
1289 if (priv->mac80211_registered &&
1290 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001291 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001292 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001293
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001294 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1295 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1296
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001297 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08001298 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001299}
1300
Tomas Winklera96a27f2008-10-23 23:48:56 -07001301/* Currently 5000 is the superset of everything */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001302u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001303{
1304 return len;
1305}
1306
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001307void iwl5000_setup_deferred_work(struct iwl_priv *priv)
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001308{
1309 /* in 5000 the tx power calibration is done in uCode */
1310 priv->disable_tx_power_cal = 1;
1311}
1312
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001313void iwl5000_rx_handler_setup(struct iwl_priv *priv)
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001314{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001315 /* init calibration handlers */
1316 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1317 iwl5000_rx_calib_result;
1318 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1319 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001320 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001321}
1322
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001323
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001324int iwl5000_hw_valid_rtc_data_addr(u32 addr)
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001325{
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001326 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001327 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1328}
1329
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001330static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1331{
1332 int ret = 0;
1333 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1334 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1335 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1336
1337 if ((rxon1->flags == rxon2->flags) &&
1338 (rxon1->filter_flags == rxon2->filter_flags) &&
1339 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1340 (rxon1->ofdm_ht_single_stream_basic_rates ==
1341 rxon2->ofdm_ht_single_stream_basic_rates) &&
1342 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1343 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1344 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1345 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1346 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1347 (rxon1->rx_chain == rxon2->rx_chain) &&
1348 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001349 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001350 return 0;
1351 }
1352
1353 rxon_assoc.flags = priv->staging_rxon.flags;
1354 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1355 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1356 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1357 rxon_assoc.reserved1 = 0;
1358 rxon_assoc.reserved2 = 0;
1359 rxon_assoc.reserved3 = 0;
1360 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1361 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1362 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1363 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1364 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1365 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1366 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1367 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1368
1369 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1370 sizeof(rxon_assoc), &rxon_assoc, NULL);
1371 if (ret)
1372 return ret;
1373
1374 return ret;
1375}
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001376int iwl5000_send_tx_power(struct iwl_priv *priv)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001377{
1378 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
Jay Sternberg76a24072009-01-29 11:09:14 -08001379 u8 tx_ant_cfg_cmd;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001380
1381 /* half dBm need to multiply */
1382 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Gregory Greenman853554a2008-06-30 17:23:01 +08001383 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001384 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
Jay Sternberg76a24072009-01-29 11:09:14 -08001385
1386 if (IWL_UCODE_API(priv->ucode_ver) == 1)
1387 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1388 else
1389 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1390
1391 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001392 sizeof(tx_power_cmd), &tx_power_cmd,
1393 NULL);
1394}
1395
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001396void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001397{
1398 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001399 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Wey-Yi Guy39b73fb12009-07-24 11:13:02 -07001400 iwl_tt_handler(priv);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001401}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001402
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001403static void iwl5150_temperature(struct iwl_priv *priv)
1404{
1405 u32 vt = 0;
1406 s32 offset = iwl_temp_calib_to_offset(priv);
1407
1408 vt = le32_to_cpu(priv->statistics.general.temperature);
1409 vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1410 /* now vt hold the temperature in Kelvin */
1411 priv->temperature = KELVIN_TO_CELSIUS(vt);
Wey-Yi Guy15993e02009-08-13 13:31:00 -07001412 iwl_tt_handler(priv);
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001413}
1414
Tomas Winklercaab8f12008-08-04 16:00:42 +08001415/* Calc max signal level (dBm) among 3 possible receivers */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001416int iwl5000_calc_rssi(struct iwl_priv *priv,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001417 struct iwl_rx_phy_res *rx_resp)
1418{
1419 /* data from PHY/DSP regarding signal strength, etc.,
1420 * contents are always there, not configurable by host
1421 */
1422 struct iwl5000_non_cfg_phy *ncphy =
1423 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1424 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1425 u8 agc;
1426
1427 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1428 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1429
1430 /* Find max rssi among 3 possible receivers.
1431 * These values are measured by the digital signal processor (DSP).
1432 * They should stay fairly constant even as the signal strength varies,
1433 * if the radio's automatic gain control (AGC) is working right.
1434 * AGC value (see below) will provide the "interesting" info.
1435 */
1436 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1437 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1438 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1439 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1440 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1441
1442 max_rssi = max_t(u32, rssi_a, rssi_b);
1443 max_rssi = max_t(u32, max_rssi, rssi_c);
1444
Tomas Winklere1623442009-01-27 14:27:56 -08001445 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08001446 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1447
1448 /* dBm = max_rssi dB - agc dB - constant.
1449 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001450 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08001451}
1452
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001453static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
1454{
1455 struct iwl_tx_ant_config_cmd tx_ant_cmd = {
1456 .valid = cpu_to_le32(valid_tx_ant),
1457 };
1458
1459 if (IWL_UCODE_API(priv->ucode_ver) > 1) {
1460 IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
1461 return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
1462 sizeof(struct iwl_tx_ant_config_cmd),
1463 &tx_ant_cmd);
1464 } else {
1465 IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
1466 return -EOPNOTSUPP;
1467 }
1468}
1469
1470
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001471#define IWL5000_UCODE_GET(item) \
1472static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
1473 u32 api_ver) \
1474{ \
1475 if (api_ver <= 2) \
1476 return le32_to_cpu(ucode->u.v1.item); \
1477 return le32_to_cpu(ucode->u.v2.item); \
1478}
1479
1480static u32 iwl5000_ucode_get_header_size(u32 api_ver)
1481{
1482 if (api_ver <= 2)
1483 return UCODE_HEADER_SIZE(1);
1484 return UCODE_HEADER_SIZE(2);
1485}
1486
1487static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
1488 u32 api_ver)
1489{
1490 if (api_ver <= 2)
1491 return 0;
1492 return le32_to_cpu(ucode->u.v2.build);
1493}
1494
1495static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
1496 u32 api_ver)
1497{
1498 if (api_ver <= 2)
1499 return (u8 *) ucode->u.v1.data;
1500 return (u8 *) ucode->u.v2.data;
1501}
1502
1503IWL5000_UCODE_GET(inst_size);
1504IWL5000_UCODE_GET(data_size);
1505IWL5000_UCODE_GET(init_size);
1506IWL5000_UCODE_GET(init_data_size);
1507IWL5000_UCODE_GET(boot_size);
1508
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001509struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001510 .rxon_assoc = iwl5000_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001511 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07001512 .set_rxon_chain = iwl_set_rxon_chain,
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001513 .set_tx_ant = iwl5000_send_tx_ant_config,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001514};
1515
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001516struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001517 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001518 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001519 .gain_computation = iwl5000_gain_computation,
1520 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001521 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001522 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001523};
1524
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001525struct iwl_ucode_ops iwl5000_ucode = {
1526 .get_header_size = iwl5000_ucode_get_header_size,
1527 .get_build = iwl5000_ucode_get_build,
1528 .get_inst_size = iwl5000_ucode_get_inst_size,
1529 .get_data_size = iwl5000_ucode_get_data_size,
1530 .get_init_size = iwl5000_ucode_get_init_size,
1531 .get_init_data_size = iwl5000_ucode_get_init_data_size,
1532 .get_boot_size = iwl5000_ucode_get_boot_size,
1533 .get_data = iwl5000_ucode_get_data,
1534};
1535
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001536struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001537 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001538 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001539 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001540 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001541 .txq_agg_enable = iwl5000_txq_agg_enable,
1542 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001543 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1544 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08001545 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001546 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001547 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001548 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001549 .dump_nic_event_log = iwl_dump_nic_event_log,
1550 .dump_nic_error_log = iwl_dump_nic_error_log,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001551 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001552 .init_alive_start = iwl5000_init_alive_start,
1553 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001554 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001555 .update_chain_flags = iwl_update_chain_flags,
Tomas Winkler30d59262008-04-24 11:55:25 -07001556 .apm_ops = {
1557 .init = iwl5000_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08001558 .reset = iwl5000_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08001559 .stop = iwl5000_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001560 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001561 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001562 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001563 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001564 .regulatory_bands = {
1565 EEPROM_5000_REG_BAND_1_CHANNELS,
1566 EEPROM_5000_REG_BAND_2_CHANNELS,
1567 EEPROM_5000_REG_BAND_3_CHANNELS,
1568 EEPROM_5000_REG_BAND_4_CHANNELS,
1569 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001570 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1571 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Tomas Winkler25ae3982008-04-24 11:55:27 -07001572 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001573 .verify_signature = iwlcore_eeprom_verify_signature,
1574 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1575 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001576 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001577 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001578 },
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001579 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001580 .isr = iwl_isr_ict,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07001581 .config_ap = iwl_config_ap,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001582 .temp_ops = {
1583 .temperature = iwl5000_temperature,
1584 .set_ct_kill = iwl5000_set_ct_threshold,
1585 },
1586};
1587
1588static struct iwl_lib_ops iwl5150_lib = {
1589 .set_hw_params = iwl5000_hw_set_hw_params,
1590 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1591 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1592 .txq_set_sched = iwl5000_txq_set_sched,
1593 .txq_agg_enable = iwl5000_txq_agg_enable,
1594 .txq_agg_disable = iwl5000_txq_agg_disable,
1595 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1596 .txq_free_tfd = iwl_hw_txq_free_tfd,
1597 .txq_init = iwl_hw_tx_queue_init,
1598 .rx_handler_setup = iwl5000_rx_handler_setup,
1599 .setup_deferred_work = iwl5000_setup_deferred_work,
1600 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001601 .dump_nic_event_log = iwl_dump_nic_event_log,
1602 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001603 .load_ucode = iwl5000_load_ucode,
1604 .init_alive_start = iwl5000_init_alive_start,
1605 .alive_notify = iwl5000_alive_notify,
1606 .send_tx_power = iwl5000_send_tx_power,
1607 .update_chain_flags = iwl_update_chain_flags,
1608 .apm_ops = {
1609 .init = iwl5000_apm_init,
1610 .reset = iwl5000_apm_reset,
1611 .stop = iwl5000_apm_stop,
1612 .config = iwl5000_nic_config,
1613 .set_pwr_src = iwl_set_pwr_src,
1614 },
1615 .eeprom_ops = {
1616 .regulatory_bands = {
1617 EEPROM_5000_REG_BAND_1_CHANNELS,
1618 EEPROM_5000_REG_BAND_2_CHANNELS,
1619 EEPROM_5000_REG_BAND_3_CHANNELS,
1620 EEPROM_5000_REG_BAND_4_CHANNELS,
1621 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001622 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1623 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001624 },
1625 .verify_signature = iwlcore_eeprom_verify_signature,
1626 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1627 .release_semaphore = iwlcore_eeprom_release_semaphore,
1628 .calib_version = iwl5000_eeprom_calib_version,
1629 .query_addr = iwl5000_eeprom_query_addr,
1630 },
1631 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001632 .isr = iwl_isr_ict,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001633 .config_ap = iwl_config_ap,
1634 .temp_ops = {
1635 .temperature = iwl5150_temperature,
1636 .set_ct_kill = iwl5150_set_ct_threshold,
1637 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001638};
1639
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001640struct iwl_ops iwl5000_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001641 .ucode = &iwl5000_ucode,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001642 .lib = &iwl5000_lib,
1643 .hcmd = &iwl5000_hcmd,
1644 .utils = &iwl5000_hcmd_utils,
1645};
1646
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001647static struct iwl_ops iwl5150_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001648 .ucode = &iwl5000_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001649 .lib = &iwl5150_lib,
1650 .hcmd = &iwl5000_hcmd,
1651 .utils = &iwl5000_hcmd_utils,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001652};
1653
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001654struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001655 .num_of_queues = IWL50_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +08001656 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001657 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001658 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001659 /* the rest are 0 by default */
1660};
1661
1662
1663struct iwl_cfg iwl5300_agn_cfg = {
1664 .name = "5300AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001665 .fw_name_pre = IWL5000_FW_PRE,
1666 .ucode_api_max = IWL5000_UCODE_API_MAX,
1667 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001668 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001669 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001670 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001671 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1672 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001673 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001674 .valid_tx_ant = ANT_ABC,
1675 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001676 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001677 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001678 .led_compensation = 51,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001679};
1680
Esti Kummer47408632008-07-11 11:53:30 +08001681struct iwl_cfg iwl5100_bg_cfg = {
1682 .name = "5100BG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001683 .fw_name_pre = IWL5000_FW_PRE,
1684 .ucode_api_max = IWL5000_UCODE_API_MAX,
1685 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001686 .sku = IWL_SKU_G,
1687 .ops = &iwl5000_ops,
1688 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001689 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1690 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001691 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001692 .valid_tx_ant = ANT_B,
1693 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001694 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001695 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001696 .led_compensation = 51,
Esti Kummer47408632008-07-11 11:53:30 +08001697};
1698
1699struct iwl_cfg iwl5100_abg_cfg = {
1700 .name = "5100ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001701 .fw_name_pre = IWL5000_FW_PRE,
1702 .ucode_api_max = IWL5000_UCODE_API_MAX,
1703 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001704 .sku = IWL_SKU_A|IWL_SKU_G,
1705 .ops = &iwl5000_ops,
1706 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001707 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1708 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001709 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001710 .valid_tx_ant = ANT_B,
1711 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001712 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001713 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001714 .led_compensation = 51,
Esti Kummer47408632008-07-11 11:53:30 +08001715};
1716
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001717struct iwl_cfg iwl5100_agn_cfg = {
1718 .name = "5100AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001719 .fw_name_pre = IWL5000_FW_PRE,
1720 .ucode_api_max = IWL5000_UCODE_API_MAX,
1721 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001722 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001723 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001724 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001725 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1726 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001727 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001728 .valid_tx_ant = ANT_B,
1729 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001730 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001731 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001732 .led_compensation = 51,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001733};
1734
1735struct iwl_cfg iwl5350_agn_cfg = {
1736 .name = "5350AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001737 .fw_name_pre = IWL5000_FW_PRE,
1738 .ucode_api_max = IWL5000_UCODE_API_MAX,
1739 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001740 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001741 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001742 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001743 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1744 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001745 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001746 .valid_tx_ant = ANT_ABC,
1747 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001748 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001749 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001750 .led_compensation = 51,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001751};
1752
Tomas Winkler7100e922008-12-01 16:32:18 -08001753struct iwl_cfg iwl5150_agn_cfg = {
1754 .name = "5150AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001755 .fw_name_pre = IWL5150_FW_PRE,
1756 .ucode_api_max = IWL5150_UCODE_API_MAX,
1757 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001758 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001759 .ops = &iwl5150_ops,
Tomas Winkler7100e922008-12-01 16:32:18 -08001760 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001761 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1762 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler7100e922008-12-01 16:32:18 -08001763 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001764 .valid_tx_ant = ANT_A,
1765 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001766 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001767 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001768 .led_compensation = 51,
Tomas Winkler7100e922008-12-01 16:32:18 -08001769};
1770
Reinette Chatrea0987a82008-12-02 12:14:06 -08001771MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1772MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001773
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001774module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001775MODULE_PARM_DESC(swcrypto50,
1776 "using software crypto engine (default 0 [hardware])\n");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001777module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001778MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001779module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
Ron Rindjunsky49779292008-06-30 17:23:21 +08001780MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001781module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
1782 int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001783MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001784module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
Ester Kummer3a1081e2008-05-06 11:05:14 +08001785MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");