blob: 7c7469f56ec30211d243b8b431107f36b2dc11ca [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
15 * I've gone completly out of my mind.
16 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080029#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
David Daney3d8bfdd2010-12-21 14:19:11 -080031#include <asm/cacheflush.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020032#include <asm/cpu-type.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080033#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
David Daney1ec56322010-04-28 12:16:18 -070038/*
39 * TLB load/store/modify handlers.
40 *
41 * Only the fastpath gets synthesized at runtime, the slowpath for
42 * do_page_fault remains normal asm.
43 */
44extern void tlb_do_page_fault_0(void);
45extern void tlb_do_page_fault_1(void);
46
David Daneybf286072011-07-05 16:34:46 -070047struct work_registers {
48 int r1;
49 int r2;
50 int r3;
51};
52
53struct tlb_reg_save {
54 unsigned long a;
55 unsigned long b;
56} ____cacheline_aligned_in_smp;
57
58static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070059
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010060static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 /* XXX: We should probe for the presence of this bug, but we don't. */
63 return 0;
64}
65
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010066static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 /* XXX: We should probe for the presence of this bug, but we don't. */
69 return 0;
70}
71
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010072static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073{
74 return BCM1250_M3_WAR;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 return R10000_LLSC_WAR;
80}
81
David Daneycc33ae42010-12-20 15:54:50 -080082static int use_bbit_insns(void)
83{
84 switch (current_cpu_type()) {
85 case CPU_CAVIUM_OCTEON:
86 case CPU_CAVIUM_OCTEON_PLUS:
87 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070088 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -080089 return 1;
90 default:
91 return 0;
92 }
93}
94
David Daney2c8c53e2010-12-27 18:07:57 -080095static int use_lwx_insns(void)
96{
97 switch (current_cpu_type()) {
98 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070099 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800100 return 1;
101 default:
102 return 0;
103 }
104}
105#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
106 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
107static bool scratchpad_available(void)
108{
109 return true;
110}
111static int scratchpad_offset(int i)
112{
113 /*
114 * CVMSEG starts at address -32768 and extends for
115 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
116 */
117 i += 1; /* Kernel use starts at the top and works down. */
118 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
119}
120#else
121static bool scratchpad_available(void)
122{
123 return false;
124}
125static int scratchpad_offset(int i)
126{
127 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800128 /* Really unreachable, but evidently some GCC want this. */
129 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800130}
131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100133 * Found by experiment: At least some revisions of the 4kc throw under
134 * some circumstances a machine check exception, triggered by invalid
135 * values in the index register. Delaying the tlbp instruction until
136 * after the next branch, plus adding an additional nop in front of
137 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
138 * why; it's not an issue caused by the core RTL.
139 *
140 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000141static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100142{
143 return (current_cpu_data.processor_id & 0xffff00) ==
144 (PRID_COMP_MIPS | PRID_IMP_4KC);
145}
146
Thiemo Seufere30ec452008-01-28 20:05:38 +0000147/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000149 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 label_leave,
151 label_vmalloc,
152 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200153 label_tlbw_hazard_0,
154 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800155 label_tlbl_goaround1,
156 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 label_nopage_tlbl,
158 label_nopage_tlbs,
159 label_nopage_tlbm,
160 label_smp_pgtable_change,
161 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700162 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200163#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700164 label_tlb_huge_update,
165#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166};
167
Thiemo Seufere30ec452008-01-28 20:05:38 +0000168UASM_L_LA(_second_part)
169UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000170UASM_L_LA(_vmalloc)
171UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200172/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000173UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800174UASM_L_LA(_tlbl_goaround1)
175UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000176UASM_L_LA(_nopage_tlbl)
177UASM_L_LA(_nopage_tlbs)
178UASM_L_LA(_nopage_tlbm)
179UASM_L_LA(_smp_pgtable_change)
180UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700181UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200182#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700183UASM_L_LA(_tlb_huge_update)
184#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900185
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000186static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200187
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000188static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200189{
190 switch (instance) {
191 case 0 ... 7:
192 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
193 return;
194 default:
195 BUG();
196 }
197}
198
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000199static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200200{
201 switch (instance) {
202 case 0 ... 7:
203 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
204 break;
205 default:
206 BUG();
207 }
208}
209
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200210/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200211 * pgtable bits are assigned dynamically depending on processor feature
212 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100213 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200214 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200215 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200216static void output_pgtable_bits_defines(void)
217{
218#define pr_define(fmt, ...) \
219 pr_debug("#define " fmt, ##__VA_ARGS__)
220
221 pr_debug("#include <asm/asm.h>\n");
222 pr_debug("#include <asm/regdef.h>\n");
223 pr_debug("\n");
224
225 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
226 pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
227 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
228 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
229 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200230#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200231 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200232 pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200233#endif
234 if (cpu_has_rixi) {
235#ifdef _PAGE_NO_EXEC_SHIFT
236 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
237#endif
238#ifdef _PAGE_NO_READ_SHIFT
239 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
240#endif
241 }
242 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
243 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
244 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
245 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
246 pr_debug("\n");
247}
248
249static inline void dump_handler(const char *symbol, const u32 *handler, int count)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200250{
251 int i;
252
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200253 pr_debug("LEAF(%s)\n", symbol);
254
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200255 pr_debug("\t.set push\n");
256 pr_debug("\t.set noreorder\n");
257
258 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200259 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200260
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200261 pr_debug("\t.set\tpop\n");
262
263 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200264}
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266/* The only general purpose registers allowed in TLB handlers. */
267#define K0 26
268#define K1 27
269
270/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100271#define C0_INDEX 0, 0
272#define C0_ENTRYLO0 2, 0
273#define C0_TCBIND 2, 2
274#define C0_ENTRYLO1 3, 0
275#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700276#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100277#define C0_BADVADDR 8, 0
278#define C0_ENTRYHI 10, 0
279#define C0_EPC 14, 0
280#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Ralf Baechle875d43e2005-09-03 15:56:16 -0700282#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000283# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000285# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286#endif
287
288/* The worst case length of the handler is around 18 instructions for
289 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
290 * Maximum space available is 32 instructions for R3000 and 64
291 * instructions for R4000.
292 *
293 * We deliberately chose a buffer size of 128, so we won't scribble
294 * over anything important on overflow before we panic.
295 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000296static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000299static struct uasm_label labels[128];
300static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000302static int check_for_high_segbits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800303
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000304static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800305
Jayachandran C7777b932013-06-11 14:41:35 +0000306static inline int __maybe_unused c0_kscratch(void)
307{
308 switch (current_cpu_type()) {
309 case CPU_XLP:
310 case CPU_XLR:
311 return 22;
312 default:
313 return 31;
314 }
315}
316
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000317static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800318{
319 int r;
320 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
321
322 r = ffs(a);
323
324 if (r == 0)
325 return -1;
326
327 r--; /* make it zero based */
328
329 kscratch_used_mask |= (1 << r);
330
331 return r;
332}
333
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000334static int scratch_reg;
335static int pgd_reg;
David Daney2c8c53e2010-12-27 18:07:57 -0800336enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800337
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000338static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700339{
340 struct work_registers r;
341
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000342 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700343 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000344 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700345 r.r1 = K0;
346 r.r2 = K1;
347 r.r3 = 1;
348 return r;
349 }
350
351 if (num_possible_cpus() > 1) {
David Daneybf286072011-07-05 16:34:46 -0700352 /* Get smp_processor_id */
Jayachandran Cc2377a42013-08-11 17:10:16 +0530353 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
354 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
David Daneybf286072011-07-05 16:34:46 -0700355
356 /* handler_reg_save index in K0 */
357 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
358
359 UASM_i_LA(p, K1, (long)&handler_reg_save);
360 UASM_i_ADDU(p, K0, K0, K1);
361 } else {
362 UASM_i_LA(p, K0, (long)&handler_reg_save);
363 }
364 /* K0 now points to save area, save $1 and $2 */
365 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
366 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
367
368 r.r1 = K1;
369 r.r2 = 1;
370 r.r3 = 2;
371 return r;
372}
373
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000374static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700375{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000376 if (scratch_reg >= 0) {
Jayachandran C7777b932013-06-11 14:41:35 +0000377 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700378 return;
379 }
380 /* K0 already points to save area, restore $1 and $2 */
381 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
382 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
383}
384
David Daney2c8c53e2010-12-27 18:07:57 -0800385#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
386
David Daney82622282009-10-14 12:16:56 -0700387/*
388 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
389 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800390 *
391 * Declare pgd_current here instead of including mmu_context.h to avoid type
392 * conflicts for tlbmiss_handler_setup_pgd
David Daney82622282009-10-14 12:16:56 -0700393 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800394extern unsigned long pgd_current[];
David Daney82622282009-10-14 12:16:56 -0700395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396/*
397 * The R3000 TLB handler is simple.
398 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000399static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400{
401 long pgdc = (long)pgd_current;
402 u32 *p;
403
404 memset(tlb_handler, 0, sizeof(tlb_handler));
405 p = tlb_handler;
406
Thiemo Seufere30ec452008-01-28 20:05:38 +0000407 uasm_i_mfc0(&p, K0, C0_BADVADDR);
408 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
409 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
410 uasm_i_srl(&p, K0, K0, 22); /* load delay */
411 uasm_i_sll(&p, K0, K0, 2);
412 uasm_i_addu(&p, K1, K1, K0);
413 uasm_i_mfc0(&p, K0, C0_CONTEXT);
414 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
415 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
416 uasm_i_addu(&p, K1, K1, K0);
417 uasm_i_lw(&p, K0, 0, K1);
418 uasm_i_nop(&p); /* load delay */
419 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
420 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
421 uasm_i_tlbwr(&p); /* cp0 delay */
422 uasm_i_jr(&p, K1);
423 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425 if (p > tlb_handler + 32)
426 panic("TLB refill handler space exceeded");
427
Thiemo Seufere30ec452008-01-28 20:05:38 +0000428 pr_debug("Wrote TLB refill handler (%u instructions).\n",
429 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Ralf Baechle91b05e62006-03-29 18:53:00 +0100431 memcpy((void *)ebase, tlb_handler, 0x80);
Leonid Yegoshin10620802014-07-11 15:18:05 -0700432 local_flush_icache_range(ebase, ebase + 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200433
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200434 dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435}
David Daney82622282009-10-14 12:16:56 -0700436#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438/*
439 * The R4000 TLB handler is much more complicated. We have two
440 * consecutive handler areas with 32 instructions space each.
441 * Since they aren't used at the same time, we can overflow in the
442 * other one.To keep things simple, we first assume linear space,
443 * then we relocate it to the final handler layout as needed.
444 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000445static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447/*
448 * Hazards
449 *
450 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
451 * 2. A timing hazard exists for the TLBP instruction.
452 *
Ralf Baechle70342282013-01-22 12:59:30 +0100453 * stalling_instruction
454 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 *
456 * The JTLB is being read for the TLBP throughout the stall generated by the
457 * previous instruction. This is not really correct as the stalling instruction
458 * can modify the address used to access the JTLB. The failure symptom is that
459 * the TLBP instruction will use an address created for the stalling instruction
460 * and not the address held in C0_ENHI and thus report the wrong results.
461 *
462 * The software work-around is to not allow the instruction preceding the TLBP
463 * to stall - make it an NOP or some other instruction guaranteed not to stall.
464 *
Ralf Baechle70342282013-01-22 12:59:30 +0100465 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 *
467 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
468 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000469static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100471 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200472 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000473 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200474 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000477 uasm_i_nop(p);
478 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 break;
480
481 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000482 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 break;
484 }
485}
486
487/*
488 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300489 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 */
491enum tlb_write_entry { tlb_random, tlb_indexed };
492
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000493static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
494 struct uasm_reloc **r,
495 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496{
497 void(*tlbw)(u32 **) = NULL;
498
499 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000500 case tlb_random: tlbw = uasm_i_tlbwr; break;
501 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 }
503
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +0000504 if (cpu_has_mips_r2_exec_hazard) {
Steven J. Hill625c0a22012-08-28 23:20:08 -0500505 /*
506 * The architecture spec says an ehb is required here,
507 * but a number of cores do not have the hazard and
508 * using an ehb causes an expensive pipeline stall.
509 */
510 switch (current_cpu_type()) {
511 case CPU_M14KC:
512 case CPU_74K:
Steven J. Hill442e14a2014-01-17 15:03:50 -0600513 case CPU_1074K:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +0000514 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +0000515 case CPU_P5600:
Leonid Yegoshinf36c4722014-03-04 13:34:43 +0000516 case CPU_M5150:
Leonid Yegoshin46950892014-11-24 12:59:01 +0000517 case CPU_QEMU_GENERIC:
Steven J. Hill625c0a22012-08-28 23:20:08 -0500518 break;
519
520 default:
David Daney41f0e4d2009-05-12 12:41:53 -0700521 uasm_i_ehb(p);
Steven J. Hill625c0a22012-08-28 23:20:08 -0500522 break;
523 }
Ralf Baechle161548b2008-01-29 10:14:54 +0000524 tlbw(p);
525 return;
526 }
527
Ralf Baechle10cc3522007-10-11 23:46:15 +0100528 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 case CPU_R4000PC:
530 case CPU_R4000SC:
531 case CPU_R4000MC:
532 case CPU_R4400PC:
533 case CPU_R4400SC:
534 case CPU_R4400MC:
535 /*
536 * This branch uses up a mtc0 hazard nop slot and saves
537 * two nops after the tlbw instruction.
538 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200539 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200541 uasm_bgezl_label(l, p, hazard_instance);
542 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000543 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 break;
545
546 case CPU_R4600:
547 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000548 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000549 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000550 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000551 break;
552
Ralf Baechle359187d2012-10-16 22:13:06 +0200553 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200554 case CPU_NEVADA:
555 uasm_i_nop(p); /* QED specifies 2 nops hazard */
556 uasm_i_nop(p); /* QED specifies 2 nops hazard */
557 tlbw(p);
558 break;
559
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000560 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 case CPU_5KC:
562 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000563 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530564 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000565 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 tlbw(p);
567 break;
568
569 case CPU_R10000:
570 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400571 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500572 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100574 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200575 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000576 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700578 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 case CPU_4KSC:
580 case CPU_20KC:
581 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700582 case CPU_BMIPS32:
583 case CPU_BMIPS3300:
584 case CPU_BMIPS4350:
585 case CPU_BMIPS4380:
586 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800587 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800588 case CPU_LOONGSON3:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900589 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100590 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000591 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100592 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 tlbw(p);
594 break;
595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000597 uasm_i_nop(p);
598 uasm_i_nop(p);
599 uasm_i_nop(p);
600 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 tlbw(p);
602 break;
603
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 case CPU_VR4111:
605 case CPU_VR4121:
606 case CPU_VR4122:
607 case CPU_VR4181:
608 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000609 uasm_i_nop(p);
610 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000612 uasm_i_nop(p);
613 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 break;
615
616 case CPU_VR4131:
617 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000618 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000619 uasm_i_nop(p);
620 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 tlbw(p);
622 break;
623
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000624 case CPU_JZRISC:
625 tlbw(p);
626 uasm_i_nop(p);
627 break;
628
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 default:
630 panic("No TLB refill handler yet (CPU type: %d)",
Wu Zhangjind7b12052010-12-26 04:42:37 +0800631 current_cpu_type());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 break;
633 }
634}
635
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000636static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
637 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800638{
Steven J. Hill05857c62012-09-13 16:51:46 -0500639 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -0700640 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800641 } else {
Ralf Baechle34adb282014-11-22 00:16:48 +0100642#ifdef CONFIG_PHYS_ADDR_T_64BIT
David Daney3be60222010-04-28 12:16:17 -0700643 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800644#else
645 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
646#endif
647 }
648}
649
David Daneyaa1762f2012-10-17 00:48:10 +0200650#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800651
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000652static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
653 unsigned int tmp, enum label_id lid,
654 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800655{
David Daney2c8c53e2010-12-27 18:07:57 -0800656 if (restore_scratch) {
657 /* Reset default page size */
658 if (PM_DEFAULT_MASK >> 16) {
659 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
660 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
661 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
662 uasm_il_b(p, r, lid);
663 } else if (PM_DEFAULT_MASK) {
664 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
665 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
666 uasm_il_b(p, r, lid);
667 } else {
668 uasm_i_mtc0(p, 0, C0_PAGEMASK);
669 uasm_il_b(p, r, lid);
670 }
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000671 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000672 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800673 else
674 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800675 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800676 /* Reset default page size */
677 if (PM_DEFAULT_MASK >> 16) {
678 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
679 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
680 uasm_il_b(p, r, lid);
681 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
682 } else if (PM_DEFAULT_MASK) {
683 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
684 uasm_il_b(p, r, lid);
685 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
686 } else {
687 uasm_il_b(p, r, lid);
688 uasm_i_mtc0(p, 0, C0_PAGEMASK);
689 }
David Daney6dd93442010-02-10 15:12:47 -0800690 }
691}
692
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000693static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
694 struct uasm_reloc **r,
695 unsigned int tmp,
696 enum tlb_write_entry wmode,
697 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700698{
699 /* Set huge page tlb entry size */
700 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
701 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
702 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
703
704 build_tlb_write_entry(p, l, r, wmode);
705
David Daney2c8c53e2010-12-27 18:07:57 -0800706 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700707}
708
709/*
710 * Check if Huge PTE is present, if so then jump to LABEL.
711 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000712static void
David Daneyfd062c82009-05-27 17:47:44 -0700713build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000714 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700715{
716 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800717 if (use_bbit_insns()) {
718 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
719 } else {
720 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
721 uasm_il_bnez(p, r, tmp, lid);
722 }
David Daneyfd062c82009-05-27 17:47:44 -0700723}
724
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000725static void build_huge_update_entries(u32 **p, unsigned int pte,
726 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700727{
728 int small_sequence;
729
730 /*
731 * A huge PTE describes an area the size of the
732 * configured huge page size. This is twice the
733 * of the large TLB entry size we intend to use.
734 * A TLB entry half the size of the configured
735 * huge page size is configured into entrylo0
736 * and entrylo1 to cover the contiguous huge PTE
737 * address space.
738 */
739 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
740
Ralf Baechle70342282013-01-22 12:59:30 +0100741 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700742 if (!small_sequence)
743 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
744
David Daney6dd93442010-02-10 15:12:47 -0800745 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800746 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700747 /* convert to entrylo1 */
748 if (small_sequence)
749 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
750 else
751 UASM_i_ADDU(p, pte, pte, tmp);
752
David Daney9b8c3892010-02-10 15:12:44 -0800753 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700754}
755
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000756static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
757 struct uasm_label **l,
758 unsigned int pte,
759 unsigned int ptr)
David Daneyfd062c82009-05-27 17:47:44 -0700760{
761#ifdef CONFIG_SMP
762 UASM_i_SC(p, pte, 0, ptr);
763 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
764 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
765#else
766 UASM_i_SW(p, pte, 0, ptr);
767#endif
768 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800769 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700770}
David Daneyaa1762f2012-10-17 00:48:10 +0200771#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700772
Ralf Baechle875d43e2005-09-03 15:56:16 -0700773#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774/*
775 * TMP and PTR are scratch.
776 * TMP will be clobbered, PTR will hold the pmd entry.
777 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000778static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000779build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 unsigned int tmp, unsigned int ptr)
781{
David Daney82622282009-10-14 12:16:56 -0700782#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 long pgdc = (long)pgd_current;
David Daney82622282009-10-14 12:16:56 -0700784#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 /*
786 * The vmalloc handling is not in the hotpath.
787 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000788 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700789
790 if (check_for_high_segbits) {
791 /*
792 * The kernel currently implicitely assumes that the
793 * MIPS SEGBITS parameter for the processor is
794 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
795 * allocate virtual addresses outside the maximum
796 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
797 * that doesn't prevent user code from accessing the
798 * higher xuseg addresses. Here, we make sure that
799 * everything but the lower xuseg addresses goes down
800 * the module_alloc/vmalloc path.
801 */
802 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
803 uasm_il_bnez(p, r, ptr, label_vmalloc);
804 } else {
805 uasm_il_bltz(p, r, tmp, label_vmalloc);
806 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000807 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
David Daney3d8bfdd2010-12-21 14:19:11 -0800809 if (pgd_reg != -1) {
810 /* pgd is in pgd_reg */
Jayachandran C7777b932013-06-11 14:41:35 +0000811 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800812 } else {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530813#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
David Daney3d8bfdd2010-12-21 14:19:11 -0800814 /*
815 * &pgd << 11 stored in CONTEXT [23..63].
816 */
817 UASM_i_MFC0(p, ptr, C0_CONTEXT);
818
819 /* Clear lower 23 bits of context. */
820 uasm_i_dins(p, ptr, 0, 0, 23);
821
Ralf Baechle70342282013-01-22 12:59:30 +0100822 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800823 uasm_i_ori(p, ptr, ptr, 0x540);
824 uasm_i_drotr(p, ptr, ptr, 11);
David Daney82622282009-10-14 12:16:56 -0700825#elif defined(CONFIG_SMP)
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530826 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
827 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
828 UASM_i_LA_mostly(p, tmp, pgdc);
829 uasm_i_daddu(p, ptr, ptr, tmp);
830 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
831 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530833 UASM_i_LA_mostly(p, ptr, pgdc);
834 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530836 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Thiemo Seufere30ec452008-01-28 20:05:38 +0000838 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100839
David Daney3be60222010-04-28 12:16:17 -0700840 /* get pgd offset in bytes */
841 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100842
Thiemo Seufere30ec452008-01-28 20:05:38 +0000843 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
844 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800845#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000846 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
847 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700848 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000849 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
850 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800851#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852}
853
854/*
855 * BVADDR is the faulting address, PTR is scratch.
856 * PTR will hold the pgd for vmalloc.
857 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000858static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000859build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700860 unsigned int bvaddr, unsigned int ptr,
861 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862{
863 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700864 int single_insn_swpd;
865 int did_vmalloc_branch = 0;
866
867 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
Thiemo Seufere30ec452008-01-28 20:05:38 +0000869 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
David Daney2c8c53e2010-12-27 18:07:57 -0800871 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700872 if (single_insn_swpd) {
873 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
874 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
875 did_vmalloc_branch = 1;
876 /* fall through */
877 } else {
878 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
879 }
880 }
881 if (!did_vmalloc_branch) {
882 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
883 uasm_il_b(p, r, label_vmalloc_done);
884 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
885 } else {
886 UASM_i_LA_mostly(p, ptr, swpd);
887 uasm_il_b(p, r, label_vmalloc_done);
888 if (uasm_in_compat_space_p(swpd))
889 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
890 else
891 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
892 }
893 }
David Daney2c8c53e2010-12-27 18:07:57 -0800894 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700895 uasm_l_large_segbits_fault(l, *p);
896 /*
897 * We get here if we are an xsseg address, or if we are
898 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
899 *
900 * Ignoring xsseg (assume disabled so would generate
901 * (address errors?), the only remaining possibility
902 * is the upper xuseg addresses. On processors with
903 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
904 * addresses would have taken an address error. We try
905 * to mimic that here by taking a load/istream page
906 * fault.
907 */
908 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
909 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800910
911 if (mode == refill_scratch) {
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000912 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000913 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800914 else
915 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
916 } else {
917 uasm_i_nop(p);
918 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 }
920}
921
Ralf Baechle875d43e2005-09-03 15:56:16 -0700922#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923
924/*
925 * TMP and PTR are scratch.
926 * TMP will be clobbered, PTR will hold the pgd entry.
927 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000928static void __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
930{
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530931 if (pgd_reg != -1) {
932 /* pgd is in pgd_reg */
933 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
934 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
935 } else {
936 long pgdc = (long)pgd_current;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530938 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939#ifdef CONFIG_SMP
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530940 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
941 UASM_i_LA_mostly(p, tmp, pgdc);
942 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
943 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530945 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530947 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
948 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
949 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000950 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
951 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
952 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953}
954
Ralf Baechle875d43e2005-09-03 15:56:16 -0700955#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000957static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958{
Ralf Baechle242954b2006-10-24 02:29:01 +0100959 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
961
Ralf Baechle10cc3522007-10-11 23:46:15 +0100962 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 case CPU_VR41XX:
964 case CPU_VR4111:
965 case CPU_VR4121:
966 case CPU_VR4122:
967 case CPU_VR4131:
968 case CPU_VR4181:
969 case CPU_VR4181A:
970 case CPU_VR4133:
971 shift += 2;
972 break;
973
974 default:
975 break;
976 }
977
978 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000979 UASM_i_SRL(p, ctx, ctx, shift);
980 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981}
982
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000983static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984{
985 /*
986 * Bug workaround for the Nevada. It seems as if under certain
987 * circumstances the move from cp0_context might produce a
988 * bogus result when the mfc0 instruction and its consumer are
989 * in a different cacheline or a load instruction, probably any
990 * memory reference, is between them.
991 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100992 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000994 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995 GET_CONTEXT(p, tmp); /* get context reg */
996 break;
997
998 default:
999 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001000 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 break;
1002 }
1003
1004 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001005 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006}
1007
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001008static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009{
1010 /*
1011 * 64bit address support (36bit on a 32bit CPU) in a 32bit
1012 * Kernel is a special case. Only a few CPUs use it.
1013 */
Ralf Baechle34adb282014-11-22 00:16:48 +01001014#ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001016 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
1017 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Steven J. Hill05857c62012-09-13 16:51:46 -05001018 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001019 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001020 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001021 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001022 } else {
David Daney3be60222010-04-28 12:16:17 -07001023 uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
David Daney6dd93442010-02-10 15:12:47 -08001024 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney3be60222010-04-28 12:16:17 -07001025 uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
David Daney6dd93442010-02-10 15:12:47 -08001026 }
David Daney9b8c3892010-02-10 15:12:44 -08001027 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 } else {
1029 int pte_off_even = sizeof(pte_t) / 2;
1030 int pte_off_odd = pte_off_even + sizeof(pte_t);
1031
1032 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001033 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -08001034 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001035 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -08001036 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 }
1038#else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001039 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
1040 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 if (r45k_bvahwbug())
1042 build_tlb_probe_entry(p);
Steven J. Hill05857c62012-09-13 16:51:46 -05001043 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001044 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001045 if (r4k_250MHZhwbug())
1046 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1047 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001048 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001049 } else {
1050 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1051 if (r4k_250MHZhwbug())
1052 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1053 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1054 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1055 if (r45k_bvahwbug())
1056 uasm_i_mfc0(p, tmp, C0_INDEX);
1057 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001059 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1060 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061#endif
1062}
1063
David Daney2c8c53e2010-12-27 18:07:57 -08001064struct mips_huge_tlb_info {
1065 int huge_pte;
1066 int restore_scratch;
David Daney9e0f1622014-10-20 15:34:23 -07001067 bool need_reload_pte;
David Daney2c8c53e2010-12-27 18:07:57 -08001068};
1069
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001070static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001071build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1072 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001073 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001074{
1075 struct mips_huge_tlb_info rv;
1076 unsigned int even, odd;
1077 int vmalloc_branch_delay_filled = 0;
1078 const int scratch = 1; /* Our extra working register */
1079
1080 rv.huge_pte = scratch;
1081 rv.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001082 rv.need_reload_pte = false;
David Daney2c8c53e2010-12-27 18:07:57 -08001083
1084 if (check_for_high_segbits) {
1085 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1086
1087 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001088 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001089 else
1090 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1091
Jayachandran C7777b932013-06-11 14:41:35 +00001092 if (c0_scratch_reg >= 0)
1093 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001094 else
1095 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1096
1097 uasm_i_dsrl_safe(p, scratch, tmp,
1098 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1099 uasm_il_bnez(p, r, scratch, label_vmalloc);
1100
1101 if (pgd_reg == -1) {
1102 vmalloc_branch_delay_filled = 1;
1103 /* Clear lower 23 bits of context. */
1104 uasm_i_dins(p, ptr, 0, 0, 23);
1105 }
1106 } else {
1107 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001108 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001109 else
1110 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1111
1112 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1113
Jayachandran C7777b932013-06-11 14:41:35 +00001114 if (c0_scratch_reg >= 0)
1115 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001116 else
1117 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1118
1119 if (pgd_reg == -1)
1120 /* Clear lower 23 bits of context. */
1121 uasm_i_dins(p, ptr, 0, 0, 23);
1122
1123 uasm_il_bltz(p, r, tmp, label_vmalloc);
1124 }
1125
1126 if (pgd_reg == -1) {
1127 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001128 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001129 uasm_i_ori(p, ptr, ptr, 0x540);
1130 uasm_i_drotr(p, ptr, ptr, 11);
1131 }
1132
1133#ifdef __PAGETABLE_PMD_FOLDED
1134#define LOC_PTEP scratch
1135#else
1136#define LOC_PTEP ptr
1137#endif
1138
1139 if (!vmalloc_branch_delay_filled)
1140 /* get pgd offset in bytes */
1141 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1142
1143 uasm_l_vmalloc_done(l, *p);
1144
1145 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001146 * tmp ptr
1147 * fall-through case = badvaddr *pgd_current
1148 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001149 */
1150
1151 if (vmalloc_branch_delay_filled)
1152 /* get pgd offset in bytes */
1153 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1154
1155#ifdef __PAGETABLE_PMD_FOLDED
1156 GET_CONTEXT(p, tmp); /* get context reg */
1157#endif
1158 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1159
1160 if (use_lwx_insns()) {
1161 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1162 } else {
1163 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1164 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1165 }
1166
1167#ifndef __PAGETABLE_PMD_FOLDED
1168 /* get pmd offset in bytes */
1169 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1170 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1171 GET_CONTEXT(p, tmp); /* get context reg */
1172
1173 if (use_lwx_insns()) {
1174 UASM_i_LWX(p, scratch, scratch, ptr);
1175 } else {
1176 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1177 UASM_i_LW(p, scratch, 0, ptr);
1178 }
1179#endif
1180 /* Adjust the context during the load latency. */
1181 build_adjust_context(p, tmp);
1182
David Daneyaa1762f2012-10-17 00:48:10 +02001183#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001184 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1185 /*
1186 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001187 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001188 * speculative and unneeded.
1189 */
1190 if (use_lwx_insns())
1191 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001192#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001193
1194
1195 /* build_update_entries */
1196 if (use_lwx_insns()) {
1197 even = ptr;
1198 odd = tmp;
1199 UASM_i_LWX(p, even, scratch, tmp);
1200 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1201 UASM_i_LWX(p, odd, scratch, tmp);
1202 } else {
1203 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1204 even = tmp;
1205 odd = ptr;
1206 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1207 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1208 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001209 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001210 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001211 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001212 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001213 } else {
1214 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1215 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1216 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1217 }
1218 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1219
Jayachandran C7777b932013-06-11 14:41:35 +00001220 if (c0_scratch_reg >= 0) {
1221 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001222 build_tlb_write_entry(p, l, r, tlb_random);
1223 uasm_l_leave(l, *p);
1224 rv.restore_scratch = 1;
1225 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1226 build_tlb_write_entry(p, l, r, tlb_random);
1227 uasm_l_leave(l, *p);
1228 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1229 } else {
1230 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1231 build_tlb_write_entry(p, l, r, tlb_random);
1232 uasm_l_leave(l, *p);
1233 rv.restore_scratch = 1;
1234 }
1235
1236 uasm_i_eret(p); /* return from trap */
1237
1238 return rv;
1239}
1240
David Daneye6f72d32009-05-20 11:40:58 -07001241/*
1242 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1243 * because EXL == 0. If we wrap, we can also use the 32 instruction
1244 * slots before the XTLB refill exception handler which belong to the
1245 * unused TLB refill exception.
1246 */
1247#define MIPS64_REFILL_INSNS 32
1248
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001249static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250{
1251 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001252 struct uasm_label *l = labels;
1253 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 u32 *f;
1255 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001256 struct mips_huge_tlb_info htlb_info __maybe_unused;
1257 enum vmalloc64_mode vmalloc_mode __maybe_unused;
David Daney18280eda2014-05-28 23:52:13 +02001258
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 memset(tlb_handler, 0, sizeof(tlb_handler));
1260 memset(labels, 0, sizeof(labels));
1261 memset(relocs, 0, sizeof(relocs));
1262 memset(final_handler, 0, sizeof(final_handler));
1263
David Daney18280eda2014-05-28 23:52:13 +02001264 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001265 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1266 scratch_reg);
1267 vmalloc_mode = refill_scratch;
1268 } else {
1269 htlb_info.huge_pte = K0;
1270 htlb_info.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001271 htlb_info.need_reload_pte = true;
David Daney2c8c53e2010-12-27 18:07:57 -08001272 vmalloc_mode = refill_noscratch;
1273 /*
1274 * create the plain linear handler
1275 */
1276 if (bcm1250_m3_war()) {
1277 unsigned int segbits = 44;
1278
1279 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1280 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1281 uasm_i_xor(&p, K0, K0, K1);
1282 uasm_i_dsrl_safe(&p, K1, K0, 62);
1283 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1284 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1285 uasm_i_or(&p, K0, K0, K1);
1286 uasm_il_bnez(&p, &r, K0, label_leave);
1287 /* No need for uasm_i_nop */
1288 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
Ralf Baechle875d43e2005-09-03 15:56:16 -07001290#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001291 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292#else
David Daney2c8c53e2010-12-27 18:07:57 -08001293 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294#endif
1295
David Daneyaa1762f2012-10-17 00:48:10 +02001296#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001297 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001298#endif
1299
David Daney2c8c53e2010-12-27 18:07:57 -08001300 build_get_ptep(&p, K0, K1);
1301 build_update_entries(&p, K0, K1);
1302 build_tlb_write_entry(&p, &l, &r, tlb_random);
1303 uasm_l_leave(&l, p);
1304 uasm_i_eret(&p); /* return from trap */
1305 }
David Daneyaa1762f2012-10-17 00:48:10 +02001306#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001307 uasm_l_tlb_huge_update(&l, p);
David Daney9e0f1622014-10-20 15:34:23 -07001308 if (htlb_info.need_reload_pte)
1309 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
David Daney2c8c53e2010-12-27 18:07:57 -08001310 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1311 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1312 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001313#endif
1314
Ralf Baechle875d43e2005-09-03 15:56:16 -07001315#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001316 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317#endif
1318
1319 /*
1320 * Overflow check: For the 64bit handler, we need at least one
1321 * free instruction slot for the wrap-around branch. In worst
1322 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001323 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 * unused.
1325 */
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001326 switch (boot_cpu_type()) {
1327 default:
1328 if (sizeof(long) == 4) {
1329 case CPU_LOONGSON2:
1330 /* Loongson2 ebase is different than r4k, we have more space */
1331 if ((p - tlb_handler) > 64)
1332 panic("TLB refill handler space exceeded");
1333 /*
1334 * Now fold the handler in the TLB refill handler space.
1335 */
1336 f = final_handler;
1337 /* Simplest case, just copy the handler. */
1338 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1339 final_len = p - tlb_handler;
1340 break;
1341 } else {
1342 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1343 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1344 && uasm_insn_has_bdelay(relocs,
1345 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1346 panic("TLB refill handler space exceeded");
1347 /*
1348 * Now fold the handler in the TLB refill handler space.
1349 */
1350 f = final_handler + MIPS64_REFILL_INSNS;
1351 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1352 /* Just copy the handler. */
1353 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1354 final_len = p - tlb_handler;
1355 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001356#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001357 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001358#else
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001359 const enum label_id ls = label_vmalloc;
David Daney95affdd2009-05-20 11:40:59 -07001360#endif
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001361 u32 *split;
1362 int ov = 0;
1363 int i;
David Daney95affdd2009-05-20 11:40:59 -07001364
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001365 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1366 ;
1367 BUG_ON(i == ARRAY_SIZE(labels));
1368 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001370 /*
1371 * See if we have overflown one way or the other.
1372 */
1373 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1374 split < p - MIPS64_REFILL_INSNS)
1375 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001377 if (ov) {
1378 /*
1379 * Split two instructions before the end. One
1380 * for the branch and one for the instruction
1381 * in the delay slot.
1382 */
1383 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
David Daney95affdd2009-05-20 11:40:59 -07001384
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001385 /*
1386 * If the branch would fall in a delay slot,
1387 * we must back up an additional instruction
1388 * so that it is no longer in a delay slot.
1389 */
1390 if (uasm_insn_has_bdelay(relocs, split - 1))
1391 split--;
1392 }
1393 /* Copy first part of the handler. */
1394 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1395 f += split - tlb_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001397 if (ov) {
1398 /* Insert branch. */
1399 uasm_l_split(&l, final_handler);
1400 uasm_il_b(&f, &r, label_split);
1401 if (uasm_insn_has_bdelay(relocs, split))
1402 uasm_i_nop(&f);
1403 else {
1404 uasm_copy_handler(relocs, labels,
1405 split, split + 1, f);
1406 uasm_move_labels(labels, f, f + 1, -1);
1407 f++;
1408 split++;
1409 }
1410 }
1411
1412 /* Copy the rest of the handler. */
1413 uasm_copy_handler(relocs, labels, split, p, final_handler);
1414 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1415 (p - split);
David Daney95affdd2009-05-20 11:40:59 -07001416 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 }
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001418 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420
Thiemo Seufere30ec452008-01-28 20:05:38 +00001421 uasm_resolve_relocs(relocs, labels);
1422 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1423 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424
Ralf Baechle91b05e62006-03-29 18:53:00 +01001425 memcpy((void *)ebase, final_handler, 0x100);
Leonid Yegoshin10620802014-07-11 15:18:05 -07001426 local_flush_icache_range(ebase, ebase + 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001427
Ralf Baechlea2c763e2012-10-16 22:20:26 +02001428 dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001429}
1430
Jayachandran C6ba045f2013-06-23 17:16:19 +00001431extern u32 handle_tlbl[], handle_tlbl_end[];
1432extern u32 handle_tlbs[], handle_tlbs_end[];
1433extern u32 handle_tlbm[], handle_tlbm_end[];
Steven J. Hill7bb39402014-04-10 14:06:17 -05001434extern u32 tlbmiss_handler_setup_pgd_start[], tlbmiss_handler_setup_pgd[];
1435extern u32 tlbmiss_handler_setup_pgd_end[];
David Daney3d8bfdd2010-12-21 14:19:11 -08001436
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301437static void build_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001438{
1439 const int a0 = 4;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301440 const int __maybe_unused a1 = 5;
1441 const int __maybe_unused a2 = 6;
Steven J. Hill7bb39402014-04-10 14:06:17 -05001442 u32 *p = tlbmiss_handler_setup_pgd_start;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001443 const int tlbmiss_handler_setup_pgd_size =
Steven J. Hill7bb39402014-04-10 14:06:17 -05001444 tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd_start;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301445#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1446 long pgdc = (long)pgd_current;
1447#endif
David Daney3d8bfdd2010-12-21 14:19:11 -08001448
Jayachandran C6ba045f2013-06-23 17:16:19 +00001449 memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
1450 sizeof(tlbmiss_handler_setup_pgd[0]));
David Daney3d8bfdd2010-12-21 14:19:11 -08001451 memset(labels, 0, sizeof(labels));
1452 memset(relocs, 0, sizeof(relocs));
David Daney3d8bfdd2010-12-21 14:19:11 -08001453 pgd_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301454#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001455 if (pgd_reg == -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301456 struct uasm_label *l = labels;
1457 struct uasm_reloc *r = relocs;
1458
David Daney3d8bfdd2010-12-21 14:19:11 -08001459 /* PGD << 11 in c0_Context */
1460 /*
1461 * If it is a ckseg0 address, convert to a physical
1462 * address. Shifting right by 29 and adding 4 will
1463 * result in zero for these addresses.
1464 *
1465 */
1466 UASM_i_SRA(&p, a1, a0, 29);
1467 UASM_i_ADDIU(&p, a1, a1, 4);
1468 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1469 uasm_i_nop(&p);
1470 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1471 uasm_l_tlbl_goaround1(&l, p);
1472 UASM_i_SLL(&p, a0, a0, 11);
1473 uasm_i_jr(&p, 31);
1474 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1475 } else {
1476 /* PGD in c0_KScratch */
1477 uasm_i_jr(&p, 31);
Jayachandran C7777b932013-06-11 14:41:35 +00001478 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -08001479 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301480#else
1481#ifdef CONFIG_SMP
1482 /* Save PGD to pgd_current[smp_processor_id()] */
1483 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1484 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1485 UASM_i_LA_mostly(&p, a2, pgdc);
1486 UASM_i_ADDU(&p, a2, a2, a1);
1487 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1488#else
1489 UASM_i_LA_mostly(&p, a2, pgdc);
1490 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1491#endif /* SMP */
1492 uasm_i_jr(&p, 31);
1493
1494 /* if pgd_reg is allocated, save PGD also to scratch register */
1495 if (pgd_reg != -1)
1496 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1497 else
1498 uasm_i_nop(&p);
1499#endif
Jayachandran C6ba045f2013-06-23 17:16:19 +00001500 if (p >= tlbmiss_handler_setup_pgd_end)
1501 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001502
Jayachandran C6ba045f2013-06-23 17:16:19 +00001503 uasm_resolve_relocs(relocs, labels);
1504 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1505 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1506
1507 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1508 tlbmiss_handler_setup_pgd_size);
David Daney3d8bfdd2010-12-21 14:19:11 -08001509}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001511static void
David Daneybd1437e2009-05-08 15:10:50 -07001512iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513{
1514#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001515# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001517 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518 else
1519# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001520 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001522# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001524 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 else
1526# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001527 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528#endif
1529}
1530
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001531static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001532iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001533 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534{
Ralf Baechle34adb282014-11-22 00:16:48 +01001535#ifdef CONFIG_PHYS_ADDR_T_64BIT
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001536 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1537#endif
1538
Thiemo Seufere30ec452008-01-28 20:05:38 +00001539 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540#ifdef CONFIG_SMP
Ralf Baechle34adb282014-11-22 00:16:48 +01001541# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001543 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544 else
1545# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001546 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547
1548 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001549 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001551 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Ralf Baechle34adb282014-11-22 00:16:48 +01001553# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001555 /* no uasm_i_nop needed */
1556 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1557 uasm_i_ori(p, pte, pte, hwmode);
1558 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1559 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1560 /* no uasm_i_nop needed */
1561 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001563 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001565 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566# endif
1567#else
Ralf Baechle34adb282014-11-22 00:16:48 +01001568# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001570 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 else
1572# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001573 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574
Ralf Baechle34adb282014-11-22 00:16:48 +01001575# ifdef CONFIG_PHYS_ADDR_T_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001577 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1578 uasm_i_ori(p, pte, pte, hwmode);
1579 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1580 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581 }
1582# endif
1583#endif
1584}
1585
1586/*
1587 * Check if PTE is present, if not then jump to LABEL. PTR points to
1588 * the page table where this PTE is located, PTE will be re-loaded
1589 * with it's original value.
1590 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001591static void
David Daneybd1437e2009-05-08 15:10:50 -07001592build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001593 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594{
David Daneybf286072011-07-05 16:34:46 -07001595 int t = scratch >= 0 ? scratch : pte;
1596
Steven J. Hill05857c62012-09-13 16:51:46 -05001597 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001598 if (use_bbit_insns()) {
1599 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1600 uasm_i_nop(p);
1601 } else {
David Daneybf286072011-07-05 16:34:46 -07001602 uasm_i_andi(p, t, pte, _PAGE_PRESENT);
1603 uasm_il_beqz(p, r, t, lid);
1604 if (pte == t)
1605 /* You lose the SMP race :-(*/
1606 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001607 }
David Daney6dd93442010-02-10 15:12:47 -08001608 } else {
David Daneybf286072011-07-05 16:34:46 -07001609 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
1610 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
1611 uasm_il_bnez(p, r, t, lid);
1612 if (pte == t)
1613 /* You lose the SMP race :-(*/
1614 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001615 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616}
1617
1618/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001619static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001620build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 unsigned int ptr)
1622{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001623 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1624
1625 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626}
1627
1628/*
1629 * Check if PTE can be written to, if not branch to LABEL. Regardless
1630 * restore PTE with value from PTR when done.
1631 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001632static void
David Daneybd1437e2009-05-08 15:10:50 -07001633build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001634 unsigned int pte, unsigned int ptr, int scratch,
1635 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636{
David Daneybf286072011-07-05 16:34:46 -07001637 int t = scratch >= 0 ? scratch : pte;
1638
1639 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
1640 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
1641 uasm_il_bnez(p, r, t, lid);
1642 if (pte == t)
1643 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001644 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001645 else
1646 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647}
1648
1649/* Make PTE writable, update software status bits as well, then store
1650 * at PTR.
1651 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001652static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001653build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 unsigned int ptr)
1655{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001656 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1657 | _PAGE_DIRTY);
1658
1659 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660}
1661
1662/*
1663 * Check if PTE can be modified, if not branch to LABEL. Regardless
1664 * restore PTE with value from PTR when done.
1665 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001666static void
David Daneybd1437e2009-05-08 15:10:50 -07001667build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001668 unsigned int pte, unsigned int ptr, int scratch,
1669 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670{
David Daneycc33ae42010-12-20 15:54:50 -08001671 if (use_bbit_insns()) {
1672 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1673 uasm_i_nop(p);
1674 } else {
David Daneybf286072011-07-05 16:34:46 -07001675 int t = scratch >= 0 ? scratch : pte;
1676 uasm_i_andi(p, t, pte, _PAGE_WRITE);
1677 uasm_il_beqz(p, r, t, lid);
1678 if (pte == t)
1679 /* You lose the SMP race :-(*/
1680 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001681 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682}
1683
David Daney82622282009-10-14 12:16:56 -07001684#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001685
1686
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687/*
1688 * R3000 style TLB load/store/modify handlers.
1689 */
1690
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001691/*
1692 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1693 * Then it returns.
1694 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001695static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001696build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001698 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1699 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1700 uasm_i_tlbwi(p);
1701 uasm_i_jr(p, tmp);
1702 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703}
1704
1705/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001706 * This places the pte into ENTRYLO0 and writes it with tlbwi
1707 * or tlbwr as appropriate. This is because the index register
1708 * may have the probe fail bit set as a result of a trap on a
1709 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001711static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001712build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1713 struct uasm_reloc **r, unsigned int pte,
1714 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001715{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001716 uasm_i_mfc0(p, tmp, C0_INDEX);
1717 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1718 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1719 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1720 uasm_i_tlbwi(p); /* cp0 delay */
1721 uasm_i_jr(p, tmp);
1722 uasm_i_rfe(p); /* branch delay */
1723 uasm_l_r3000_write_probe_fail(l, *p);
1724 uasm_i_tlbwr(p); /* cp0 delay */
1725 uasm_i_jr(p, tmp);
1726 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727}
1728
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001729static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1731 unsigned int ptr)
1732{
1733 long pgdc = (long)pgd_current;
1734
Thiemo Seufere30ec452008-01-28 20:05:38 +00001735 uasm_i_mfc0(p, pte, C0_BADVADDR);
1736 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1737 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1738 uasm_i_srl(p, pte, pte, 22); /* load delay */
1739 uasm_i_sll(p, pte, pte, 2);
1740 uasm_i_addu(p, ptr, ptr, pte);
1741 uasm_i_mfc0(p, pte, C0_CONTEXT);
1742 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1743 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1744 uasm_i_addu(p, ptr, ptr, pte);
1745 uasm_i_lw(p, pte, 0, ptr);
1746 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001747}
1748
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001749static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750{
1751 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001752 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001753 struct uasm_label *l = labels;
1754 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755
Jayachandran C6ba045f2013-06-23 17:16:19 +00001756 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 memset(labels, 0, sizeof(labels));
1758 memset(relocs, 0, sizeof(relocs));
1759
1760 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001761 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001762 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001764 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Thiemo Seufere30ec452008-01-28 20:05:38 +00001766 uasm_l_nopage_tlbl(&l, p);
1767 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1768 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769
Jayachandran C6ba045f2013-06-23 17:16:19 +00001770 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771 panic("TLB load handler fastpath space exceeded");
1772
Thiemo Seufere30ec452008-01-28 20:05:38 +00001773 uasm_resolve_relocs(relocs, labels);
1774 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1775 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776
Jayachandran C6ba045f2013-06-23 17:16:19 +00001777 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778}
1779
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001780static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001781{
1782 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001783 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001784 struct uasm_label *l = labels;
1785 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786
Jayachandran C6ba045f2013-06-23 17:16:19 +00001787 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 memset(labels, 0, sizeof(labels));
1789 memset(relocs, 0, sizeof(relocs));
1790
1791 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001792 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001793 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001795 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001796
Thiemo Seufere30ec452008-01-28 20:05:38 +00001797 uasm_l_nopage_tlbs(&l, p);
1798 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1799 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800
Tony Wuafc813a2013-07-18 09:45:47 +00001801 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 panic("TLB store handler fastpath space exceeded");
1803
Thiemo Seufere30ec452008-01-28 20:05:38 +00001804 uasm_resolve_relocs(relocs, labels);
1805 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1806 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Jayachandran C6ba045f2013-06-23 17:16:19 +00001808 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809}
1810
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001811static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001812{
1813 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001814 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001815 struct uasm_label *l = labels;
1816 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817
Jayachandran C6ba045f2013-06-23 17:16:19 +00001818 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 memset(labels, 0, sizeof(labels));
1820 memset(relocs, 0, sizeof(relocs));
1821
1822 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001823 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001824 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001826 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001827
Thiemo Seufere30ec452008-01-28 20:05:38 +00001828 uasm_l_nopage_tlbm(&l, p);
1829 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1830 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831
Jayachandran C6ba045f2013-06-23 17:16:19 +00001832 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 panic("TLB modify handler fastpath space exceeded");
1834
Thiemo Seufere30ec452008-01-28 20:05:38 +00001835 uasm_resolve_relocs(relocs, labels);
1836 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1837 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838
Jayachandran C6ba045f2013-06-23 17:16:19 +00001839 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840}
David Daney82622282009-10-14 12:16:56 -07001841#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842
1843/*
1844 * R4000 style TLB load/store/modify handlers.
1845 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001846static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00001847build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001848 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849{
David Daneybf286072011-07-05 16:34:46 -07001850 struct work_registers wr = build_get_work_registers(p);
1851
Ralf Baechle875d43e2005-09-03 15:56:16 -07001852#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001853 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854#else
David Daneybf286072011-07-05 16:34:46 -07001855 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856#endif
1857
David Daneyaa1762f2012-10-17 00:48:10 +02001858#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001859 /*
1860 * For huge tlb entries, pmd doesn't contain an address but
1861 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1862 * see if we need to jump to huge tlb processing.
1863 */
David Daneybf286072011-07-05 16:34:46 -07001864 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001865#endif
1866
David Daneybf286072011-07-05 16:34:46 -07001867 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
1868 UASM_i_LW(p, wr.r2, 0, wr.r2);
1869 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1870 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1871 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
1873#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001874 uasm_l_smp_pgtable_change(l, *p);
1875#endif
David Daneybf286072011-07-05 16:34:46 -07001876 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00001877 if (!m4kc_tlbp_war()) {
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001878 build_tlb_probe_entry(p);
Leonid Yegoshin070e76c2014-11-27 11:13:08 +00001879 if (cpu_has_htw) {
1880 /* race condition happens, leaving */
1881 uasm_i_ehb(p);
1882 uasm_i_mfc0(p, wr.r3, C0_INDEX);
1883 uasm_il_bltz(p, r, wr.r3, label_leave);
1884 uasm_i_nop(p);
1885 }
1886 }
David Daneybf286072011-07-05 16:34:46 -07001887 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888}
1889
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001890static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001891build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1892 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 unsigned int ptr)
1894{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001895 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1896 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 build_update_entries(p, tmp, ptr);
1898 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001899 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07001900 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001901 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
Ralf Baechle875d43e2005-09-03 15:56:16 -07001903#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07001904 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905#endif
1906}
1907
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001908static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001909{
1910 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001911 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001912 struct uasm_label *l = labels;
1913 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07001914 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
Jayachandran C6ba045f2013-06-23 17:16:19 +00001916 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 memset(labels, 0, sizeof(labels));
1918 memset(relocs, 0, sizeof(relocs));
1919
1920 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001921 unsigned int segbits = 44;
1922
1923 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1924 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001925 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001926 uasm_i_dsrl_safe(&p, K1, K0, 62);
1927 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1928 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001929 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001930 uasm_il_bnez(&p, &r, K0, label_leave);
1931 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 }
1933
David Daneybf286072011-07-05 16:34:46 -07001934 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
1935 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001936 if (m4kc_tlbp_war())
1937 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001938
Leonid Yegoshin5890f702014-07-15 14:09:56 +01001939 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08001940 /*
1941 * If the page is not _PAGE_VALID, RI or XI could not
1942 * have triggered it. Skip the expensive test..
1943 */
David Daneycc33ae42010-12-20 15:54:50 -08001944 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001945 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001946 label_tlbl_goaround1);
1947 } else {
David Daneybf286072011-07-05 16:34:46 -07001948 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1949 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08001950 }
David Daney6dd93442010-02-10 15:12:47 -08001951 uasm_i_nop(&p);
1952
1953 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02001954
1955 switch (current_cpu_type()) {
1956 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00001957 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02001958 uasm_i_ehb(&p);
1959
1960 case CPU_CAVIUM_OCTEON:
1961 case CPU_CAVIUM_OCTEON_PLUS:
1962 case CPU_CAVIUM_OCTEON2:
1963 break;
1964 }
1965 }
1966
David Daney6dd93442010-02-10 15:12:47 -08001967 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001968 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001969 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001970 } else {
David Daneybf286072011-07-05 16:34:46 -07001971 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1972 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001973 }
David Daneybf286072011-07-05 16:34:46 -07001974 /* load it in the delay slot*/
1975 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1976 /* load it if ptr is odd */
1977 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001978 /*
David Daneybf286072011-07-05 16:34:46 -07001979 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001980 * XI must have triggered it.
1981 */
David Daneycc33ae42010-12-20 15:54:50 -08001982 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001983 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
1984 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001985 uasm_l_tlbl_goaround1(&l, p);
1986 } else {
David Daneybf286072011-07-05 16:34:46 -07001987 uasm_i_andi(&p, wr.r3, wr.r3, 2);
1988 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
1989 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001990 }
David Daneybf286072011-07-05 16:34:46 -07001991 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08001992 }
David Daneybf286072011-07-05 16:34:46 -07001993 build_make_valid(&p, &r, wr.r1, wr.r2);
1994 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995
David Daneyaa1762f2012-10-17 00:48:10 +02001996#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001997 /*
1998 * This is the entry point when build_r4000_tlbchange_handler_head
1999 * spots a huge page.
2000 */
2001 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002002 iPTE_LW(&p, wr.r1, wr.r2);
2003 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07002004 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08002005
Leonid Yegoshin5890f702014-07-15 14:09:56 +01002006 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08002007 /*
2008 * If the page is not _PAGE_VALID, RI or XI could not
2009 * have triggered it. Skip the expensive test..
2010 */
David Daneycc33ae42010-12-20 15:54:50 -08002011 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002012 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002013 label_tlbl_goaround2);
2014 } else {
David Daneybf286072011-07-05 16:34:46 -07002015 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2016 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002017 }
David Daney6dd93442010-02-10 15:12:47 -08002018 uasm_i_nop(&p);
2019
2020 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002021
2022 switch (current_cpu_type()) {
2023 default:
Leonid Yegoshin77f3ee52014-11-24 15:42:46 +00002024 if (cpu_has_mips_r2_exec_hazard) {
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002025 uasm_i_ehb(&p);
2026
2027 case CPU_CAVIUM_OCTEON:
2028 case CPU_CAVIUM_OCTEON_PLUS:
2029 case CPU_CAVIUM_OCTEON2:
2030 break;
2031 }
2032 }
2033
David Daney6dd93442010-02-10 15:12:47 -08002034 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002035 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002036 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002037 } else {
David Daneybf286072011-07-05 16:34:46 -07002038 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2039 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002040 }
David Daneybf286072011-07-05 16:34:46 -07002041 /* load it in the delay slot*/
2042 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2043 /* load it if ptr is odd */
2044 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002045 /*
David Daneybf286072011-07-05 16:34:46 -07002046 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002047 * XI must have triggered it.
2048 */
David Daneycc33ae42010-12-20 15:54:50 -08002049 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002050 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002051 } else {
David Daneybf286072011-07-05 16:34:46 -07002052 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2053 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002054 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002055 if (PM_DEFAULT_MASK == 0)
2056 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002057 /*
2058 * We clobbered C0_PAGEMASK, restore it. On the other branch
2059 * it is restored in build_huge_tlb_write_entry.
2060 */
David Daneybf286072011-07-05 16:34:46 -07002061 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002062
2063 uasm_l_tlbl_goaround2(&l, p);
2064 }
David Daneybf286072011-07-05 16:34:46 -07002065 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2066 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002067#endif
2068
Thiemo Seufere30ec452008-01-28 20:05:38 +00002069 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002070 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002071#ifdef CONFIG_CPU_MICROMIPS
2072 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2073 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2074 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2075 uasm_i_jr(&p, K0);
2076 } else
2077#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002078 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2079 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
Jayachandran C6ba045f2013-06-23 17:16:19 +00002081 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 panic("TLB load handler fastpath space exceeded");
2083
Thiemo Seufere30ec452008-01-28 20:05:38 +00002084 uasm_resolve_relocs(relocs, labels);
2085 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2086 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087
Jayachandran C6ba045f2013-06-23 17:16:19 +00002088 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089}
2090
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002091static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092{
2093 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002094 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002095 struct uasm_label *l = labels;
2096 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002097 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098
Jayachandran C6ba045f2013-06-23 17:16:19 +00002099 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 memset(labels, 0, sizeof(labels));
2101 memset(relocs, 0, sizeof(relocs));
2102
David Daneybf286072011-07-05 16:34:46 -07002103 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2104 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002105 if (m4kc_tlbp_war())
2106 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002107 build_make_write(&p, &r, wr.r1, wr.r2);
2108 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109
David Daneyaa1762f2012-10-17 00:48:10 +02002110#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002111 /*
2112 * This is the entry point when
2113 * build_r4000_tlbchange_handler_head spots a huge page.
2114 */
2115 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002116 iPTE_LW(&p, wr.r1, wr.r2);
2117 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002118 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002119 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002120 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002121 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002122#endif
2123
Thiemo Seufere30ec452008-01-28 20:05:38 +00002124 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002125 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002126#ifdef CONFIG_CPU_MICROMIPS
2127 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2128 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2129 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2130 uasm_i_jr(&p, K0);
2131 } else
2132#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002133 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2134 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135
Jayachandran C6ba045f2013-06-23 17:16:19 +00002136 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 panic("TLB store handler fastpath space exceeded");
2138
Thiemo Seufere30ec452008-01-28 20:05:38 +00002139 uasm_resolve_relocs(relocs, labels);
2140 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2141 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142
Jayachandran C6ba045f2013-06-23 17:16:19 +00002143 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144}
2145
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002146static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147{
2148 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002149 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002150 struct uasm_label *l = labels;
2151 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002152 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002153
Jayachandran C6ba045f2013-06-23 17:16:19 +00002154 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155 memset(labels, 0, sizeof(labels));
2156 memset(relocs, 0, sizeof(relocs));
2157
David Daneybf286072011-07-05 16:34:46 -07002158 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2159 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002160 if (m4kc_tlbp_war())
2161 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162 /* Present and writable bits set, set accessed and dirty bits. */
David Daneybf286072011-07-05 16:34:46 -07002163 build_make_write(&p, &r, wr.r1, wr.r2);
2164 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165
David Daneyaa1762f2012-10-17 00:48:10 +02002166#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002167 /*
2168 * This is the entry point when
2169 * build_r4000_tlbchange_handler_head spots a huge page.
2170 */
2171 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002172 iPTE_LW(&p, wr.r1, wr.r2);
2173 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002174 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002175 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002176 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002177 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002178#endif
2179
Thiemo Seufere30ec452008-01-28 20:05:38 +00002180 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002181 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002182#ifdef CONFIG_CPU_MICROMIPS
2183 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2184 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2185 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2186 uasm_i_jr(&p, K0);
2187 } else
2188#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002189 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2190 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191
Jayachandran C6ba045f2013-06-23 17:16:19 +00002192 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193 panic("TLB modify handler fastpath space exceeded");
2194
Thiemo Seufere30ec452008-01-28 20:05:38 +00002195 uasm_resolve_relocs(relocs, labels);
2196 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2197 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198
Jayachandran C6ba045f2013-06-23 17:16:19 +00002199 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200}
2201
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002202static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002203{
2204 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002205 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002206 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002207 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002208 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002209 (unsigned long)handle_tlbm_end);
Ralf Baechle6ac53102013-07-02 17:19:04 +02002210 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2211 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002212}
2213
Markos Chandrasf1014d12014-07-14 12:47:09 +01002214static void print_htw_config(void)
2215{
2216 unsigned long config;
2217 unsigned int pwctl;
2218 const int field = 2 * sizeof(unsigned long);
2219
2220 config = read_c0_pwfield();
2221 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2222 field, config,
2223 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2224 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2225 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2226 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2227 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2228
2229 config = read_c0_pwsize();
2230 pr_debug("PWSize (0x%0*lx): GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
2231 field, config,
2232 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2233 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2234 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2235 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2236 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2237
2238 pwctl = read_c0_pwctl();
2239 pr_debug("PWCtl (0x%x): PWEn: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
2240 pwctl,
2241 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
2242 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2243 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2244 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2245}
2246
2247static void config_htw_params(void)
2248{
2249 unsigned long pwfield, pwsize, ptei;
2250 unsigned int config;
2251
2252 /*
2253 * We are using 2-level page tables, so we only need to
2254 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
2255 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
2256 * write values less than 0xc in these fields because the entire
2257 * write will be dropped. As a result of which, we must preserve
2258 * the original reset values and overwrite only what we really want.
2259 */
2260
2261 pwfield = read_c0_pwfield();
2262 /* re-initialize the GDI field */
2263 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2264 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2265 /* re-initialize the PTI field including the even/odd bit */
2266 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2267 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
2268 /* Set the PTEI right shift */
2269 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2270 pwfield |= ptei;
2271 write_c0_pwfield(pwfield);
2272 /* Check whether the PTEI value is supported */
2273 back_to_back_c0_hazard();
2274 pwfield = read_c0_pwfield();
2275 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2276 != ptei) {
2277 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2278 ptei);
2279 /*
2280 * Drop option to avoid HTW being enabled via another path
2281 * (eg htw_reset())
2282 */
2283 current_cpu_data.options &= ~MIPS_CPU_HTW;
2284 return;
2285 }
2286
2287 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2288 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
2289 write_c0_pwsize(pwsize);
2290
2291 /* Make sure everything is set before we enable the HTW */
2292 back_to_back_c0_hazard();
2293
2294 /* Enable HTW and disable the rest of the pwctl fields */
2295 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
2296 write_c0_pwctl(config);
2297 pr_info("Hardware Page Table Walker enabled\n");
2298
2299 print_htw_config();
2300}
2301
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002302void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303{
2304 /*
2305 * The refill handler is generated per-CPU, multi-node systems
2306 * may have local storage for it. The other handlers are only
2307 * needed once.
2308 */
2309 static int run_once = 0;
2310
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002311 output_pgtable_bits_defines();
2312
David Daney1ec56322010-04-28 12:16:18 -07002313#ifdef CONFIG_64BIT
2314 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2315#endif
2316
Ralf Baechle10cc3522007-10-11 23:46:15 +01002317 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 case CPU_R2000:
2319 case CPU_R3000:
2320 case CPU_R3000A:
2321 case CPU_R3081E:
2322 case CPU_TX3912:
2323 case CPU_TX3922:
2324 case CPU_TX3927:
David Daney82622282009-10-14 12:16:56 -07002325#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Huacai Chen87599342013-03-17 11:49:38 +00002326 if (cpu_has_local_ebase)
2327 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328 if (!run_once) {
Huacai Chen87599342013-03-17 11:49:38 +00002329 if (!cpu_has_local_ebase)
2330 build_r3000_tlb_refill_handler();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302331 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332 build_r3000_tlb_load_handler();
2333 build_r3000_tlb_store_handler();
2334 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002335 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336 run_once++;
2337 }
David Daney82622282009-10-14 12:16:56 -07002338#else
2339 panic("No R3000 TLB refill handler");
2340#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002341 break;
2342
2343 case CPU_R6000:
2344 case CPU_R6000A:
2345 panic("No R6000 TLB refill handler yet");
2346 break;
2347
2348 case CPU_R8000:
2349 panic("No R8000 TLB refill handler yet");
2350 break;
2351
2352 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002353 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002354 scratch_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302355 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356 build_r4000_tlb_load_handler();
2357 build_r4000_tlb_store_handler();
2358 build_r4000_tlb_modify_handler();
Huacai Chen87599342013-03-17 11:49:38 +00002359 if (!cpu_has_local_ebase)
2360 build_r4000_tlb_refill_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002361 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002362 run_once++;
2363 }
Huacai Chen87599342013-03-17 11:49:38 +00002364 if (cpu_has_local_ebase)
2365 build_r4000_tlb_refill_handler();
Markos Chandrasf1014d12014-07-14 12:47:09 +01002366 if (cpu_has_htw)
2367 config_htw_params();
2368
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369 }
2370}